How to Isolate Signal and Power for I²C Interfaces

Anthony Viviano, Product Marketing Engineer, Isolation, Interface Group

Introduction:
Inter-integrated circuit (I²C) bus communication is a two wire half duplex method for communication over short distances and has been widely adopted for a variety of applications because of its simplicity. In systems where the I²C bus is used to communicate between two domains of different potentials or where high voltages are present, galvanic isolation can be used to protect circuitry and human operators as well as break ground loops that can create noise that will interfere with signal communication.

Since digital isolators are inherently unidirectional, implementing the bidirectional communication of the I²C bus presents numerous challenges for system designers. This document will address the different methods available to isolate the I²C bus and how to provide isolated power for these solutions.

Signal isolation:
Signal isolation for the I²C bus can be achieved with two methods. The first method is to use a digital isolator with external circuitry to separate the bidirectional data path into two unidirectional channels. After the bidirectional data is separated into unidirectional signals, the digital isolator will modulate the input signal for each channel and pass the signal across the isolation barrier before demodulating the signal at the output. The application note Designing an Isolated I²C Bus interface by Using Digital Isolators explains in more detail the design considerations and methodology for separating the bidirectional I²C signals into unidirectional signals to interface with the digital isolator.

Figure 1 shows the implementation of this method in an application with bidirectional data and unidirectional clock using a three channel digital isolator such as the ISO7731. For multi-master systems requiring bidirectional data and clock signals, the same methods explained in the application note can be used with a four channel digital isolator such as the ISO7742.

The second method for isolating the I²C bus is to use an integrated solution such as the ISO154x family of devices. These integrated solutions use internal circuitry combined with the digital isolator to achieve the same isolated I²C buffer functionality. The ISO1540 is designed for multi-master systems with bidirectional data and clock signals and the ISO1541 is designed for systems with bidirectional data and unidirectional clock. If an application with bidirectional data and unidirectional clock requires clock stretching function, it is recommended to use ISO1540 to achieve clock stretching.

Figure 2 shows a functional diagram of how the bidirectional serial data line (SDA) signal from the I²C bus is internally separated into two unidirectional signals that are isolated using the channels of the digital isolator. The isolated I²C devices are designed to interface with a low capacitance I²C node on side 1 and a fully loaded I²C bus with up to 400 pF on side 2. The arrangement and connection of internal unidirectional channels creates a closed signal loop that is prone to latch-up. This latch-up condition is prevented by implementing an output buffer (B) whose output low-level is raised by a diode drop to
approximately 0.75 V, and the input buffer (C) that consists of a comparator with defined hysteresis. The comparator’s upper and lower input thresholds then distinguish between the low potential from SDA1 and the potential from output buffer B.

Each solution for isolating the signal in an I²C system will have trade-offs. The discrete solution using a digital isolator provides more freedom in part selection with the ISO7731 or ISO7742 both available in multiple package options with different isolation ratings to fit the specific use case; however, this solution also has the drawback of needing external circuitry that occupies more board space. The integrated solution with ISO1540 or ISO1541 will occupy less board space and require less design efforts than the discrete solution, but is only available in limited package and isolation rating options.

**Power Isolation:**

Regardless of the method chosen to isolate the I²C signal, an isolated power supply will be required to power the secondary side of the digital isolator or isolated I²C buffer. The first solution for providing isolated power is to use a circuit similar to Figure 3, which uses the SN6501 transformer driver to drive a transformer in a push pull configuration. The benefit of this solution is that it provides greater than 80% efficiency and the transformer and LDO can be selected to optimize for specific design considerations. The SN6501 provides up to 1.5 W of power and can be replaced with the SN6505 for up to 5 W if isolated power is needed for additional devices.

![Figure 3. Isolated I²C Solution for Signal and Power with ISO1541](image)

The second solution for providing isolated power in the I²C system is to replace the digital isolator in the discrete approach to signal isolation solution with ISOW7842. The ISOW7842 device is a digital isolator with integrated signal and power isolation in a 16 pin SOIC package. The advantage of this device is that it greatly reduces board space by integrating the transformer, transformer driver, and LDO. The small solution size comes with a trade off in efficiency as the transformer integrated into the chip provides a typical efficiency of around 50% and can provide up to 650 mW of isolated power. With the integrated power solution, since the transformers are smaller in size, switching frequencies are higher, leading to higher emissions as compared to the discrete solution. These emissions can be reduced by stitching capacitors as shown in the application note, Low-Emission Designs With ISOW7841 Integrated Signal and Power Isolator. Figure 4 shows the implementation of ISOW7842 in a system with bidirectional data and a unidirectional clock. The same methodology used to separate the SDA signal can be applied to the clock signal if bidirectional clock is needed.

![Figure 4. Isolated I²C Solution for Signal and Power Using ISOW7842](image)

**Conclusion:**

There are many methods to isolate signal and power for an I²C system and the correct choice will depend on the specific application requirements. Isolated I²C buffers such as the ISO154x family make design easy by integrating all of the external circuitry needed to isolate the SDA and SCL signals while preventing latch up and complying with the I²C standard. In some cases, it may be beneficial to have the flexibility of numerous packages and isolation ratings available. A discrete solution using the ISO77xx series of digital isolators offers this flexibility and can still achieve the same isolated I²C functionality as the integrated solution, when designed correctly.

For isolated power the key trade-off is efficiency versus board space. The SN6501 solution provides a compact, low noise, and high efficiency solution for generating isolated power. For applications where further board space reduction is desired, the ISOW7842 solution simplifies design and reduces board space compared to the first solution. A system designer must weigh the trade-offs of each solution for isolating signal and power in an isolated I²C system to determine the best fit for their particular application.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated