ABSTRACT

This application report features the UCC39002 BiCMOS 8-pin load-share controller and specifically illustrates equal current sharing between two TPS40050 synchronous buck controlled modules. The TPS40050 wide-input synchronous buck controller was used to convert a 12 V\textsubscript{DC} bus to 1.8 V\textsubscript{DC}, a common voltage to meet the demands for many modern electronic applications. The TPS40050 controller provides the necessary control and drive functions to implement these converters with the added benefit of high efficiency and small size. The individual converter design operates at 300 kHz and delivers 1.8 V at 15 A. In order to supply 30 A to the load, without completely redesigning the existing circuit, two TPS40050 converters were paralleled using the UCC39002 load-share controller. The result is a known converter design; complete with all of the original desired features, in a modular, higher current application.

1 Introduction

The UCC39002 is an advanced, high performance, low cost load-share controller that provides all the necessary functions to parallel multiple independent dc-to-dc modules. The UCC39002 can easily parallel currently available and popular synchronous buck converters, such as those designed with the TPS40050 controller. This design maintains all of the desirable features of the individual TPS40050 dc-to-dc converter but is capable of providing twice the load current with less than 1% current-share error at full load. The TPS40050 design used in the report is similar to the TPS40051EVM and is detailed in the product folder development tool which converts a +12-V bus to +1.8 V at 15 A.

2 Features

- Based upon the TPS40051 evaluation modules, detailed in Reference[1]
- Input voltage range of 10 V\textsubscript{DC} to 14 V\textsubscript{DC}
- 1.8-V output voltage at 30 A\textsubscript{DC}
- Less than 1% current-share error at full load
- Single wire load-share bus
- Able to start into full system load
Figure 1. Schematic of TPS40050 Module with the UCC39002 Load-Share Circuit
Figure 2. Complete Schematic Showing Two TPS40050 Converters in Parallel
4 Circuit Discussion

4.1 Using the TPS40050 Instead of the TPS40051

The load-share design shown in Figures 1 and 2 is based upon the TPS40051 evaluation module but replaces the synchronous buck controller circuit with the TPS40050 device. This is due to the fact that the TPS40051 output stage has the capability to both source and sink drive currents whereas the TPS40050 is limited to only sourcing output drive currents. Load sharing multiple modules requires each individual module to start up into a pre-biased load and not sink current supplied by other modules supporting the output. Detailed analysis of the TPS40051 circuit performance can be found in the device's product folder.

4.2 Starting into a Full System Load

One of the features of the TPS40050 synchronous buck converter design is a high-side current limit. While this is desirable in an individual converter, the full system load for paralleled converters usually exceeds the set over-current trip point for an individual module. Due to component tolerances and production variances, the start up profiles of any two modules will be slightly different. When one TPS40050 module starts up into a full system load of 30 A before another, the over-current hiccup response will be triggered. To prevent this, three diodes were added to form an offset voltage between the feedback node of the TPS40050 and the normal operation of the CSO in the UCC39002. When the load-share controller's CSO output rises beyond its normal operating range of 15 A individual output current, it begins to forward bias the diodes and drives current into the TPS40050's feedback node, thereby driving the output voltage low, limiting the output current. The diode forward voltage will vary over temperature which will result in the current limit also varying over temperature. The current limit due to temperature will be higher at low temperature and lower at high temperature. The result is a simple solution with a desirable temperature coefficient to minimize stresses on the circuit.

4.3 Load-Share Design Details

4.3.1 UCC39002 Bias

The UCC39002 load-share controller requires a minimum bias voltage, $V_{DD}$, of 4.575 V to ensure enabling the load-share bus. The 12-V input to the non-isolated TPS40050 converters was used to bias the UCC39002 controllers directly. The signal ground plane of the TPS40050 circuit served as the ground reference and –Sense for the load-share circuit.

\[ V_{DD} = 12 \text{ V} \]
4.3.2  **Unity Gain Crossover Frequency of the TPS40050**

The unity gain crossover frequency was provided in the closed loop performance discussion of the TPS40051 based design user’s guide\(^{(1)}\) and shown in Figure 3. The crossover frequency, \(f_{CO\text{(module)}}\), was measured to be 11 kHz.

![Figure 3. Unity gain crossover frequency of the TPS40050 converter](image)

4.3.3  **Current Sensing**

The output adjustment range of the load-share circuit was selected to be 2% of the total output voltage. Selecting a sense resistor value of 1 m\(\Omega\) limited the power dissipation to less than 1/4 W and left plenty of margin, approximately 21 mV, for output voltage adjustment after the 15-mV voltage drop across this resistor at full load was accounted for. The current sense resistor for the UCC39002 current sense amplifier was placed in series with the output capacitors and the output connector of the TPS40050 circuit for high-side current sensing. The current sense output, \(V_{CSO\text{(max)}}\), of the UCC39002 is limited to an absolute maximum voltage of 2 V less than the \(V_{DD}\) bias voltage of the device, or 10 V. This means the current sense amplifier gain, \(A_{CSA\text{(max)}}\), can not be greater than approximately 600 in order to keep the amplifier out of saturation:

\[
V_{CSO\text{(max)}} = VDD - 2 V
\]

\[R_{SENSE} = 1 \text{ m}\Omega, \text{ designated as } R13 \text{ in Figure 1}\]

\[I_{OUT\text{(max)}} = 15 A\]

for each converter

\[A_{CSA\text{(max)}} = \frac{V_{CSO\text{(max)}}}{(R_{SENSE} \times I_{OUT\text{(max)}})}\]

The gain across the current sense amplifier, \(A_{CSA}\), was chosen to be 100 and a high frequency pole set at approximately 100 kHz was added for noise filtering.
4.3.4 Determining $R_{\text{ADJUST}}$

The input to the resistor divider circuit of the voltage feedback for the TPS40050 module was disconnected from the output voltage bus and connected to the ADJ pin of the load share controller. Then, a resistor was placed in series between this ADJ pin and the output voltage bus of the TPS40050, creating an artificial Sense+ voltage from the voltage drop across $R_{\text{ADJUST}}$ due to the current sunk by the internal NPN transistor. The voltage at the ADJ pin must be maintained at approximately 1 V above the voltage at the EAO pin. This is necessary in order to keep the transistor at the output of the internal adjust amplifier from saturating. To fulfill this requirement, $R_{\text{ADJUST}}$ can be calculated using the following equation:

$$R_{\text{ADJUST}} \geq \frac{[\Delta V_{\text{ADJ(max)}} - (I_{\text{OUT(max)}} \times R_{\text{SENSE}})] \times 500 \, \Omega}{V_{\text{OUT}} - [\Delta V_{\text{ADJ(max)}} - (I_{\text{OUT(max)}} \times R_{\text{SENSE}})] - 1 \, \text{V}}$$

$$R_{\text{ADJUST}} \geq 13.5 \, \Omega$$

Also needed for consideration is the actual adjust pin current. The maximum sink current for the ADJ pin, $I_{\text{ADJ(max)}}$, is approximately 6 mA as determined by an internal 500-Ω emitter resistor and 3-V clamp. The value of the adjust resistor, $R_{\text{ADJUST}}$, is based upon the maximum adjustment range of the module, $\Delta V_{\text{ADJ(max)}}$. This resistor is determined using the following formula:

$$R_{\text{ADJUST}} \geq \frac{[\Delta V_{\text{ADJ(max)}} - (I_{\text{OUT(max)}} \times R_{\text{SENSE}})]}{I_{\text{ADJ(max)}}}$$

$$R_{\text{ADJUST}} \geq 3.5 \, \Omega$$

By selecting a 20-Ω resistor for $R_{\text{ADJUST}}$, designated as R19 in Figure 1, the ADJ pin will be at least 1.25 V greater than the EAO voltage and the adjust pin sink current will not exceed its 6 mA maximum.
4.3.5 Error Amplifier Compensation

The total load-share loop must be configured for a unity gain crossover frequency well before the crossover frequency of the module, \( f_{CO\text{(module)}} \), as shown in Figure 3. This is best accomplished by placing a zero in the error amplifier compensation at least one decade before the module’s crossover frequency. Taking advantage of the relatively high crossover frequency of the module, this design places the zero at almost two decades before it, at 300 Hz.

Compensation of the transconductance error amplifier is done by placing the compensation resistor, \( R_{EAO} \), and capacitor, \( C_{EAO} \), between EAO and GND. The values of these components are determined by the following loop gain equations and the closest available value components are used:

\[
C_{EAO} = \left( \frac{Gm}{2 \times \pi \times f_{ZERO}} \right) (A_{CSA})(A_{V})(A_{ADJ})(A_{PWR(fco)})
\]

\[
C_{EAO} = 4.7 \mu F, \text{ designated as C22 in Figure 1}
\]

Where:

- \( G_m \) is the transconductance of the error amplifier, typically 14 ms,
- \( f_{ZERO} \) is equal to the desired frequency in Hz of the zero to be added to the load-share loop,
  - \( f_{ZERO} = 300 \text{ Hz} \)
- \( A_{CSA} \) is the gain across the current sense amplifier,
  - \( A_{CSA} = 100 \)
- \( A_{V} \) is the voltage gain,
  - \( A_{V} = R_{SENSE}/R_{LOAD} \)
  - \( R_{LOAD} = V_{OUT}/I_{OUT(max)} \)
- \( A_{ADJ} \) is the gain associated with the adjust amplifier,
  - \( A_{ADJ} = R_{ADJUST}/500 \Omega \)
- \( A_{PWR(fCO)} \) is the measured gain of the power module at the desired inserted zero frequency, 30 dB according to Figure 3 and converted from dB to 31.6 V/V.

Once the \( C_{EAO} \) capacitor is determined, \( R_{EAO} \) is selected to achieve the desired loop response:

\[
R_{EAO} = \frac{1}{\left( 2 \times \pi \times C_{EAO(\text{actual value used})} \times f_{ZERO} \right)}
\]

\[
R_{EAO} = 110 \Omega, \text{ designated as R18 in Figure 1}
\]
5 Test Results

As shown in Figure 4, at full load, the TPS40050 converters performed with a load-share error of less than 0.9%. The modules were sharing within 10% load-share error at less than 25% full-system load.

Figure 4. Load-Share Error Results of Paralleling Two TPS40050 Converters
6 Teat Board Layout

Figure 5. Top Side Component Assembly

The large rectangular outlines show the size of the original TPS40050 converter modules.
Figure 6. Top Side Copper
7 References

1. Dennis, Mark, *TPS40051–Based Design Converts 12-V Bus to 1.8 V at 15 A (SLUP195)*, Texas Instruments Literature Number SLUU161


3. *Advanced 8-Pin Load Share Controller*, Texas Instruments Literature Number SLUS495B

4. *Wide-Input Synchronous Buck Controller*, Texas Instruments Literature Number SLUS540D
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
<th>URLs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>Audio</td>
<td><a href="http://www.ti.com/audio">www.ti.com/audio</a></td>
</tr>
<tr>
<td>Data Converters</td>
<td>Automotive</td>
<td><a href="http://www.ti.com/automotive">www.ti.com/automotive</a></td>
</tr>
<tr>
<td>DSP</td>
<td>Broadband</td>
<td><a href="http://www.ti.com/broadband">www.ti.com/broadband</a></td>
</tr>
<tr>
<td>Interface</td>
<td>Digital Control</td>
<td><a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a></td>
</tr>
<tr>
<td>Logic</td>
<td>Military</td>
<td><a href="http://www.ti.com/military">www.ti.com/military</a></td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>Optical Networking</td>
<td><a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a></td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>Security</td>
<td><a href="http://www.ti.com/security">www.ti.com/security</a></td>
</tr>
<tr>
<td></td>
<td>Telephony</td>
<td><a href="http://www.ti.com/telephony">www.ti.com/telephony</a></td>
</tr>
<tr>
<td></td>
<td>Video &amp; Imaging</td>
<td><a href="http://www.ti.com/video">www.ti.com/video</a></td>
</tr>
<tr>
<td></td>
<td>Wireless</td>
<td><a href="http://www.ti.com/wireless">www.ti.com/wireless</a></td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated