ABSTRACT

The advanced telecommunication computing architecture (ATCA) PICMG 3.0 open standard has specific requirements for delivering dual –48-V power feeds to individual boards which may consume up to 200 W each. This application note describes a method for complying with the module hotswap requirements of the ATCA specification.

1 ATCA Power Requirements

ATCA contains many requirements which are typical of a modern, hotswapped power system. It also contains some requirements which are particular to ATCA. Among the most challenging are the transient ride-through specifications which mandate that boards continue operation through a 5-ms short on both inputs. Boards must also continue operation through a 10-µs, 100-V transient at the input. The requirements which this paper addresses are shown in Table 1.

Table 1. Selected ATCA Module Power Requirements

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
<th>ATCA PARA</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power distribution networks</td>
<td>2</td>
<td>2</td>
<td>–</td>
<td>4.1</td>
<td>2 Isolated feeds</td>
</tr>
<tr>
<td>Power plants</td>
<td>1</td>
<td>2</td>
<td>–</td>
<td>4.1</td>
<td>1 or 2 power plants</td>
</tr>
<tr>
<td>V operational</td>
<td>−43</td>
<td>−72</td>
<td>V</td>
<td>4.1.2.2</td>
<td></td>
</tr>
<tr>
<td>VIN(max)</td>
<td>0</td>
<td>−75</td>
<td>V</td>
<td>4.1.2.2</td>
<td></td>
</tr>
<tr>
<td>UVLO (VIN mag decreasing)</td>
<td>−32</td>
<td>−36</td>
<td>V</td>
<td>4.1.2.2</td>
<td>The device must be less than 10 mA if VIN below UVLO for more than 2 s</td>
</tr>
<tr>
<td>TON(delay), UVLO (VIN mag increasing)</td>
<td>0</td>
<td>5</td>
<td>s</td>
<td>4.1.2.2</td>
<td>Time from</td>
</tr>
<tr>
<td>Power dissipation</td>
<td>200</td>
<td></td>
<td>W</td>
<td>4.1.3</td>
<td></td>
</tr>
<tr>
<td>IMAX rating from manufacturer</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INRUSH 0 to 0.9 ms</td>
<td>5</td>
<td>5</td>
<td>IT/I_M</td>
<td>4.1.4.1</td>
<td></td>
</tr>
<tr>
<td>INRUSH 0.9 to 3.0 ms</td>
<td>Log decay from 5 to 2</td>
<td>IT/I_M</td>
<td>4.1.4.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>INRUSH over 3 ms</td>
<td>1</td>
<td>1</td>
<td>IT/I_M</td>
<td>4.1.4.1</td>
<td></td>
</tr>
<tr>
<td>T100-V(transient)</td>
<td>10</td>
<td></td>
<td>µs</td>
<td>4.1.4.3</td>
<td></td>
</tr>
<tr>
<td>T75-V(transient)</td>
<td>10</td>
<td></td>
<td>ms</td>
<td>4.1.4.3</td>
<td></td>
</tr>
<tr>
<td>T0-V(transient)</td>
<td>5</td>
<td></td>
<td>ms</td>
<td>4.1.4.3</td>
<td></td>
</tr>
</tbody>
</table>

The most common technique for connecting the two power feeds is diode ORing, as shown in Figure 1. Diode ORing is simple, small, inexpensive, and prevents current flow between the two feeds as required by the ATCA spec. When also used on the high side (−48VA RTN, −48VB_RTN) current flow is prevented between the two returns, as required by ATCA. Although ORing diodes are used in the solution presented in this paper it should be noted that they are lossy and lack controllability when compared to FET based solutions. Diode losses increase proportional to load current so this issue becomes more significant as board power gets higher. Using FETs instead of diodes is possible but beyond the scope of this discussion.
Figure 1 shows a TPS2393 based hot swap solution configured for ATCA. Component selection details are well covered in the TPS2393 datasheet and only those aspects particular to ATCA are discussed here. Those parameters and their associated components are shown in Table 2.

Figure 1. TPS2393 ATCA Hot Swap Control
2 Component Selection

2.1 Overvoltage (OV) Resistors

The two primary considerations when selecting OV level are;

1. Maximum input voltage allowed at the input to the downstream power converters, and

2. The ACTA requirement that converters operate with up to 72-V magnitude at the input.
   Some converter suppliers with an eye to the ATCA market allow 75 V continuous operational and up to 80 V continuous non-operational.

R8 is the first resistor to be selected since it determines the OV hysteresis and is half of the resistor ladder which sets the OV threshold. To ensure shut off below −80 V, ensure operation to −72 V, and allow for component tolerances, a 1 V nominal OV hysteresis is chosen. The TPS2393 datasheet formula for R8 is applied as follows;

\[ V_{HYS_{(ov)}} = 1 \, V; \]

\[ R8 = \frac{V_{HYS_{(uv)}}}{10 \, \mu A} = \frac{1 \, V}{10 \, \mu A} = 100 \, k\Omega \]

With R8 selected at 100 kΩ it is now possible to select R9 and set the OV threshold. Circuit assumptions include the downstream power converters are functional to 75 V, able to withstand 80 V indefinitely, and the bulk capacitors are rated to 100 V. Also, the ORing diodes each have ~0.75 V drop under maximum load. To ensure that power is still on when the module input is −72 V the OV threshold must be set to at least;

\[ V_{OV} = -|V_{MAX} + 2 \times V_{DIODE} + V_{HYST}| = -|72 + (2 \times 0.75) + 1| \, V = -74.5 \, V \]

Since the chosen dc-to-dc converter can handle 80 V the OV level is set to −75 V. Using the datasheet equation for R9;

\[ R9 = \frac{V_{REF} \times R8}{V_{OV} - 1.4} = \frac{1.4 \times 100 \, k\Omega}{75 - 1.4} = 1902 \, \Omega \]

Closest standard value = 1870 Ω

Where;

- \( V_{OV} = 75 \, V \)
- \( V_{REF} = 1.4 \, V \) (per datasheet)
- \( R8 = 100 \, k\Omega \) (as previously selected)

Select a standard value 1870, 1% resistor which yields an OV threshold of −76.2 V. With the OV resistors set the next step is the UV resistors.
2.2 Undervoltage (UV) Resistors

ATCA requires a shutoff between −32 V and −36 V. When input voltage magnitude falls below the shutoff level total board current draw must be less than 10 mA. Board operation must only be ensured to −43 V so it is not clear why this specification is a range instead of a fixed point (−32 V) below which current draw must be less than 10 mA. The PICMG 3.0 standard leaves a large undefined range between the −43 V must operate level and the −32 V must be off and drawing less than 10 mA level. This undefined range does allow the designer to accommodate common power supply, battery, and converter requirements.

This design performs UV monitoring across C_{BULK} instead of across V_{IN}, which prevents FAULT from asserting (and prevents PG from deasserting) during a 5-ms zero volt transient.

Many power converters operate with as little as −32-V input, and may have their own internal UV shutoff. Consequently, there is a temptation to set the board UV to 32-V magnitude and let the converters take care of all UV duties. Two factors make this a potentially undesirable choice.

The first issue is the input current required to power a 200-W load at −32 V. A 200-W load requires 4.1 A at −48 V. That same load requires 6.25 A at −32 V. Since I^2R losses rise with the square of the current the potential for overstressing power elements on the board is quite real. All current carrying components would have to be sized for the 34% increase in nominal current.

A second reason to set UV well above 32-V magnitude is battery life. Some end users want all loads removed if battery voltage magnitude drops below 37 V because battery life drops significantly or, worst case, stops then and there. Understand as much as possible about the end system before setting the UV level.

This design example considers battery life issues so the UV lower threshold will be set at −37 V. When the ORing diode drops are factored in the UV threshold when measured at the board input is;

\[ V_{UVLO \ at \ board \ input} = -37 - (2 \times V_{DROP}) \approx -38.5 \ V \]

The upper UV target magnitude needs to be below −43 V and there needs to be sufficient hysteresis to prevent the board from turning on and off due to line drops in the distribution network. Furthermore, it is desirable for the upper UV threshold magnitude to be lower than 43 V so C_{BULK} can start charging before the −43 V must operate within 5 seconds threshold is reached.

UV hysteresis should be maximized to reduce the chances of UV limit oscillations. This results in the TPS2393 hysteresis being −37 V / −40.75 V. The board thresholds is two diode drops higher for each parameter. That is, −38.5 V / 42.25 V.
R1 is the first resistor to be selected since it determines the UV hysteresis. Using the datasheet formula R1 is calculated for 3.75-V hysteresis as follows;

For $V_{HYS(uv)} = 3.75\, V$;

$$R1 = \frac{V_{HYS(uv)}}{10\, \mu A} = \frac{3.75\, V}{10\, \mu A} = 375\, k\Omega$$

Closest standard value = 374 kΩ

With R1 selected at 374 kΩ it is now possible to select R2 and set the UV threshold. −41-V UV threshold is calculated using the datasheet formula shown below.

$$R2 = \frac{V_{REF} \times R1}{V_{UV} - 1.4} = \frac{1.4 \times 374\, k\Omega}{40.75 - 1.4} = 13.306\, k\Omega$$

Closest standard value = 13.3 kΩ

Where;

- $V_{UV} = 40.75\, V$
- $V_{REF} = 1.4\, V$
- $R1 = 374\, k\Omega$

An R2 value of 13.3 kΩ results in a UV threshold of −40.76 V.
2.3 Bulk Capacitor (Hold-Up Capacitor)

ATCA requires boards to remain operational and *ride-through* a 5 ms, 0 V transient on the power inputs to the board. ATCA further states that this requirement applies with starting input voltage magnitudes as low as 43 V.

There are alternate, complex methods for storing the energy but only the brute strength bulk capacitor method is considered here. It is simple and reliable, but can take large amounts of board space. To calculate the total energy storage requirements it is necessary to determine the total time the module is without power. ATCA para 4.1.4.4 defines the magnitude falling at 50 V/ms and rising at 12.5 V/ms. The resulting time below 43 V is calculated as;

\[
T_{\text{DROPOUT}} = \frac{43 \text{ V}}{50 \text{ V}}ms + 5ms + \frac{40.75 \text{ V}}{12.5 \text{ V}}ms = 0.86 + 5 + 3.26 = 9.12 \text{ ms}
\]

And the stored energy requirement is;

\[
\text{energy} = \text{power} \times \text{time} = 200 \text{ W} \times 9.12 \text{ ms} = 1.824 \text{ joule}
\]

After factoring in the capacitor tolerance the energy available from the capacitor is;

\[
E = \frac{C_{\text{BULK}} \times \left( V_1^2 - V_2^2 \right)}{2 \times (1 - \text{Tolm}) \times (1 - \text{Tola})}
\]

Where;

- \(C_{\text{BULK}}\) = bulk capacitor value
- \(E\) = energy used during 5-ms holdup = 1 Joule
- \(V_1 = V_{\text{CBULK}}\) at start of 5-ms transient = \(-43 \text{ V} - (2 \times 0.75)\) = \(-41.5 \text{ V}\)
- \(V_2 = V_{\text{CBULK}}\) at end of 5-ms transient = \(-37 \text{ V}\)
- \(\text{Tolm}\) = capacitor manufacturing tolerance = +/-0.2 = +/-20%
- \(\text{Tola}\) = capacitor aging tolerance = -0.2 = -20%

Manipulating the above yields the following equation for determination of \(C_{\text{BULK}}\).

\[
C_{\text{BULK}} = \frac{(2 \times E)}{\left[ (V_1)^2 - (V_2)^2 \right] \times (1 - \text{Tolm}) \times (1 - \text{Tola})}
\]

\[
C_{\text{BULK}} = \frac{(2 \times 1)}{-41.5^2 - (-37)^2 \times 0.8 \times 0.8} = 8846 \mu\text{F}
\]

The ATCA maximum component height of 21.33 mm forces the use of multiple capacitors to achieve the 8846 \(\mu\)F required. Nine 100-V, 1000-\(\mu\)F capacitors fits the bill.
2.4 Overcurrent Sense Resistor (\( R_{\text{SENSE}} \))

Setting the overcurrent limit requires selecting \( R_{\text{SENSE}} \) such that 40 mV appears across it at slightly above the maximum expected load current. To calculate maximum expected current \( (I_{\text{MAX}}) \) \( \frac{P_{\text{MAX}}}{V_{\text{IN(min)}}} \) is divided by \( V_{\text{IN(min)}} \).

\[
I_{\text{MAX}} = \frac{P_{\text{MAX}}}{V_{\text{IN(min)}}} = \frac{200 \ W}{37 \ V} = 5.4 \ A
\]

As a point of reference the nominal current \( I_{\text{NOM}} \) is calculated below.

\[
I_{\text{NOM}} = \frac{P_{\text{NOM}}}{V_{\text{NOM}}} = \frac{200 \ W}{48 \ V} = 4.17 \ A
\]

It is desirable to err on the high side when setting the overcurrent limit to reduce nuisance faults. The over current threshold should not be set too high since it could overstress Q1.

To assure the worst case TPS2393 does not prematurely limit current the minimum value of \( V_{\text{REF(k)}} \) is used. This yields;

\[
R_{\text{SENSE}} = \frac{V_{\text{REF(kmin)}}}{I_{\text{MAX}}} = \frac{33 \ mV}{5.37 \ A} = 6.15 \ m\Omega
\]

Closest standard value = 6 m\( \Omega \)

With \( R_{\text{SENSE}} \) set to 6 m\( \Omega \) and \( V_{\text{REF(k)}} \) equal to 40 +/-7 mV the OC threshold(s) are;

- \( I_{\text{OC(nom)}} = 6.67 \ A \)
- \( I_{\text{OC(max)}} = 7.83 \ A \)
- \( I_{\text{OC(min)}} = 5.5 \ A \)

Since the maximum expected current is 5.4 A these values provide a reasonable margin.
2.5 Current Ramp Slope (C_{IRAMP})

Setting the current ramp slope is straightforward using the equation from the TPS2393 datasheet. Setting I_{RAMP} to a specific value allows control of the inductive voltage drop during inrush which is defined as:

\[ V_{DROP(\text{inrush})} = L \left( \frac{d}{dt} \right) \]

Where:

- \( L \) = combined inductance of the power distribution network
- \( \frac{d}{dt} \) = programmed current ramp slope A/s

It is assumed that the system will easily tolerate a \( \frac{d}{dt} \) of 2000 A/sec. \( C_{RAMP} \) is then calculated using the TPS2393 datasheet formula as follows:

\[ C_{RAMP} \mu F = \frac{11}{100 \times R_{SENSE} \times \left( \frac{d}{dt} \right)_{\text{MAX}}} = \frac{11}{100 \times 0.006 \times 2000} = 9160 \ pF \]

Where:

- \( R_{SENSE} = 0.006 \Omega \)
- \( \left( \frac{d}{dt} \right)_{\text{MAX}} = 2000 \ A/s \)

The closest common value is 10,000 pF which gives a current slope of 1833 A/sec. Therefore, \( C_{RAMP} \) is selected to be 10,000 pF = 0.01 \mu F.

2.6 Power Limiting

In the unlikely (but allowed) event that a −72-V supply is used resistors have been added to implement power limiting. R3 and R14 both feed the ISENS pin of the TPS2393. As VIN magnitude increases the amount of current bled into ISENS through R3 increases. This, in turn, reduces the amount of current through R17 necessary to cause an overcurrent detection.

This may seem like much effort to protect a fet. However, it is wise to remember the dc curve on most SOA plots assumes TJ is 25°C. This is rarely the case when a fet is conducting many amps of current as it would while powering a 200-W load.
2.7 Fault Time

Fault time ($T_{\text{FAULT}}$) should be set long enough to ignore nuisance trips but short enough to keep Q3 well within advertised SOA under normal conditions. It is worth noting that the fault timer starts counting as soon as the TPS2393 goes into current limit. It does not wait until the OC limit has been reached but starts counting as soon as current is being limited to the level of the current ramp slope.

If fault time ($T_{\text{FAULT}}$) were set to allow the 9000-µF $C_{\text{BULK}}$ to completely charge without a time out it would have to be set between 100 ms – 150 ms according to the formulae in the TPS2393 datasheet. Such a long fault time would leave Q3 extremely susceptible to damage from overcurrent events, such as shorts on the board. To allow a suitably short $T_{\text{FAULT}}$ (1 ms – 5 ms in this case) $C_{\text{BULK}}$ is not allowed to start charging until $PG$ asserts and turns on Q4. Prior to the assertion of $PG$ only the input capacitors on the power bricks will present a significant load to VIN. Brick input caps are typically specified from 100 µF – 200 µF for each brick. Once $PG$ asserts, current into $C_{\text{BULK}}$ is limited to a few tenths of an Amp by RT1. D7 allows $C_{\text{BULK}}$ to discharge without being current limited by RT1.

When a fet has been selected for Q3 it is wise to evaluate it in the circuit under all expected conditions to determine it’s situational SOA. After $T_{\text{FAULT}}$ has been determined by calculation and experimentation the following equation yields $C_{\text{FAULT}}$:

$$C_{\text{FAULT}}(\mu F) = 14.4 \times T_{\text{FAULT}}, \quad (\text{in seconds})$$
3 Summary

An ATCA hotswap power control scheme has been defined and components selected using ATCA requirements and necessary system assumptions to steer the process. Methods and criteria for selection of undervoltage, overvoltage, fault, ramp, and overcurrent components have been demonstrated and applied.

Care must be taken when selecting components so that second and third order effects such as tolerances are not neglected. The ATCA standard applies to many equipment types and customer bases. Specific applications and customer requirements must be considered when designing the power system.

Table 3 itemizes many of the critical factors which should be considered during component selection.

Table 2. Hot Swap Parameters and Component Selection Considerations

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Component(s)</th>
<th>Considerations/Limitations</th>
</tr>
</thead>
<tbody>
<tr>
<td>Overvoltage</td>
<td>OV</td>
<td>R5, R16</td>
<td>Check max VIN of power converter being used ATCA requires operation for ((-43 &lt; V_{IN} &lt; -72))</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>ATCA requires no damage to (V_{IN} = -75)</td>
</tr>
<tr>
<td>Undervoltage</td>
<td>UV</td>
<td>R7, R11</td>
<td>Must draw less than 10 mA if (V_{IN}) magnitude less than 32 V (\rho R) loss on board</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>EMI, fuse, component current ratings</td>
</tr>
<tr>
<td>Overcurrent</td>
<td>OC</td>
<td>R17</td>
<td>(C_{BULK}) charging time External FET safe operating area (SOA)</td>
</tr>
<tr>
<td>Fault time</td>
<td>FLTTIME</td>
<td>C1</td>
<td>Check fuse blow time External FET Safe operating area (SOA)</td>
</tr>
<tr>
<td>CBULK</td>
<td>CBULK</td>
<td>C5</td>
<td>(P_{LOAD}, V_{UV}, V_{HYSTERESIS(uv)})</td>
</tr>
<tr>
<td>Current ramp</td>
<td>IRAMP</td>
<td>C2</td>
<td>Max desirable (dI/dt) of power distribution network and ATCA current profile</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products**
- Amplifiers: amplifier.ti.com
- Data Converters: dataconverter.ti.com
- DSP: dsp.ti.com
- Interface: interface.ti.com
- Logic: logic.ti.com
- Power Mgmt: power.ti.com
- Microcontrollers: microcontroller.ti.com
- Low Power Wireless: www.ti.com/lpw

**Applications**
- Audio: www.ti.com/audio
- Automotive: www.ti.com/automotive
- Broadband: www.ti.com/broadband
- Digital Control: www.ti.com/digitalcontrol
- Military: www.ti.com/military
- Optical Networking: www.ti.com/opticalnetwork
- Security: www.ti.com/security
- Telephony: www.ti.com/telephony
- Video & Imaging: www.ti.com/video
- Wireless: www.ti.com/wireless

Mailing Address: Texas Instruments
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2007, Texas Instruments Incorporated