# Optimizing MOSFET Characteristics by Adjusting Gate Drive Amplitude

## Steve Mappus

### Power Supply Control

### ABSTRACT

Most publications related to power supply gate drive highlight switching properties of the MOSFET and various methods that can be used to turn the devices on and off as efficiently as possible. One aspect often overlooked is the issue of gate drive voltage amplitude and the role it can play in overall power converter efficiency. The operating characteristics of a MOSFET change according to the amplitude of the gate drive pulse. As a result, trade-offs exist when considering one gate drive voltage level versus another. Although these principles can apply to most switching power supply topologies, a synchronous buck is used as an application example. Graphs showing frequency and load current trade-offs present general MOSFET power loss equations. For discrete MOSFET gate drive circuits, driver ICs and PWM controllers, this methodology can apply to any power supply application with the capability to vary the gate drive voltage amplitude.

## 1 Introduction

Power supply designers can sometimes gain additional efficiency increases by properly matching the gate drive voltage with the MOSFETs being driven. Driving a MOSFET gate with a higher voltage, results in a lower associated on-resistance, $R_{\text{DS(on)}}$, up to a particular point of diminishing return. This can be extremely beneficial to low voltage high current VRM designs and control driven synchronous rectifiers found in many high current isolated power supply applications. In synchronous buck power applications, lowering the MOSFET on-resistance is especially critical for the synchronous rectifier, since in most cases the power loss due to the freewheeling current through the MOSFET channel resistance is the highest single contributor to total dissipated power. There are, however, additional factors to consider.

Higher gate drive voltage levels place additional charge into the gate-to-source junction of the MOSFET, resulting in increased losses within the MOSFET driver stage. In addition, a higher gate charge requirement will produce longer rise and fall times, which impact switching losses in the high-side MOSFET of a synchronous buck converter. To increase efficiency, the applied voltage should drive the MOSFET gates such that the added gate charge and switching losses are less than the power savings gained by lowering $R_{\text{DS(on)}}$. For example, taking on an additional 0.5 W of power dissipated in the high-side MOSFET may be acceptable when 1 W of power is saved in the synchronous MOSFET.
Definition of Symbols and Abbreviations

The following list of symbols and abbreviations are used throughout the application example of this article.

- **D** — Duty Cycle
- **F<sub>SW</sub>** — Switching Frequency
- **G1** — Control MOSFET Gate Drive
- **G2** — Synchronous Rectifier MOSFET Gate Drive
- **I<sub>Q(sink)</sub>** — Driver Sink Current
- **I<sub>Q(source)</sub>** — Driver Source Current
- **I<sub>OUT</sub>** — Output Load Current
- **L<sub>LUMP</sub>** — Driver to MOSFET Parasitic Inductance
- **P<sub>BD</sub>** — Synchronous Rectifier MOSFET Body-Diode Power Loss
- **P<sub>C</sub>** — MOSFET Conduction Power Loss
- **P<sub>D</sub>** — Total Dissipated Power (G1, Q1, G2, Q2)
- **P<sub>OUT</sub>** — MOSFET Output Capacitance Loss
- **P<sub>RR</sub>** — Synchronous Rectifier MOSFET Body-Diode Reverse Recovery Power Loss
- **P<sub>SW</sub>** — MOSFET Switching Loss
- **Q<sub>G</sub>** — Total Gate Charge
- **Q<sub>RR</sub>** — Body-Diode Reverse Recovery Charge
- **Q1** — Control MOSFET
- **Q2** — Synchronous Rectifier MOSFET
- **R<sub>DS(on)</sub>** — MOSFET Drain-to-Source On Resistance
- **R<sub>G</sub>** — MOSFET External Discrete Gate Resistance
- **R<sub>GI</sub>** — MOSFET Internal Gate Resistance
- **R<sub>G1(sink)</sub>** — G1 Driver Sink Resistance
- **R<sub>G1(source)</sub>** — G1 Driver Source Resistance
- **R<sub>G2(sink)</sub>** — G2 Driver Sink Resistance
- **R<sub>G2(source)</sub>** — G2 Driver Source Resistance
- **t<sub>BDF</sub>** — MOSFET Body-Diode Conduction Time, Switch Node Falling
- **t<sub>BDR</sub>** — MOSFET Body-Diode Conduction Time, Switch Node Rising
- **t<sub>r</sub>** — MOSFET Turn Off Fall Time
- **t<sub>r</sub>** — MOSFET Turn On Rise Time
- **V<sub>F</sub>** — MOSFET Body-Diode Forward Voltage Drop
- **V<sub>GS</sub>** — Gate-to-Source Voltage
- **V<sub>IN</sub>** — Input Voltage
- **V<sub>TH</sub>** — MOSFET Turn On Threshold Voltage
3 Gate Drive Voltage Considerations

Driving the gates of control MOSFET Q1 and synchronous MOSFET Q2 (see Figure 1) with one voltage level versus another requires careful consideration. The need for additional discrete components, impact to the PCB routing, and the requirement of optimal drive voltage amplitudes that may or may not be readily available are all trade-offs to weigh against the potential efficiency savings from possibly lowering the MOSFET $R_{DS(on)}$.

As an example, consider the following analysis using arbitrary devices for the control MOSFET and synchronous rectifier MOSFET. In order to weigh the benefit of one gate-source voltage ($V_{GS}$) versus another, the $R_{DS(on)}$ versus gate drive voltage and gate drive voltage versus gate charge curves for each MOSFET must be carefully looked at.

The graphs shown in Figure 2 through Figure 4 show typical MOSFET performance characteristic curves found in most manufacturers’ data sheets and will be used as a basis for the following application example.
Figure 2 highlights the $R_{DS(on)}$ values for $V_{GS} = 5\ V$ and $V_{GS} = 9\ V$ for the control MOSFET, Q1. Since it is more prone to switching loss, Q1 is normally selected based primarily upon lower gate charge, with secondary consideration given to $R_{DS(on)}$. For $V_{GS} = 5\ V$, $R_{DS(on)} = 8.7\ m\Omega$, and for $V_{GS} = 9\ V$, $R_{DS(on)} = 6.4\ m\Omega$. Similarly, Figure 3 shows the impact on gate charge for increasing $V_{GS}$ from 5\ V to 9\ V. For $V_{GS} = 5\ V$, $Q_{G} = 13\ n\text{C}$, and for $V_{GS} = 9\ V$, $Q_{G} = 24.8\ n\text{C}$. Table 1 summarizes the results.
Figure 4 highlights the $R_{\text{DS(on)}}$ values for $V_{\text{GS}} = 5 \text{ V}$ and $V_{\text{GS}} = 9 \text{ V}$ for the synchronous rectifier MOSFET, Q2. Since it is more prone to conduction loss, Q2 is selected based upon lowest possible $R_{\text{DS(on)}}$ with secondary consideration given to gate charge. For $V_{\text{GS}} = 5 \text{ V}$, $R_{\text{DS(on)}} = 3.37 \text{ m}\Omega$, and for $V_{\text{GS}} = 9 \text{ V}$, $R_{\text{DS(on)}} = 2.75 \text{ m}\Omega$. Similarly, Figure 5 shows the impact on gate charge for increasing $V_{\text{GS}}$ from 5 V to 9 V. For $V_{\text{GS}} = 5 \text{ V}$, $Q_G = 37.5 \text{ nC}$, and for $V_{\text{GS}} = 9 \text{ V}$, $Q_G = 76 \text{ nC}$. MOSFET parameters for each case of $V_{\text{GS}}$ are summarized in Table 1.

### Table 1. MOSFET Parameters for Varying $V_{\text{GS}}$

<table>
<thead>
<tr>
<th>$V_{\text{GS}}$ (V)</th>
<th>$R_{\text{DS(on)}}$ (mΩ)</th>
<th>$Q_G$ (nC)</th>
<th>$C_{\text{oss}}$ (pF)</th>
<th>$R_{\text{g}}$ (Ω)</th>
<th>$V_{\text{TH}}$ (V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Q1 – Control MOSFET</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>8.7</td>
<td>13</td>
<td>400</td>
<td>0.5</td>
<td>2</td>
</tr>
<tr>
<td>9</td>
<td>6.4</td>
<td>24.8</td>
<td>400</td>
<td>0.5</td>
<td>2</td>
</tr>
<tr>
<td>Q2 – Synchronous Rectifier MOSFET</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>3.37</td>
<td>37.5</td>
<td>1200</td>
<td>0.5</td>
<td>2</td>
</tr>
<tr>
<td>9</td>
<td>2.75</td>
<td>76</td>
<td>1200</td>
<td>0.5</td>
<td>2</td>
</tr>
</tbody>
</table>

Depending upon the maximum load current, the lower $R_{\text{DS(on)}}$ resulting from higher $V_{\text{GS}}$ yields lower power losses up to some cut-off frequency where switching losses begins to dominate. At higher frequencies where switching losses dominate the lower gate charge resulting from lower $V_{\text{GS}}$ will be preferred. At lower frequencies where conduction losses dominate the lower $R_{\text{DS(on)}}$ resulting from higher $V_{\text{GS}}$ will be preferred. In terms of increasing efficiency, the best choice may be to drive the control MOSFET with a lower $V_{\text{GS}}$ to minimize switching losses, and the synchronous rectifier with higher $V_{\text{GS}}$ to lower conduction loss. However, since most synchronous buck MOSFET drivers do not offer the option of independently driving the control gate and synchronous gate with different voltages, this may not be a practical solution.
6 MOSFET Driver Parasitics

Figure 6 shows a representative model illustrating most of the parasitic elements that can impact switching power supply performance. For simplicity only the low-side synchronous rectifier MOSFET and driver stage are shown. The resistances associated with the driver sink and source impedances quite often are not the same value and should be specified in a manufacturer’s data sheet. It is also important to mention the effect of parasitic inductance between the driver and the MOSFET. At higher frequency operation, this inductance can limit the gate current trying to charge the MOSFET input capacitance. Equation 3 verifies that this results in slower rise and fall times and additional switching losses. The total lumped parasitic inductance, $L_{\text{LUMP}}$, for this example is assumed to be 50 nH. As shown in Figure 6, $L_{\text{LUMP}}$ consists mostly of internal lead inductances associated with the MOSFET and driver package type. Since the designer really has no control over these parameters, the only component of parasitic inductance that can be controlled is trace inductance, $L_{\text{TRACE}}$. Therefore minimizing the length of trace between the driver and the MOSFET, as well as running a short and wide gate trace directly over a ground plane, will reduce parasitic trace inductance.

7 Application Example

The following application example compares the efficiency results for two cases of $V_{GS}$. For simplicity, the same amplitude $V_{GS}$ is used for the control MOSFET and synchronous MOSFET for each case.

Given the following specifications:

- $V_{IN} = 5$ V
- $V_{OUT} = 1.8$ V
- $I_{OUT} = 20$ A
- $D = 0.36$
- $F_{SW} = 200$ kHz
- $R_G = 0$ Ω
- $L_{\text{LUMP}} = 50$ nH
8 Control MOSFET Power Loss Calculations

\[ P_C = I_{OUT}^2 \times R_{DS(on)} \times D \] (1)

\[ P_{SW} = \frac{1}{2} \times V_{IN} \times I_{OUT} \times (t_r + t_f) \times F_{SW} \] (2)

Where \( t_r \neq t_f \), and is approximated by:

\[ t_r = t_f = \frac{Q_G}{I_G} + \frac{L_{LUMP} \times I_G}{V_{GS} - V_{TH}} \] (3)

\[ P_{OUT} = \frac{1}{2} \times 4 \times C_{OSS} \times V_{IN}^2 \times F_{SW} \] (4)

9 High Side Driver Power Loss

Since the sink and source resistances of the driver are so much greater than the MOSFET’s internal gate resistance, most of the switch loss associated with charging and discharging the MOSFET gate is dissipated in the driver device.

\[ P_{G1} = Q_G \times V_{GS} \times F_{SW} \times \left( \frac{R_{G1(sink)}}{R_{G1(sink)} + R_G + R_{GI}} + \frac{R_{G1(source)}}{R_{G1(source)} + R_G + R_{GI}} \right) \] (5)

Using Equation 1 through Equation 5, the total losses for the control MOSFET and driver can be approximated for each case of \( V_{GS} \).

10 Synchronous Rectifier MOSFET Power Loss

For simplification of calculations, assume the following body-diode characteristics:

- \( t_{BDR} + t_{BDF} = 10 \text{ ns} \)
- \( Q_{BR} = 48 \text{ nC} \)
- \( V_F = 1 \text{ V} \)

\[ P_{BD} = V_F \times I_{OUT} \times F_{SW} \times (t_{BDR} + t_{BDF}) \] (6)

\[ P_C = I_{OUT}^2 \times R_{DS(on)} \times (1 - D) \] (7)

\[ P_{RR} = Q_{RR} \times V_{IN} \times F_{SW} \] (8)

\[ P_{SW} = 0 \] (9)

\[ P_{OUT} = 0 \] (10)

11 Low Side Driver Power Loss

\[ P_{G2} = Q_G \times V_{GS} \times F_{SW} \times \left( \frac{R_{G2(sink)}}{R_{G2(sink)} + R_G + R_{G1}} + \frac{R_{G2(source)}}{R_{G2(source)} + R_G + R_{G1}} \right) \] (11)

Using Equation 6 through Equation 11, the designer can approximate the total losses for the synchronous rectifier MOSFET and driver for each case of \( V_{GS} \). Since many of the individual losses represented by Equation 1 through Equation 11 are frequency dependant, an EXCEL spreadsheet was designed to calculate and plot the total losses associated with the upper control MOSFET and lower synchronous MOSFET, versus frequency for each case of \( V_{GS} \). A spreadsheet or MathCAD can make it is easy to determine the effect of varying the \( V_{GS} \) value.
Figure 7 shows Equation 1 through Equation 11 plotted against varying frequency (100 kHz to 1 MHz) for each case of $V_{GS}$. Although these graphs can be generated at any output load current of interest, the results of Figure 7 are shown at $I_{OUT(max)} = 20$ A, which is the point where rising MOSFET junction temperatures benefit most from higher efficiency. For $I_{OUT} = 20$ A, it is clear that $V_{GS} = 9$ V results in significantly less dissipated power over all frequencies of interest. Having calculated the total dissipated power for each case of $V_{GS}$ and knowing the maximum output power, the graph of Figure 8 is developed using Equation 12.

\[
\Delta\eta = \left[ \pm \frac{P_{OUT(max)} \times (P_{DISS(9V)} - P_{DISS(5V)})}{(P_{OUT(max)} + P_{DISS(5V)}) \times (P_{OUT(max)} + P_{DISS(9V)})} \right] \times 100\%
\]

(12)

In addition to the driver and MOSFET effects, the power stage components must also be considered when selecting the optimal switching frequency. Since analyzing the power stage frequency effects are beyond the scope of this example, it is assumed that 200 kHz is a good trade-off between optimizing the MOSFET and gate drive circuitry and maintaining a fairly high frequency to minimize the size of the passive components in the power stage. The graph of Figure 8 shows an efficiency increase of approximately 1.7 percent at 200 kHz, for $V_{GS} = 9$ V and $I_{OUT} = 20$ A.

Selecting a switching frequency of 200 kHz, it would be helpful to know what effect $V_{GS}$ has over the entire load range at the selected frequency. Equation 1 through Equation 11 can next be plotted versus load current at a fixed 200-kHz frequency.
Figure 9 shows the effects of power dissipation versus load current for $V_{GS} = 5\, \text{V}$ and $V_{GS} = 9\, \text{V}$ at a fixed 200 kHz frequency. As expected, Figure 10 shows a 1.7 percent efficiency increase for $V_{GS} = 9\, \text{V}$ at $I_{OUT} = 20\, \text{A}$. However, at $I_{OUT}$ less than 7 A, $V_{GS} = 9\, \text{V}$ results in an efficiency loss compared to $V_{GS} = 5\, \text{V}$. For $I_{OUT}$ less than 7 A, the efficiency improvement resulting from lower conduction loss has less effect, as is evident by Equation 1 and Equation 7. At lighter load current, frequency dependant losses begin to dominate over current dependant (conduction) losses, so a lower $V_{GS} = 5\, \text{V}$, hence a lower overall gate charge, is preferred.

It is interesting to note that by iterating through this graphical process, we can optimize the combination of $V_{GS}$ and switching frequency. In this example, for instance using $V_{GS} = 9\, \text{V}$, at a frequency of 200 kHz we can gain 1.7 percent efficiency at maximum output current, at the cost of lower efficiency at lighter load current. Conversely, using $V_{GS} = 5\, \text{V}$ at 200 kHz would result in higher efficiency just below the mid range of load current, but a lower efficiency at higher load current.

Following are the detailed calculations used to generate the graphs shown in Figure 7 through Figure 10:
11.1 Control MOSFET, $V_{gs} = 5 \text{ V}$

$$P_{C(5V)} = 20 A^2 \times 8.7 \times 10^{-3} \Omega \times 0.36 = 1.253 \text{ W}$$  \hspace{1cm} (13)

$$t_{R(5V)} = t_{l(5V)} = \frac{13 \times 10^{-9} C}{3 \text{ A}} + \frac{50 \times 10^{-9} H \times 3 \text{ A}}{5 \text{ V} - 2 \text{ V}} = 54.3 \times 10^{-9} \text{ s}$$  \hspace{1cm} (14)

$$P_{SW(5V)} = \frac{1}{2} \times 5 \text{ V} \times 20 \text{ A} \times (54.3 \times 10^{-9} \text{ s} + 54.3 \times 10^{-9} \text{ s}) \times (200 \times 10^3 \text{ Hz}) = 1.09 \text{ W}$$  \hspace{1cm} (15)

$$P_{OUT(5V)} = \frac{1}{2} \times \frac{4}{3} \times 400 \times 10^{-12} \text{ F} \times 5 \text{ V} \times 200 \times 10^3 \text{ Hz} = 0.27 \text{ mW}$$  \hspace{1cm} (16)

And the power dissipated in the driver device at $V_{gs} = 5 \text{ V}$ is:

$$P_{G1(5V)} = 13 \times 10^{-9} C \times 5 \text{ V} \times 200 \times 10^3 \text{ Hz} \times \left( \frac{0.9 \Omega}{0.9 \Omega + 0 + 0.5 \Omega} + \frac{25 \Omega}{25 \Omega + 0 + 0.5 \Omega} \right) = 21.1 \text{ mW}$$  \hspace{1cm} (17)

The total power loss of the upper control MOSFET and the gate driver device is simply the sum of all the losses given by Equation 13 through Equation 17.

$$P_{G1\_TOTAL(5V)} = 1.253 \text{ W} + 1.09 \text{ W} + 0.27 \times 10^{-3} \text{ W} + 21.1 \times 10^{-3} \text{ W} = 2.36 \text{ W}$$  \hspace{1cm} (18)

11.2 Control MOSFET, $V_{gs} = 9 \text{ V}$

$$P_{C(9V)} = 20 A^2 \times 6.4 \times 10^{-3} \Omega \times 0.36 = 0.922 \text{ W}$$  \hspace{1cm} (19)

$$t_{R(9V)} = t_{l(9V)} = \frac{24.8 \times 10^{-9} C}{3 \text{ A}} + \frac{50 \times 10^{-9} H \times 3 \text{ A}}{9 \text{ V} - 2 \text{ V}} = 30 \times 10^{-9} \text{ s}$$  \hspace{1cm} (20)

$$P_{SW(9V)} = \frac{1}{2} \times 5 \text{ V} \times 20 \text{ A} \times (30 \times 10^{-9} \text{ s} + 30 \times 10^{-9} \text{ s}) \times (200 \times 10^3 \text{ Hz}) = 0.6 \text{ W}$$  \hspace{1cm} (21)

$$P_{OUT(9V)} = \frac{1}{2} \times \frac{4}{3} \times 400 \times 10^{-12} \text{ F} \times 5 \text{ V} \times 200 \times 10^3 \text{ Hz} = 0.27 \text{ mW}$$  \hspace{1cm} (22)

And the power dissipated in the driver device at $V_{gs} = 9 \text{ V}$ is:

$$P_{G1(9V)} = 24.9 \times 10^{-9} C \times 9 \text{ V} \times 200 \times 10^3 \text{ Hz} \times \left( \frac{0.9 \Omega}{0.9 \Omega + 0 + 0.5 \Omega} + \frac{25 \Omega}{25 \Omega + 0 + 0.5 \Omega} \right) = 72.46 \text{ mW}$$  \hspace{1cm} (23)

The total power loss of the upper control MOSFET and the gate driver device is simply the sum of all the losses given by Equation 19 through Equation 23.

$$P_{G1\_TOTAL(9V)} = 0.922 \text{ W} + 0.6 \text{ W} + 0.27 \times 10^{-3} \text{ W} + 72.46 \times 10^{-3} \text{ W} = 1.595 \text{ W}$$  \hspace{1cm} (24)

11.3 Synchronous Rectifier MOSFET, $V_{gs} = 5 \text{ V}$

$$P_{BD(5V)} = 1 \text{ V} \times 20 \text{ A} \times 200 \times 10^3 \text{ Hz} \times (10 \times 10^{-9} \text{s}) = 40 \times 10^{-3} \text{ W}$$  \hspace{1cm} (25)

$$P_{C(5V)} = 20 A^2 \times 3.37 \times 10^{-3} \Omega \times (1 - 0.36) = 0.863 \text{ W}$$  \hspace{1cm} (26)

$$P_{RR(5V)} = 37.5 \times 10^{-9} C \times 5 \text{ V} \times 200 \times 10^3 \text{ Hz} = 37.5 \times 10^{-3} \text{ W}$$  \hspace{1cm} (27)

And the power dissipated in the driver device at $V_{gs} = 5 \text{ V}$ is:

$$P_{G2(5V)} = 37.5 \times 10^{-9} C \times 5 \text{ V} \times 200 \times 10^3 \text{ Hz} \times \left( \frac{15 \Omega}{15 \Omega + 0 + 0.5 \Omega} + \frac{20 \Omega}{20 \Omega + 0 + 0.5 \Omega} \right) = 72.88 \times 10^{-3} \text{ W}$$  \hspace{1cm} (28)

The total power loss of the synchronous rectifier MOSFET and the gate driver device is simply the sum of all the losses given by Equation 25 through Equation 28.

$$P_{G2\_TOTAL(5V)} = 40 \times 10^{-3} \text{ W} + 0.863 \text{ W} + 37.5 \times 10^{-3} \text{ W} + 72.88 \times 10^{-3} \text{ W} = 1.014 \text{ W}$$  \hspace{1cm} (29)
11.4 Synchronous Rectifier MOSFET, $V_{gs} = 9\, V$

\[
P_{BD(9V)} = 1\, V \times 20\, A \times 200 \times 10^3\, \text{Hz} \times (10 \times 10^{-9}s) = 40 \times 10^{-3}\, \text{W}
\]  
(30)

\[
P_{C(9V)} = 20\, A^2 \times 2.75 \times 10^{-3}\, \Omega \times (1 - 0.36) = 704 \times 10^{-3}\, \text{W}
\]  
(31)

\[
P_{RR(9V)} = 76 \times 10^{-9}\, \text{C} \times 5\, \text{V} \times 200 \times 10^3\, \text{Hz} = 76 \times 10^{-3}\, \text{W}
\]  
(32)

And the power dissipated in the driver device at $V_{gs} = 9\, V$ is:

\[
P_{G2(9V)} = 76 \times 10^{-9}\, \text{C} \times 9\, V \times 200 \times 10^3\, \text{Hz} \times \left( \frac{15\, \Omega}{15\, \Omega + 0 + 0.5\, \Omega} + \frac{20\, \Omega}{20\, \Omega + 0 + 0.5\, \Omega} \right) = 265.85 \times 10^{-3}\, \text{W}
\]  
(33)

The total power loss of the synchronous rectifier MOSFET and the gate driver device is simply the sum of all the losses given by Equation 30 through Equation 33.

\[
P_{G2\_TOTAL(9V)} = 40 \times 10^{-3}\, \text{W} + 704 \times 10^{-3}\, \text{W} + 76 \times 10^{-3}\, \text{W} + 265.85 \times 10^{-3}\, \text{W} = 1.086\, \text{W}
\]  
(34)

Results from the application example are summarized in Table 2:

<table>
<thead>
<tr>
<th>$V_{gs}$ (V)</th>
<th>$Q1$ – Control MOSFET</th>
<th>$Q2$ – Synchronous Rectifier MOSFET</th>
<th>Driver IC (G1)</th>
<th>Driver IC (G2)</th>
<th>Total Power Loss (MOSFETs + Driver IC)</th>
<th>$\Delta\eta$</th>
</tr>
</thead>
<tbody>
<tr>
<td>5 V</td>
<td>2.34 W</td>
<td>0.941 W</td>
<td>21.1 mW</td>
<td>72.88 mW</td>
<td>3.375 W</td>
<td>N/A</td>
</tr>
<tr>
<td>9 V</td>
<td>1.52 W</td>
<td>0.820 W</td>
<td>72.46 mW</td>
<td>265.85 mW</td>
<td>2.678 W</td>
<td>1.65%</td>
</tr>
</tbody>
</table>

For $F_{SW} = 200\, \text{kHz}$ and $I_{OUT} = 20\, \text{A}$, driving Q1 and Q2 with $V_{gs} = 9\, V$ as opposed to $V_{gs} = 5\, V$ results in an overall efficiency improvement of nearly 1.7 percent as shown in Table 2. For this example, a significant full load overall efficiency improvement can be gained by driving Q1 and Q2 with $V_{gs} = 9\, V$, at the trade-off of slightly lower efficiencies below $I_{OUT} = 7\, A$. The total losses for Q1 and Q2 given in Table 2 seem reasonable; however the thermal impedances of each MOSFET package should also be considered to make sure that junction temperatures are within rated limits. If junction temperatures are not being exceeded by chosen design constraints, it may be possible to further increase the switching frequency.
Conclusion

Using a given set of design parameters for a synchronous buck power stage, a full load efficiency gain of up to 1.7 percent can be realized when the MOSFET gates are driven at 9 V as opposed to 5 V. For this example, conduction losses were dominant at load currents greater than 7 A. For load currents less than 7 A, switching losses were dominant and efficiency was shown to actually decrease by up to 4%. In summary, higher light load efficiency could be expected for $V_{GS} = 5$ V, and higher full load efficiency was shown at $V_{GS} = 9$ V. When considering what level of $V_{GS}$ to design for, examining the MOSFET power loss equations graphically can offer better insight as to where the benefits lie when frequency and output current are varied.

Given the choice, what is the optimal gate drive voltage amplitude for driving a switching MOSFET in a power supply application? The answer is not always clear, but with the aid of a spreadsheet or MATHCAD, the designer can make a fair comparison to graphically examine the trade-offs and potential benefits.

For more information about gate drive considerations, see the TI.com Gate Drivers portal.

References

2. Practical Considerations in High Performance MOSFET, IGBT and MCT Gate Drive Circuits, by Bill Andreycak, Texas Instruments Literature No. SLUA105
## Revision History

**Changes from Original (June 2005) to A Revision**

<table>
<thead>
<tr>
<th>Change Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Corrected axes on Figure 4 and Figure 5</td>
<td>5</td>
</tr>
<tr>
<td>• Added link to TI.com Gate Drivers portal</td>
<td>12</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated