Analyzing Power Dissipation and Circuit Design for the bq241xx (bqSWITCHER™) Synchronous Switching Battery Charger

Lingyin Zhao

Portable Power Battery Management Applications

ABSTRACT

The bqSWITCHER™ (bq24100/03/05/08/13/15) is a highly integrated, switch-mode, Li-ion and Li-polymer battery charger IC. With two power MOSFETs, the gate drivers, and the controller fully integrated in the chip, the circuit design as well as the PCB layout has been appreciably simplified. However, it is still important to have a good understanding of the charger circuit design, layout principles, and issues and to have the capability to calculate the circuit parameters and power losses for better thermal design. This application report presents the fundamentals of synchronous switching, buck-based battery charger circuit, the loss calculation, and the PCB layout design guideline. A design example is given to demonstrate the entire process of a charger design based on the bqSWITCHER.

Contents

1 Power Stage Design Based on the bqSWITCHER .......................................................... 2
2 Loss Calculations ........................................................................................................ 4
3 Design Example ........................................................................................................... 8
4 PCB Layout Considerations ......................................................................................... 14

List of Figures

1 Circuit Diagram of a Synchronous Buck Converter ....................................................... 2
2 The Equivalent Circuits When (a) Q1 Is On and (b) Q1 Is Off ...................................... 2
3 Principle of Volt-Seconds Balance ............................................................................... 3
4 Key Waveforms of Synchronous Buck MOSFETs (not to scale) ............................... 4
5 Schematic of the Design Example ............................................................................. 8
6 The Equivalent Circuit of the Temperature Sensing Circuit ................................. 9
7 Efficiency vs \( I_{\text{out}} \) (\( V_{\text{IN}} = 12 \text{ V}, V_{\text{BAT}} = 8.4 \text{ V} \)) ............................................. 12
8 Loops That Need to be Minimized .............................................................................. 14
9 Star Ground of bqSWITCHER Charger Layout ....................................................... 14
10 Placement of the Decoupling Capacitors for \( V_{\text{IN}} \) Pin ......................................... 15
11 Current Feedback Loop Layout ............................................................................... 15

bqSWITCHER is a trademark of Texas Instruments.
1 Power Stage Design Based on the bqSWITCHER

1.1 Fundamentals of a Buck Converter

The buck converter is used in battery charger applications where linear chargers cannot be used due to their high power dissipation for higher capacity battery packs, or high input-output voltage difference applications. As a means of reducing the dc voltage and achieving voltage and current regulations, a buck converter uses only non-dissipative components, such as switches, inductors, and capacitors. Its basic topology is shown in Figure 1. The two switches alternate to produce a rectangular waveform whose duty ratio \( D \) (\( 0 \leq D \leq 1 \)) is the fraction of time that the switch Q1 is on.

\[
\left( V_{IN} - V_{OUT} \right) \times D \times T_S = V_{OUT} \left( 1 - D \right) \times T_S
\]

Figure 1. Circuit Diagram of a Synchronous Buck Converter

Figure 2 shows the equivalent circuits when Q1 is on and off. In steady state, it requires that the net change in inductor current over one switching period be zero. From Faraday’s Law, it leads to the principle of inductor volt-second balance: the net volt-seconds applied to an inductor over one switching cycle must be zero. As demonstrated visually in Figure 3, the two shaded areas which present the volt-second products at on-time and off-time equal each other, or

\[
\frac{V_{OUT}}{V_{IN}} = D
\]

Figure 2. The Equivalent Circuits When (a) Q1 Is On and (b) Q1 Is Off
1.2 Power Stage Design and Component Selection

Given the defining relation of an inductor during Q1 on-period:

\[ V_{\text{IN}} - V_{\text{OUT}} = L \frac{\Delta I_L}{D \times T_s} = L \frac{\Delta I_L}{D \times f_S} \]

(3)

The inductance can be obtained by

\[ L = \frac{V - V_{\text{OUT}}}{\Delta I_L} \times \frac{V_{\text{OUT}}}{f_S} \]

(4)

\( \Delta I_L \) can be empirically determined as about 30% of the fast-charge current.

\[ I_{\text{LPK}} = I_{\text{OUT}} + \frac{\Delta I_L}{2} \]

(5)

To select the inductor, follow these tips:

1. Pick the right inductance based on Equation 4.
2. Make sure the peak current \( I_{\text{LPK}} \) is lower than the inductor saturation current \( I_{\text{SAT}} \). Normally \( I_{\text{SAT}} = (1.1-1.5) \times I_{\text{LPK}} \). \( I_{\text{LPK}} \) must be the worst-case peak current.
3. Pick the right RMS current value (normally from thermal point of view).
4. A shielded inductor is preferred due to EMI considerations.
5. Low DCR and core loss are preferred.
6. Low profile and compact size (SMT inductor preferred).
7. Cost

The determination of the output capacitance must meet the requirement of the built-in compensator of the bqSWITCHER. The best stability occurs when the LC resonant frequency \( f_o \) is about 16 kHz. Therefore,

\[ f_o = \frac{1}{2 \times \pi \times \sqrt{L \times C}} \Rightarrow C = \frac{1}{(2 \times \pi \times f_o)^2 L} \]

(6)
2 Loss Calculations

Estimation of losses is critical in power electronic circuit design. It is not only an issue of efficiency, but also one of thermal management and reliability. Awareness of the losses on each component will also help the designer to better layout the PCB, e.g., selecting PCBs with the right copper thickness and number of layers, determining the size of the circuit, determining the placement of the components, etc.

2.1 Losses of the MOSFETs

Power dissipations in the MOSFETs depend on their on-resistances, gate charge factors, and current and voltage rise and fall times, as well as the switching frequency. Losses on the MOSFETs consist of: conduction losses, switching losses, body diode conduction losses, and gate drive losses. The waveforms associated with the MOSFETs are shown in Figure 4.

2.1.1 Conduction Losses

Based on the switching waveforms in Figure 4, to simplify the conduction loss calculation, assume that the switching time is negligible compared with the switching period. The RMS current of the upper switch Q1 can be estimated by

\[
I_{\text{RMS,Q1}} = \sqrt{\frac{1}{T_s} \int_0^{D \times T_s} \left( I_{\text{OUT}} - \frac{\Delta I_L}{2} \right)^2 + \Delta I_L \frac{\Delta I_L}{D \times T_s} \times t \, dt}
\]

In this calculation, an ideal switch with instant switching capability has been assumed.

The conduction losses of the upper switch Q1 is given by

\[
(7)
\]
Loss Calculations

\[ P_{\text{COND}_Q1} = I_{\text{RMS}_Q1}^2 \times R_{\text{DS}_{\text{ON}}_Q1} \]  \hspace{1cm} (8)

The RMS current of the lower switch Q2 can be estimated by

\[ I_{\text{RMS}_Q2} = \sqrt{\frac{1}{T_S} \int_0^{T_S} (1 - D) \times \Delta I_L \times t \left( I_{\text{OUT}} + \frac{\Delta I_L}{2} \right) - \frac{\Delta I_L}{D \times T_S} \times t} \]  \hspace{1cm} (9)

The conduction losses of the lower switch Q2

\[ P_{\text{COND}_Q2} = I_{\text{RMS}_Q2}^2 \times R_{\text{DS}_{\text{ON}}_Q2} \]  \hspace{1cm} (10)

The on-resistance of a MOSFET is temperature-dependent. It normally can be estimated as:

\[ R_{\text{DS}_{\text{ON}}(T)} = R_{\text{DS}_{\text{ON}}\text{am}} \times (1 + K \times \Delta T) \]  \hspace{1cm} (11)

where K is the temperature coefficient (K = 0.0039/°C) and \( R_{\text{DS}_{\text{ON}}\text{am}} \) is the on-resistance under ambient temperature.

2.1.2 Switching Losses

2.1.2.1 Switching Losses – Upper Switch

From Figure 4, the turn-on loss of Q1 during \( t_1 \sim t_2 \):

\[ P_{\text{swon}Q1-I} = 0.5 \times V_{\text{IN}} \times \left( I_{\text{OUT}} - \frac{\Delta I_L}{2} \right) \times \Delta t_{\text{SW}_{\text{ON}1}} \times f_S \]  \hspace{1cm} (12)

where \( \Delta t_{\text{SW}_{\text{ON}1}} = t_2 - t_1 \).

The turn-on losses of Q1 during \( t_2 \sim t_4 \):

\[ P_{\text{swon}Q1-V} = 0.5 \times V_{\text{IN}} \times \left( I_{\text{OUT}} - \frac{\Delta I_L}{2} \right) \times \Delta t_{\text{SW}_{\text{ON}1}} \times f_S \]  \hspace{1cm} (13)

where \( \Delta t_{\text{SW}_{\text{ON}1}} = t_4 - t_2 \). The total turn-on losses:

\[ P_{\text{swon}Q1} = P_{\text{swon}Q1-I} + P_{\text{swon}Q1-V} \]  \hspace{1cm} (14)

From Figure 4, the turn-off losses of Q1 during \( t_5 \sim t_6 \):

\[ P_{\text{swoff}Q1-V} = 0.5 \times V_{\text{IN}} \times \left( I_{\text{OUT}} + \frac{\Delta I_L}{2} \right) \times \Delta t_{\text{SW}_{\text{OFF}1}} \times f_S \]  \hspace{1cm} (15)

where \( \Delta t_{\text{SW}_{\text{OFF}1}} = t_6 - t_5 \). The total turn-off losses of during Q1 during \( t_6 \sim t_7 \):

\[ P_{\text{swoff}Q1-I} = 0.5 \times V_{\text{IN}} \times \left( I_{\text{OUT}} + \frac{\Delta I_L}{2} \right) \times \Delta t_{\text{SW}_{\text{OFF}1}} \times f_S \]  \hspace{1cm} (16)

where \( \Delta t_{\text{SW}_{\text{OFF}1}} = t_7 - t_6 \). The total turn-off losses:

\[ P_{\text{swoff}Q1} = P_{\text{swoff}Q1-I} + P_{\text{swoff}Q1-V} \]  \hspace{1cm} (17)

The total switching losses of Q1:

\[ P_{\text{sw}Q1} = P_{\text{swon}Q1} + P_{\text{swoff}Q1} \]  \hspace{1cm} (18)
2.1.2.2 Switching Losses – Lower Switch

From Figure 4, during the switching period of Q₂: t₈₋₉ and t₁₁₋₁₂, the Q₂ body diode is on all the time. Therefore, the voltage drop on Q₂ during switching is only the forward conduction voltage of the body diode. This is called zero-voltage switching (ZVS); thus, the switching losses can be neglected.

2.1.2.3 Lower FET Body Diode Reverse Recovery Effect

As the lower FET Q₂ turns off, conduction of output current takes place through the body diode. To turn off the diode and reverse bias across it, charge stored in the body diode has to be evacuated from the junction. This adds to the switching losses of Q₁. The loss can be estimated as:

\[ P_{QRR} = Q_{RR} \times V_{IN} \times f_S \]  

(19)

where \( Q_{RR} \) is the reverse recovery charge of the lower MOSFET body diode.

2.1.3 Body Diode Conduction Losses

From Figure 4, before Q₂ turns on and after Q₂ turns off, the body diode of Q₂ conducts for a period called dead-time, \( t_D \). This leads to body diode conduction losses:

\[ P_{BD_Q2} = 2 \times V_{BD} \times I_{OUT} \times t_D \times f_S \]  

(20)

where \( V_{BD} \) is the body diode forward voltage drop.

2.1.4 Gate Drive Losses

The gate capacitor of Q₁ is charged every cycle to an energy level equal to \[ \frac{1}{2}C_{in,Q1} \times V_{DRV,Q1}^2 \]. The same amount of energy is dissipated internally in the MOSFET gate resistance to provide this charge. The same energy must be discharged once during each cycle. The gate drive power dissipated by Q₁ can therefore be given by

\[ P_{DRV_Q1} = Q_{g,Q1} \times V_{DRV_Q1} \times f_S \]  

(21)

where \( Q_{g,Q1} = Q_{gs_Q1} + Q_{gd_Q1} \).

The gate drive power dissipated by Q₂ can therefore be given by

\[ P_{DRV_Q2} = Q_{g,Q2} \times V_{DRV_Q2} \times f_S \]  

(22)

where \( Q_{g,Q2} = Q_{gs_Q2} \), \( Q_{gd,Q2} = 0 \) since Q₂ operates in zero-voltage switching and \( Q_{gd,Q2} \) is recovered.

2.1.5 Thermal Calculations

The temperature rise of the MOSFETs is given by:

\[ \Delta T = \left[ I_{RMS,Q1}^2 \times R_{DSON,Q1_{am}} \times (1 + K \times \Delta T) + I_{RMS,Q2}^2 \times R_{DSON,Q2_{am}} \times (1 + K \times \Delta T) + P_{MOS_{fixed}} \right] \times \frac{1}{\Theta_JA} \]  

(23)

where \( P_{MOS_{fixed}} = P_{sw,Q1} + P_{QRR} + P_{BD_Q2} + P_{DRV_Q1} + P_{DRV_Q2} \)  

(24)

Seeking solutions to the equation, one obtains:

\[ \Delta T = \frac{I_{RMS,Q1}^2 \times R_{DSON,Q1_{am}} + I_{RMS,Q2}^2 \times R_{DSON,Q2_{am}} + P_{MOS_{fixed}}}{\frac{1}{\Theta_JA} - K \times \left( I_{RMS,Q1}^2 \times R_{DSON,Q1_{am}} + I_{RMS,Q2}^2 \times R_{DSON,Q2_{am}} \right)} \]  

(25)

After obtaining \( \Delta T \), the losses of the MOSFETs need to be re-calculated based on the calculated temperature rise.
2.2 Losses of the Inductor

The inductors losses consist of winding loss and core loss. The total winding loss is a function of frequency and temperature. The core loss depends on the core material. It is also a function of frequency, maximum flux density, as well as the volume. This can be discovered by examining the curves provided by the manufacturers. However, the calculation based on dc resistance (DCR) is adequate for general-purpose estimation.

\[
I_{RMS,L} = \sqrt{\frac{1}{T_S} \int_0^D x (1-D) \left( I_{OUT} + \frac{\Delta I_L}{2} \right)^2 dt + \int_0^D x (1-D) \left( I_{OUT} - \frac{\Delta I_L}{2} \right)^2 dt}
\]

\[
= \sqrt{D \left( I_{OUT} + \frac{1}{D} \Delta I_L \right)^2 + (1-D) \left( I_{OUT} - \frac{1}{D} \Delta I_L \right)^2}
\]

The winding loss can be estimated as

\[
P_{L_winding} = I_{L RMS} R_{L DCR}
\]

The DCR of an inductor is also temperature-dependent. It normally can be estimated as:

\[
R_{DS(ON)}^{(T)} = R_{DS(ON)}^{(25\degree C)} \times (1 + K \times \Delta T)
\]

where \( K \) is the temperature coefficient and \( K = 0.0039/\degree C \).

2.3 Losses of the Sense Resistor

\[
P_{RSNS} = I_{OUT}^2 R_{SNS}
\]

2.4 Losses of the Capacitors

The RMS current flowing through the input capacitor is given by:

\[
I_{RMS,CIN} = \sqrt{\frac{1}{T_S} \int_0^D x \left( I_{OUT} (1-D) \right)^2 dt + \int_0^D x (1-D) \left( I_{OUT} \times D \right)^2 dt} = I_{OUT} \times \sqrt{D \times (1-D)}
\]

The current flowing through the output capacitor can be approximated by the ac component of the inductor current. The RMS current of the output capacitor is given by:

\[
I_{RMS,COUT} = \sqrt{\frac{1}{T_S} \int_0^D x \left( \frac{-\Delta I_L}{2} + \frac{\Delta I_L}{2} \times t \right)^2 dt + \int_0^D x (1-D) \times T_S \left( \frac{\Delta I_L}{2} - \frac{\Delta I_L}{2} \times (1-D) \times T_S \right)^2 dt} = \frac{\Delta I_L}{2 \sqrt{3}}
\]

The losses due to the ESR of the input capacitor:

\[
P_{CIN_ESR} = I_{RMS,CIN}^2 R_{CIN}
\]

The losses due to the ESR of the output capacitor:

\[
P_{COUT_ESR} = I_{RMS,COUT}^2 R_{COUT}
\]
2.5 Other Losses

Other factors may also contribute to losses, such as losses on the PCB traces, losses on the control circuit, etc.

3 Design Example

3.1 Specifications

- Adapter Voltage: 12 V
- Battery Packs: 2S (Two Cells in Series) Li-Ion Battery, 1800 mAh
- Battery Voltage: 4.2 V/Cell ($V_{\text{BAT, max}} = 8.4\, \text{V}$, $V_{\text{BAT, min}} = 6\, \text{V}$)
- Fast-Charge Current $I_{\text{BAT}} = 1.2\, \text{A}$
- Precharge and Charge Termination Current: 120 mA
- Safety Timer: 5 hours

The schematic of a typical charger circuit using bq24103 is shown in Figure 5.

![Figure 5. Schematic of the Design Example.](image)

3.2 Determine the Inductor $L$

Given 30% ripple current, the inductance when $V_{\text{OUT}} = V_{\text{BAT, max}}$:

$$L = \frac{V_{\text{IN}} - V_{\text{BAT, max}}}{\Delta I_L} \times \frac{V_{\text{BAT, max}}}{V_{\text{IN}}} \times \frac{1}{f_S} = \frac{12 - 8.4}{30\% \times 1.2} \times \frac{8.4}{12} \times \frac{1}{1.1 \times 10^6} = 6.364\, \mu\text{H}$$

(34)

The inductance when $V_{\text{OUT}} = V_{\text{BAT, min}}$:

$$L = \frac{V_{\text{IN}} - V_{\text{BAT, min}}}{\Delta I_L} \times \frac{V_{\text{BAT, min}}}{V_{\text{IN}}} \times \frac{1}{f_S} = \frac{12 - 6}{30\% \times 1.2} \times \frac{6}{12} \times \frac{1}{1.1 \times 10^6} = 7.576\, \mu\text{H}$$

(35)

Select $L = 10\, \mu\text{H}$,

$$\Delta I_{L,\text{MAX}} = \frac{V_{\text{IN}} - V_{\text{BAT, max}}}{L} \times \frac{V_{\text{BAT, max}}}{V_{\text{IN}}} \times \frac{1}{f_S} = \frac{12 - 8.4}{10 \times 10^{-6}} \times \frac{8.4}{12} \times \frac{1}{1.1 \times 10^6} = 0.229\, \text{A}$$

(36)

$$I_{Lpk} = I_{\text{OUT}} + \frac{\Delta I_{L,\text{MAX}}}{2} = 1.2 + \frac{0.229}{2} = 1.315\, \text{A}$$

(37)

Select Sumida CDRH74-100 inductor (10 $\mu$H, SMT, 1.84 A, 49 m$\Omega$)
### 3.3 Determine the Output Capacitor C

\[
C = \frac{(2 \times \pi \times f_0)^2}{(2 \times \pi \times 16 \times 10^3)^2 \times 10 \times 10^{-6}} = 9.895 \times 10^{-6} \text{F}
\]  

Select 10 µF, 25 V X5R SMT with 1206 size ceramic capacitor.

### 3.4 Determine the Sense Resistor R_{SNS}

Better Charge Current Accuracy: ±10%

\[V_{RSNS}: 100 \text{ mV to 200 mV}\]

In order to get a standard resistance value, select \(V_{RSNS} = 120 \text{ mV}\)

\[
R_{SNS} = \frac{V_{RSNS}}{I_{BAT}} = \frac{120 \text{ mV}}{1.20 \text{ A}} = 0.1 \text{ Ω}
\]

\[
R_{RSNS} = I_{BAT}^2 R_{SNS} = 144 \text{ mW}
\]

Select 100 mΩ/0.25 W with 0806 or 1206 size High Precision Sensing Resistor.

### 3.5 Determine the \(R_{SET1}\) and \(R_{SET2}\)

\[I_{\text{FAST\_CHARGE}} = 1.2 \text{A}, \quad I_{\text{PRE\_CHARGE}} = I_{\text{TERMINATION}} = 120 \text{ mA}, \quad V_{\text{SET1}} = 1.0 \text{ V}, \quad V_{\text{SET2}} = 0.1 \text{ V}, \quad K_{\text{SET1}} = K_{\text{SET2}} = 1000 \text{V/A} R_{SNS} = 0.1 \text{ Ω}\]

\[
R_{SET1} = \frac{V_{\text{SET1}} \times K_{\text{SET1}}}{I_{\text{FAST\_CHARGE}} \times R_{SNS}} = 8.33 \text{ kΩ}
\]

\[
R_{SET2} = \frac{V_{\text{SET2}} \times K_{\text{SET2}}}{I_{\text{PRE\_CHARGE}} \times R_{SNS}} = 8.33 \text{ kΩ}
\]

Select 1%, 8.33 kΩ resistors.

### 3.6 Determine \(C_1\)

For 1800 mAH Li-Ion Cell, set TSAFETY TIMER = 5 hours

\[C_1 = \frac{300 \text{ min}}{2.6 \text{ min/nF}} = 0.115 \text{ µF}\]

Select 0.12 µF or 0.1 µF/X5R or X7R Ceramic Capacitor for Good Temperature performance.

### 3.7 Determine \(R_{T1}\) and \(R_{T2}\)

The equivalent circuit of the temperature sensing circuit is shown in Figure 6, in which \(R_{TS}\) is the resistance of the thermistor.

---

**Figure 6. The Equivalent Circuit of the Temperature Sensing Circuit**
Design Example

$R_{TS}$, a function of temperature, normally drops with temperature. Assuming the use of a 103AT-2 thermistor, the resistance at cold temperature and hot temperature are $R_{TS,COLD} = 27306 \, \Omega$ and $R_{TS,HOT} = 4935 \, \Omega$, respectively.

The voltage threshold at cold temperature is $V_{LTF} = 73.5\% \times V_{TSB}$. The voltage threshold at hot temperature is $V_{HTF} = 34.4\% \times V_{TSB}$. Therefore, it can be obtained that

$$\frac{R_{T2}}{R_{T1} + R_{T2}} = 73.5\% \quad (43)$$

$$\frac{R_{T2}}{R_{T1} + R_{T2}} = 34.4\% \quad (44)$$

Solving Equation 43 and Equation 44, one obtains: $R_{T1} = 9.31 \, k\Omega$, $R_{T2} = 475 \, k\Omega$.

3.8 Losses Calculation

The data of the circuit:

- $Q_1$: $R_{DS_{ON,Q1}} = 227 \, m\Omega$ at 25°C, $V_{DRV,Q1} = 6 \, V$ (if $V_{IN} > 7 \, V$) or $V_{IN} - 1 \, V$ (if $V_{IN} < 7 \, V$), $Q_{G,Q1} = 6.722 \, nC$, $\Delta V_{SW,ON1} = 2.042 \, ns$, $\Delta t_{VSW,OFF1} = 7.49 \, ns$, $\Delta t_{VSW,OFF1} = \Delta t_{VSW,ON1}$.
- $Q_2$: $R_{DS_{ON,Q2}} = 61 \, m\Omega$ at 25°C, $V_{DRV,Q2} = V_{DRV,Q1}$, $Q_{G,Q2} = 6.979 \, nC$, $Q_{RR} = 0.02 \, nC$, $V_{BD} = 0.7 \, V$, $t_{DT} = 25 \, ns$
- $L$: $R_{L,DCR} = 49 \, m\Omega$
- $C_{IN}$: $R_{CIN} = 8 \, m\Omega$
- $C_{OUT}$: $R_{COUT} = 8 \, m\Omega$

The losses calculation examples below assume an output voltage 8.4 V.

3.8.1 Losses on the MOSFETs

The RMS current of the upper switch $Q_1$ can be estimated by

$$I_{RMS,Q1} = \sqrt{D \left( I_{OUT}^2 + \frac{1}{12} \Delta I_L^2 \right)} = \sqrt{\frac{8.4}{12} \left( 1.2^2 + \frac{1}{12} \times 0.386^2 \right)} = 1.006 \, A \quad (45)$$

The RMS current of the lower switch $Q_2$ can be estimated by

$$I_{RMS,Q2} = \sqrt{(1 - D) \left( I_{OUT}^2 + \frac{1}{12} \Delta I_L^2 \right)} = 0.658 \, A \quad (46)$$

The upper switch switching losses

$$P_{swon,Q1} = 0.5 \times V_{IN} \times \left( I_{OUT} - \frac{\Delta I_L}{2} \right) \times (\Delta t_{SW,ON1} + \Delta t_{VSW,OFF1}) \times f_S = 0.068 \, W \quad (47)$$

$$P_{swoff,Q1} = 0.5 \times V_{IN} \times \left( I_{OUT} - \frac{\Delta I_L}{2} \right) \times (\Delta t_{VSW,OFF1} + \Delta t_{ISW,OFF1}) \times f_S = 0.083 \, W \quad (48)$$

The total switching losses of $Q_1$:

$$P_{sw,Q1} = P_{swon,Q1} + P_{swoff,Q1} = 0.151 \, W \quad (49)$$

The switching losses due to lower FET body diode reverse recovery effect

$$P_{QRR} = Q_{RR} \times V_{IN} \times f_S = 2.64 \times 10^{-4} \, W \quad (50)$$

The body diode conduction losses:
Design Example

P_{BD\_Q2} = 2 \times V_{BD} \times I_{OUT} \times t_{DT} \times f_s = 0.046 \text{ W}

(51)

The gate drive losses of Q₁:
P_{DRV\_Q1} = Q_{g\_Q1} \times V_{DRV\_Q1} \times f_s = 0.044 \text{ W}

(52)

The gate drive losses of Q₂:
P_{DRV\_Q2} = Q_{g\_Q2} \times V_{DRV\_Q2} \times f_s = 0.046 \text{ W}

(53)

The fixed losses on the MOSFETs
P_{MOS\_fixed} = P_{sw\_Q1} + P_{QRR} + P_{BD\_Q2} + P_{DRV\_Q1} + P_{DRV\_Q2} = 0.288 \text{ W}

(54)

The temperature rise (assuming T_{am} = 25°C):
\Delta T = \left( \frac{I^2_{\text{RMS\_Q1}} \times R_{DSON\_Q1\_am} + I^2_{\text{RMS\_Q2}} \times R_{DSON\_Q2\_am} + P_{MOS\_fixed}}{\pi J A} \right) \times \left( 1 + K \times T \right) = 26.74°C

(55)

The on-resistance of Q₁
R_{DSON\_Q1} = R_{DSON\_Q1\_am} \times (1 + K \times \Delta T) = 251 \text{ mΩ}

(56)

The on-resistance of Q₂
R_{DSON\_Q2} = R_{DSON\_Q2\_am} \times (1 + K \times \Delta T) = 67 \text{ mΩ}

(57)

The conduction losses of the upper switch Q₁
R_{COND\_Q1} = I^2_{\text{RMS\_Q1}} \times R_{DSON\_Q1} = 0.253 \text{ W}

(58)

The conduction losses of the lower switch Q₂
R_{COND\_Q2} = I^2_{\text{RMS\_Q2}} \times R_{DSON\_Q2} = 0.029 \text{ W}

(59)

The total losses of the MOSFETs:
P_{FETs} = P_{COND\_Q1} + P_{COND\_Q2} + P_{MOS\_fixed} = 0.570 \text{ W}

(60)

3.8.2 Losses on the Inductor

The inductor RMS current
I_{L\_RMS} = \sqrt{I_{OUT}^2 + \frac{1}{12} \Delta I^2_{L}} = 1.202 \text{ A}

(61)

The winding loss can be estimated as
P_{L\_winding} = I^2_{L\_RMS} \times R_{L\_DCR} = 0.071 \text{ W}

(62)

3.8.3 Losses on the Sense Resistor

P_{RSNS} = I^2_{OUT} \times R_{SNS} = 0.144 \text{ W}

(63)
3.8.4 Losses on Capacitors

The RMS current flowing through the input capacitor is given by:

\[ I_{\text{RMS,CIN}} = I_{\text{OUT}} \times \sqrt{D \times (1 - D)} = 0.55 \text{ A} \]  \hspace{1cm} (64)

The RMS current of the output capacitor is given by:

\[ I_{\text{RMS,COUT}} = \frac{\Delta I}{2 \sqrt{3}} = 0.066 \text{ A} \]  \hspace{1cm} (65)

The losses on the ESR of the input capacitor:

\[ P_{\text{CIN,ESR}} = I_{\text{RMS,CIN}}^2 R_{\text{CIN}} = 2.419 \text{ mW} \]  \hspace{1cm} (66)

The losses on the ESR of the output capacitor:

\[ P_{\text{COUT,ESR}} = I_{\text{RMS,COUT}}^2 R_{\text{COUT}} = 0.035 \text{ mW} \]  \hspace{1cm} (67)

The total capacitor ESR losses:

\[ P_{\text{C_ESR}} = P_{\text{CIN,ESR}} + P_{\text{COUT,ESR}} = 2.45 \text{ mW} \]  \hspace{1cm} (68)

3.8.5 Calculation Results

The total losses of the charger with \( V_{\text{BAT}} = 8.4 \text{ V} \), \( I_{\text{chrg}} = 1.2 \text{ A} \) are given by:

\[ P_{\text{total}} = P_{\text{FETs}} + P_{\text{L_winding}} + P_{\text{RSNS}} + P_{\text{C_ESR}} = 0.788 \text{ W} \]  \hspace{1cm} (69)

The calculation results and the measurement results of the charger efficiency vs output current when \( V_{\text{IN}} = 12 \text{ V} \) are shown in Figure 7 (a) and (b), respectively. The calculation results correlate with the measurement results well.

![Figure 7. Efficiency vs I\text{out} (V_{\text{IN}} = 12 \text{ V}, V_{\text{BAT}} = 8.4 \text{ V})](image-url)
### 3.9 Losses Breakdown Under Different Conditions

#### 3.9.1 $V_{\text{IN}} = 12\,\text{V}$, $V_{\text{BAT}} = 8.4\,\text{V}$, $I_{\text{chrg}} = 1.2\,\text{A}$

<table>
<thead>
<tr>
<th>ITEM</th>
<th>SYMBOL</th>
<th>$T_{\text{am}} = 25^\circ\text{C}$</th>
<th>$T_{\text{am}} = 55^\circ\text{C}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>Losses of the MOSFETs</td>
<td>$P_{\text{COND}}$</td>
<td>0.282 W</td>
<td>0.318 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{sw, Q1}}$</td>
<td>0.151 W</td>
<td>0.151 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{QRR}}$</td>
<td>0.264 mW</td>
<td>0.264 mW</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{BD, Q2}}$</td>
<td>0.046 W</td>
<td>0.046 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{DRV}}$</td>
<td>0.090 W</td>
<td>0.090 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{FETS}}$</td>
<td>0.570 W</td>
<td>0.605 W</td>
</tr>
<tr>
<td>Losses of the inductor</td>
<td>$P_{L_{\text{winding}}}$</td>
<td>0.071 W</td>
<td>0.071 W</td>
</tr>
<tr>
<td>Losses of the sense resistor</td>
<td>$P_{\text{RSNS}}$</td>
<td>0.144 W</td>
<td>0.144 W</td>
</tr>
<tr>
<td>Losses of the capacitors</td>
<td>$P_{\text{C, ESR}}$</td>
<td>2.45 mW</td>
<td>2.45 mW</td>
</tr>
<tr>
<td>Total Losses</td>
<td>$P_{\text{total}}$</td>
<td>0.788 W</td>
<td>0.822 W</td>
</tr>
<tr>
<td>Efficiency</td>
<td>$\eta$</td>
<td>92.75%</td>
<td>92.46%</td>
</tr>
<tr>
<td>IC temperature rise</td>
<td>$\Delta T$</td>
<td>26.7°C</td>
<td>28.2°C</td>
</tr>
<tr>
<td>IC Junction Temperature</td>
<td>$T_{J}$</td>
<td>51.7°C</td>
<td>83.2°C</td>
</tr>
</tbody>
</table>

#### 3.9.2 $V_{\text{IN}} = 9\,\text{V}$, $V_{\text{BAT}} = 8.4\,\text{V}$, $I_{\text{chrg}} = 1.2\,\text{A}$

<table>
<thead>
<tr>
<th>ITEM</th>
<th>SYMBOL</th>
<th>$T_{\text{am}} = 25^\circ\text{C}$</th>
<th>$T_{\text{am}} = 55^\circ\text{C}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>Losses of the MOSFETs</td>
<td>$P_{\text{COND}}$</td>
<td>0.344 W</td>
<td>0.387 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{sw, Q1}}$</td>
<td>0.113 W</td>
<td>0.113 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{QRR}}$</td>
<td>0.20 mW</td>
<td>0.20 mW</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{BD, Q2}}$</td>
<td>0.046 W</td>
<td>0.046 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{DRV}}$</td>
<td>0.090 W</td>
<td>0.090 W</td>
</tr>
<tr>
<td></td>
<td>$P_{\text{FETS}}$</td>
<td>0.595 W</td>
<td>0.638 W</td>
</tr>
<tr>
<td>Losses of the inductor</td>
<td>$P_{L_{\text{winding}}}$</td>
<td>0.071 W</td>
<td>0.071 W</td>
</tr>
<tr>
<td>Losses of the sense resistor</td>
<td>$P_{\text{RSNS}}$</td>
<td>0.144 W</td>
<td>0.144 W</td>
</tr>
<tr>
<td>Losses of the capacitors</td>
<td>$P_{\text{C, ESR}}$</td>
<td>0.72 mW</td>
<td>0.72 mW</td>
</tr>
<tr>
<td>Total Losses</td>
<td>$P_{\text{total}}$</td>
<td>0.810 W</td>
<td>0.853 W</td>
</tr>
<tr>
<td>Efficiency</td>
<td>$\eta$</td>
<td>92.56%</td>
<td>92.20%</td>
</tr>
<tr>
<td>IC temperature rise</td>
<td>$\Delta T$</td>
<td>27.9°C</td>
<td>29.7°C</td>
</tr>
<tr>
<td>IC Junction Temperature</td>
<td>$T_{J}$</td>
<td>52.9°C</td>
<td>84.7°C</td>
</tr>
</tbody>
</table>

From the losses breakdown in the two preceding tables, it can be seen that:

1. The dominant losses of the MOSFETs are the conduction losses.
2. The lower the ambient temperature, the lower the conduction losses.
3. A lower input voltage normally leads to lower losses.
4. The junction temperature for single-cell applications is much lower than that of two-cell applications. For a 55°C ambient temperature, the IC junction temperature could reach as high as 90°C.
4 PCB Layout Considerations

The mechanical construction of the circuit is just as important as the calculation of the component values for the switching battery chargers. When designing the layout of the printed-circuit board for the charger, care must be taken that the high-frequency switching does not generate interference, either in the circuit or in the outside environment. At the same time, compact size and good thermal performance are also good layout design goals.

4.1 Make the Connections of the Power Stage as Wide and Short as Possible

The reasons for doing so are:
1. The metallization which conducts the high-frequency, high-power switching signals on the circuit board should be kept as short as possible, so that interference emitted to the outside or coupled into the circuit can be minimized.
2. When a fast-changing current is present, even low values of inductance in the connections can result in considerable voltage drops. This also reduces the inductance of the connections.
3. Making the connections short and wide reduces the PCB copper resistance, thus reducing the power losses and helping to improve the thermal performance. For example, a 10 cm long, 1 mm wide 1-oz PCB trace carrying 2 A dissipates about 0.2 W of power losses.

The major connection loops that need to be minimized are shown in Figure 8.

![Figure 8. Loops That Need to be Minimized](image)

4.2 Star Ground

The ground planes of the power stage and of the control stage should be run separately, so that high currents in the main circuit cannot influence the regulating circuitry. However, both ground planes must be connected together at a single point, so that different potentials for the two grounds cannot occur. This single point should be located at the power pad of the IC, for the case of bqSWITCHER, as shown in Figure 9. The areas that are not used for other connections should be filled with ground plane. Multiple vias are necessary to drill on the IC power pad area. On one hand, they connect the ground planes on all the layers to the power pad of the IC. On the other hand, it helps distribute the heat.

![Figure 9. Star Ground of bqSWITCHER Charger Layout](image)
4.3 **Decoupling Capacitors Close to the Decoupling Target**

A decoupling capacitor of about 0.1 µF – 1 µF should be connected between the V\textsubscript{IN} pins and ground, which is able to carry the necessary current when switching occurs and to minimize the ringing on the switching devices. Decoupling capacitors are also needed at the SNS pin and the VTSB pin as well as the BAT output. It is important to keep the wiring short, and to locate the capacitor as close as possible to the pin or the decoupling target. For example, the decoupling capacitor for V\textsubscript{IN} pin can be placed on the bottom layer with one terminal on the power pad area in order to minimize the decoupling loop, as illustrated in Figure 10.

![Decoupling Capacitors Diagram](image)

**Figure 10. Placement of the Decoupling Capacitors for V\textsubscript{IN} Pin**

4.4 **Minimization of the Feedback Loop**

The voltage and current feedback loop design is one of the key issues in the bqSWITCHER charger layout. The current sensing feedback signals are normally in the 100-mV to ~200-mV range, therefore very sensitive to the external noise perturbations. To enhance the noise immunity of the current sensing feedback, a Kelvin connection located at the terminals of the sense resistor is required and the entire feedback loop area needs to be minimized, as shown in Figure 11. Considering the voltage-sensing trace is part of the current-sensing loop for some of the variations of the bqSWITCHER, the sense resistor should be placed close to the battery so that a better voltage feedback can be achieved. Both the voltage and current feedback paths must be routed far from the switching node (connected to the OUT pin) of the power stage.

![Feedback Loop Diagram](image)

**Figure 11. Current Feedback Loop Layout**
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>amplifier.ti.com</td>
</tr>
<tr>
<td>Data Converters</td>
<td>dataconverter.ti.com</td>
</tr>
<tr>
<td>DSP</td>
<td>dsp.ti.com</td>
</tr>
<tr>
<td>Interface</td>
<td>interface.ti.com</td>
</tr>
<tr>
<td>Logic</td>
<td>logic.ti.com</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>power.ti.com</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>microcontroller.ti.com</td>
</tr>
<tr>
<td>Audio</td>
<td><a href="http://www.ti.com/audio">www.ti.com/audio</a></td>
</tr>
<tr>
<td>Automotive</td>
<td><a href="http://www.ti.com/automotive">www.ti.com/automotive</a></td>
</tr>
<tr>
<td>Broadband</td>
<td><a href="http://www.ti.com/broadband">www.ti.com/broadband</a></td>
</tr>
<tr>
<td>Digital Control</td>
<td><a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a></td>
</tr>
<tr>
<td>Military</td>
<td><a href="http://www.ti.com/military">www.ti.com/military</a></td>
</tr>
<tr>
<td>Optical Networking</td>
<td><a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a></td>
</tr>
<tr>
<td>Security</td>
<td><a href="http://www.ti.com/security">www.ti.com/security</a></td>
</tr>
<tr>
<td>Telephony</td>
<td><a href="http://www.ti.com/telephony">www.ti.com/telephony</a></td>
</tr>
<tr>
<td>Video &amp; Imaging</td>
<td><a href="http://www.ti.com/video">www.ti.com/video</a></td>
</tr>
<tr>
<td>Wireless</td>
<td><a href="http://www.ti.com/wireless">www.ti.com/wireless</a></td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated