1 Abstract

In higher power applications to utilize the full line power and reduce line current harmonics PFC pre-regulators are generally required. In these high power applications interleaving PFC stages can reduce inductor area and reduce output capacitor ripple current. This is made possible through the inductor ripple current cancellation that occurs with interleaving. This application note reviews the design of a 350-W two phase interleaved power factor corrected (PFC) pre-regulator. This power converter achieves PFC with the use of the UCC28528 PFC/PWM controller along with the UCC28220 interleaved PWM controller that is used to interleave the two power stages. The converter also has a 2-W auxiliary bias supply that supplies power to the converters gate drive and PWM/PFC circuitry. The complete schematic of the working design is shown in Figure 7 and Figure 8.

2 Review the Benefits of Interleaving PFC Boost Pre-Regulators

Figure 1 shows the functional diagram of a two phase interleaved boost converter. The interleaved boost converter is simply two boost converters operating 180 degrees out of phase. The input current is the sum of the two inductor currents IL1 and IL2. Because the inductor’s ripple currents are out of phase, they cancel each other out and reduce the input ripple current caused by the boost inductors. The best input inductor ripple current cancellation occurs at 50% duty cycle. The output capacitor current is the sum of the two diode currents (I1 + I2) less the dc output current. This reduces the output capacitor ripple current (\(i_{out}\)) as a function of duty cycle. As the duty cycle approaches 0%, 50% and 100% duty cycle, the sum of the two diode currents approaches dc. At any of these optimum operating points, the output capacitor only has to filter the inductor ripple currents.
Figure 1. Interleaved Boost Stage

\[ I_{in} = IL1 + IL2 \]

\[ I_{out} = (I1 + I2) - I_{out} \]
2.1 Input Ripple Current Reduction as a Function of Duty Cycle

The following equations show how the ratio of input ripple current to inductor ripple current (K(D)) vary with changes in duty cycle. Figure 2 shows how K(D) varies with changes in duty cycle. It’s important to remember these variations in input ripple current, when selecting inductors for the interleaved boost converters. This is because the duty cycle in PFC pre-regulator is not fixed and changes with line voltage.

\[
K(D) = \frac{\Delta I_{IN}}{\Delta I_{L1}}
\]

(1)

\[
K(D) = \frac{1 - 2D}{1 - D} \text{ if } D \leq 0.5
\]

(2)

\[
K(D) = \frac{2D - 1}{D^2} \text{ if } D > 0.5
\]

(3)

In PFC pre-regulators the duty cycle (D(θ)) is not constant and varies with changes in line voltage (Vin(θ)). The amount of duty cycle variation for universal applications can be quite large. This variation in duty cycle can be observed by evaluating a converter that was designed for a universal input of 85 V to 265 V with a regulated 385 V dc output. At low line the duty cycle (D1(θ)) varies from 100% to 68% and at high line the duty cycle (D2(θ)) varies from 100% down to 2%. The inductor ripple current cancellation will not be 100% throughout the line cycle. However, it is good enough to drastically reduce the input ripple current for a given inductance. The highest ripple current in this example would occur at the peak of low line with a duty cycle of 68%. The amount of inductor ripple current seen at the input for this duty cycle would be 55%.

\[
V_{IN}(\theta) = V_{IN(rms)} \times \sqrt{2} \sin(\theta)
\]

line voltage as a function of phase angle.

(4)

\[
D(\theta) = \frac{V_{OUT} - V_{IN}(\theta)}{V_{OUT}}
\]

duty cycle as function of phase angle

(5)

where \( \omega = 2 \pi f_{LINE} \)

and \( \theta = \omega t \)
2.2 Evaluate Magnetic Volume Reduction

The inductor ripple current cancellation allows the designer to reduce boost inductor magnetic volume. This is due to the energy storage requirement of the two interleaved inductors being half that of single stage pre-regulator designed for the same power level, switching frequency and inductance.

\[ E_{\text{SINGLE}} = \frac{1}{2} LI^2 \]  
\[ E_{\text{INTERLEAVED}} = \frac{1}{2} L\left(\frac{1}{2}\right)^2 + \frac{1}{2} L\left(\frac{1}{2}\right)^2 = \frac{1}{4} LI^2 \]

The amount of reduction in boost inductor volume can be seen mathematically by comparing the required inductor area products of single stage PFC pre-regulator (WaAc\text{\textsc{SINGLE}}) with that of a two phase interleaved pre-regulator inductor (WaAc\text{\textsc{INTERLEAVED}}) for a given inductance. The exact values for the inductor (L), inductor RMS current (I\text{\textsc{RMS}}), current density (C\text{\textsc{D}}) and flux density (B) are not required to show the reduction in area product.

\[ I_{\text{PEAK}} = \frac{P_{\text{OUT(max)}} \times \sqrt{2}}{V_{\text{IN(min)}}} \]

\[ \text{WaAc}_{\text{SINGLE}} = L \times \frac{I_{\text{PEAK}}}{B} \times \frac{I_{\text{RMS}}}{C_{\text{D}}} = L \times \frac{I_{\text{PEAK}}}{B} \times \frac{I_{\text{PEAK}}^2}{C_{\text{D}}} \]

\[ \text{WaAc}_{\text{INTERLEAVED}} = L \times \frac{I_{\text{PEAK}}}{B} \times \frac{I_{\text{PEAK}}}{2 \times \sqrt{2}} \times \frac{I_{\text{PEAK}}^2}{C_{\text{D}}} \]
The ratio of the total interleaved area product ($2 \times \text{WaAc}_{\text{INTERLEAVED}}$) to the area product of a single stage pre-regulator is 0.5. This results in a 50% reduction in area product just by interleaving, which will result in a substantial reduction in boost magnetic volume.

$$\frac{2 \times \text{WaAc}_{\text{INTERLEAVED}}}{\text{WaAc}_{\text{SINGLE}}} = \frac{1}{2}$$

(11)

Interleaving PFC pre-regulators if done in this fashion will not increase the size of the EMI filter. A common design practice is to select the switching frequency of the power converter below the EMI band of 150 kHz. The second harmonic of switching frequency would be twice the fundamental and will most likely be in the EMI band and would need to be filtered to meet specifications. Interleaving two pre-regulators causes the input to see a switching frequency that is twice the switching frequency of a single phase. This means the fundamental switching frequency of the converter will most likely be pushed into the EMI band and be at the second harmonic of an individual stage’s switching frequency. However, the input ripple current is reduced by a factor of two. This should not put any additional constraints on the EMI filter.

2.3 **Output Capacitor Ripple Current Reductions as a Function of Duty Cycle**

Figure 4 shows the normalized output capacitor RMS current in a single stage boost ($I_{\text{COUT(single)}}(D)$) and the normalized capacitor RMS current in a two phase interleaved boost converter ($I_{\text{COUT}}(D)$) as a function of duty cycle. Figure 4 illustrates that the output capacitor ripple current in a two phase interleaved is half that in a traditional single stage boost converter for the same power levels. The reduction in RMS current reduces heating caused by the capacitor’s ESR losses, reducing electrical stress.

$$I_{\text{COUT(single)}}(D) = \sqrt{(1 - D) \times [1 - (1 - D)]}$$

(12)

$$I_{\text{COUT}}(D) = \frac{1}{2} \sqrt{(1 - 2D) - (1 - 2D)^2} \quad \text{if } D < 0.5$$

(13)

$$I_{\text{COUT}}(D) = \frac{1}{2} \sqrt{(2 - 2D) - (2 - 2D)^2} \quad \text{if } D \geq 0.5$$

(14)

![Figure 4. Normalized Output Capacitor Ripple Currents](image-url)
Design Review

The power supply design requirements are presented in Table 1. Please note this 350-W PFC pre-regulator design is based on a TI evaluation module HPA117, TI User's Guide Literature number SLUU228, which is orderable through TI. Please visit www.ti.com for details. Also note that the design presented in this application note is based on typical values. In a production environment a worst case analysis would have to be conducted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{IN}}$</td>
<td>85 V RMS</td>
<td>110 V or 230 V RMS</td>
<td>265 V RMS</td>
</tr>
<tr>
<td>$V_{\text{OUT}}$</td>
<td>374 V</td>
<td>390 V</td>
<td>425 V</td>
</tr>
<tr>
<td>$V_{\text{RIPPLE}}$</td>
<td></td>
<td>30 V</td>
<td></td>
</tr>
<tr>
<td>Current THD at 350 W</td>
<td></td>
<td>10%</td>
<td></td>
</tr>
<tr>
<td>PF at 350 W</td>
<td>0.95</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Full load efficiency</td>
<td>90%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$f_s$</td>
<td></td>
<td>100 kHz</td>
<td></td>
</tr>
<tr>
<td>Holdup requirements ($t_{\text{HOLD}}$)</td>
<td></td>
<td>20 ms</td>
<td></td>
</tr>
<tr>
<td>$f_{\text{LINE}}$</td>
<td>47 Hz</td>
<td>50 Hz</td>
<td>60 Hz</td>
</tr>
</tbody>
</table>
3.1 **Boost Inductor Selection**

Cooper Electronics designed the 200 μH, CTX16-17309, boost Inductors for our design.

\[
L1 = L2 = \frac{V_{\text{IN(min)}} \times \sqrt{2} \times D_{\text{MIN(LL)}}}{\Delta I_L \times f_S} = \frac{85 \text{V} \times \sqrt{2} \times 0.69}{4.1 \text{A} \times 100 \text{kHz}} \approx 200 \text{μH}
\]

(15)

3.2 **Output Capacitor Selection (C_{OUT})**

There are three determining criteria for selecting the output capacitor. They are holdup energy, output ripple voltage and lastly RMS ripple current. Equation 16 and Equation 17 are used to select the output capacitor. Equation 16 selects the output capacitor based on holdup requirements, while Equation 17 sizes capacitance base on output voltage (V_{RIPPLE}) requirements. The designer should select the largest result of Equation 16 and Equation 17 for the design.

\[
C_{\text{OUT}} \geq \frac{2 \times P_{\text{OUT}} \times \frac{1}{f_{\text{LINE}}}}{V_{\text{OUT}}^2 - \left(\frac{V_{\text{OUT}}}{2}\right)^2} \geq 123 \text{μF}
\]

(16)

\[
C_{\text{OUT}} \geq \frac{1}{4} \times \frac{V_{\text{OUT}} \times 0.637}{V_{\text{RIPPLE}} \times 0.8 \times \pi \times f_{\text{LINE}}} \approx 104 \text{μF}
\]

(17)

\[
\text{ESR}_{\text{MAX}} = \frac{V_{\text{RIPPLE}} 	imes 0.2}{P_{\text{OUT}} \times \sqrt{V_{\text{IN(min)}}}} \approx 1.3 \Omega
\]

(18)

The capacitor should also be de-rated based on capacitor tolerances. The following equation de-rates the output capacitor based on 20% error in capacitance tolerance and a 20% variation over the life of the capacitor.

\[
C_{\text{OUT}} \geq \frac{C_{\text{OUT}}}{(1 - 0.2)(1 - 0.2)} \approx 220 \text{μH}
\]

(19)

The RMS ripple current for the boost capacitor can be calculated with the following equations. To use these equations it is a good idea to use MathCAD or MATLAB design tools.

\[
\text{Iterations} = \frac{f_S}{2 \times f_{\text{LINE}}} \approx 1 \times 10^3
\]

(20)

\[
\text{Step} = \left[\frac{1}{\text{Iterations}} \times \frac{1}{f_{\text{LINE}}}\right]
\]

(21)

\[
I_{\text{IN(t)}} = \frac{P_{\text{OUT}} \times \sqrt{2}}{V_{\text{IN(min)}}} \times \sin(\omega \times t)
\]

(22)

\[
I_{\text{COUT(rms)}} = \sqrt{\sum_{n=1}^{\text{Iterations}} \left[I_{\text{IN}}(n \times \text{Step})^2 \left(\frac{1}{2} \sqrt{2 \times D_1(n \times \text{Step})} - (2 - 2 \times D_1(n \times \text{Step}))^2\right)\right]} = 1 \text{A}
\]

(23)
### 3.3 FET and Diode Selection

To meet the efficiency requirements (\(\eta\)) of the design a power budget (\(P_{\text{SEMI}}\)) of 19 W was set. Selecting these semiconductor devices are always trial an error. It may take several tries before the appropriate semiconductor devices can be chosen for the design.

\[
P_{\text{SEMI}} = \left( \frac{P_{\text{OUT}}}{\eta} - P_{\text{OUT}} \right) \times 0.5 \approx 19 \text{ W}
\]

(24)

### 3.4 Diode Selection

To reduce switching losses CREE CSD10060 SiC rectifiers were used. These diodes have close to zero reverse recovery current. The following equation is used to estimate the diode loss (\(P_{\text{DIODE}}\)) and diode peak (\(I_{\text{DIODE(peak)}}\)) and average current (\(I_{\text{DIODE}}\)), where \(V_{F}\) is the forward voltage drop of the boost diode. These diodes in our design will dissipate around 0.6 W (\(P_{\text{DIODE}}\)) per diode dissipating a total of 1.2 W for both diodes in the design. This leaves 17.8 W of losses for the boost FETs and the auxiliary bias supply.

\[
I_{\text{DIODE}} = \frac{P_{\text{OUT}}}{2 \times V_{\text{OUT}} \times \eta} \approx 2.3 \text{ A}
\]

(25)

\[
I_{\text{DIODE(peak)}} = \left( \frac{P_{\text{OUT}} \sqrt{2}}{2 \times V_{\text{IN(min)}} \times \eta} + \frac{\Delta I L_1}{2} \right) \approx 5.3 \text{ A}
\]

(26)

\[
P_{\text{DIODE}} = \frac{P_{\text{OUT}} \times V_{F}}{2 \times V_{\text{OUT}} \times \eta} \approx 0.6 \text{ W}
\]

(27)

### 3.5 FET Selection Based on RMS and Peak Currents and Estimated FET Losses

\[
I_{\text{PEAK}} = \left( \frac{P_{\text{OUT}} \sqrt{2}}{2 \times V_{\text{IN(min)}} \times \eta} + \frac{\Delta I L_1}{2} \right) \approx 5.3 \text{ A}
\]

, peak FET current.

The following equation estimates FET RMS current (\(I_{\text{FET(rms)}}\)) which is needed to estimate boost FET (\(P_{\text{FET}}\)) losses.

\[
I_{\text{FET(rms)}} = \sqrt{\int_{f_{\text{LINE}}}^{\text{iterations}} \sum_{n=1}^{} \left( \frac{I_{\text{IN(n \times Step)}}}{2} \right)^2 \text{ dt}}
\]

(28)

\[
I_{\text{IN_{ton}(t)}} = \left( \frac{P_{\text{OUT}} \times \sqrt{2}}{2 \times V_{\text{IN(min)}} \times \eta} - \frac{\Delta I L_1}{2} \right) \sin(\omega \times t) \quad , \text{peak FET line currents (\(I_{\text{IN_{ton}(t)}}\)) at switch turn on.}
\]

(30)

\[
I_{\text{IN_{toff}(t)}} = \left( \frac{P_{\text{OUT}} \times \sqrt{2}}{2 \times V_{\text{IN(min)}} \times \eta} + \frac{\Delta I L_1}{2} \right) \sin(\omega \times t) \quad , \text{peak FET line currents (\(I_{\text{IN_{toff}(t)}}\)) at switch turn off.}
\]

(31)

Part of the total FET losses are contributed Coss (\(C_{\text{OSS(avg)}}\)) charging and discharging during a PWM switching cycle. \(C_{\text{OSS}}\) varies with line voltage and is not a linear function. The following equation and information from the FETs data sheet can be used to calculate \(C_{\text{OSS(avg)}}\). \(C_{\text{OSS(spec)}}\) is the typical \(C_{\text{OSS}}\) measured at a specified \(V_{\text{DS}}\) voltage (\(V_{\text{DS(spec)}}\)). A IRF840, 8 A 500 V FET was selected for the design. The estimated \(C_{\text{OSS(avg)}}\) was roughly 160 pF.

\[
C_{\text{OSS(avg)}} \approx 2 \times C_{\text{OSS(spec)}} \times \sqrt{\frac{V_{\text{DS(spec)}}}{V_{\text{OUT}}}} = 2 \times 310 \text{ pF} \times \sqrt{\frac{25 \text{ V}}{385 \text{ V}}} = 160 \text{ pF}
\]

(32)
To estimate FET turn-on \((t_{\text{ON(delay)}})\) and turn off \((t_{\text{OFF(delay)}})\) delays requires studying the FETs \(V_{GS}\) versus \(Q_G\) characteristics of Figure 6 along with the following equations.

\[
Q_{GS(\text{miller})} = 30 \text{ nC}, \text{ the typical maximum miller plateau gate charge for } V_{DS} \text{ equal to } 400 \text{ V}. \tag{33}
\]

\[
Q_{GS(\text{max})} = 52 \text{ nC}, \text{ is the amount of gate charge when the FET } V_{GS} \text{ is at its maximum } V_{GS(max)}. \tag{34}
\]

\[
I_{\text{GATE}} = \frac{V_{GS(max)}}{2 \times R_{\text{GATE}}}, \text{ is average FET gate drive current.} \tag{35}
\]

\[
t_{\text{ON(delay)}} = t_{\text{OFF(delay)}} = \frac{Q_{GS(\text{miller})}}{I_{\text{GATE}}} \tag{36}
\]

\[
P_{\text{SWITCH(toff)}} = f_{\text{LINE}} \sum_{n=1}^{\text{Iterations}} \left[ I_{\text{IN_{toff}}} (n \times \text{Step}) \times V_{\text{OUT}} \times t_{\text{OFF(delay)}} \right], \text{ switching losses at FET turnoff.} \tag{37}
\]

\[
P_{\text{SWITCH(ton)}} = f_{\text{LINE}} \sum_{n=1}^{\text{Iterations}} \left[ I_{\text{IN_{ton}}} (n \times \text{Step}) \times V_{\text{OUT}} \times t_{\text{ON(delay)}} \right], \text{ switching losses at FET turn-on.} \tag{38}
\]

\[
P_{\text{CROSS}} = \frac{1}{2} \times C_{\text{OSS}} \times V_{\text{OUT}}^2 \times f_S, \text{ } C_{\text{OSS}} \text{ loss.} \tag{39}
\]

\[
P_{\text{GATE}} = Q_{OFF} \times V_{GS(max)} \times f_S, \text{ FET gate loss.} \tag{40}
\]

\[
P_{\text{RDS(on)}} = I_{\text{FET(rms)}} \times R_{\text{DS(on)}}, \text{ FET } R_{\text{DS(on)}} \text{ loss} \tag{41}
\]

\[
P_{\text{FET}} = P_{\text{SWITCH(toff)}} + P_{\text{SWITCH(ton)}} + P_{\text{CROSS}} + P_{\text{GATE}} + P_{\text{RDS(on)}} \approx 5 \text{ W} \tag{42}
\]

The estimated FET loss \((P_{\text{FET}})\) for this design was 5 W. The total FET loss would be 10 W and with the 1.2 W total diode loss comes to a total semiconductor loss of 11.2 W, which is below the 19 W power budget \((P_{\text{SEMI}})\) that was initially set.
3.6 Selecting Heat Sinks for the FETs

Because the diodes only dissipated 0.6 W heat sinks were not required for the boost diodes. However, the FETs required heat sinks and the following equation was used to calculate the thermal impedance \( R_{\theta_{SA}} \) of the required heat sink. This equation is based on a maximum allowable ambient temperature \( T_{\text{AMB}} \) of 40°C, and the thermal impedance from junction to case \( R_{\theta_{JC}} \) of the IR840 and the case to sink thermal impedance of a TO220 \( \left( R_{\theta_{CS}} \right) \) which all can be found in the IRF840’s data sheet. For this design we chose an AAVID 531202 heat sink to meet the \( R_{\theta_{SA}} \) requirements.

\[
R_{\theta_{SA}} \leq \frac{T_{j(\text{max})} \times \frac{3}{4} - T_{\text{AMB}} - P_{\text{FET}}(R_{\theta_{JC}} + R_{\theta_{CS}})}{P_{\text{FET}}} \approx 16.6^\circ\text{C/W}
\]  

(43)

3.7 Over Voltage Protection and Under Voltage Lockout

The OVP function and under voltage lockout (UVLO) were handled by the UCC28220. It is a simple comparator that monitors the boost voltage. Information on setting up these thresholds can be found in the UCC28220’s data sheet. The OVP for this design was set to 425 V and UVLO was set to 108 V. The pre-regulator will not start switching until \( V_{\text{OUT}} \) reaches 108 V.

3.8 Peak Current Limit

Peak current limit is set by the maximum control voltage \( (V_C) \) at the input of the UCC28220’s PWM comparator. Where “a” is the current sense transformer turns ratio of T1 and T2. The peak current limit trip point was set for 130% of the nominal peak current to protect the boost FETs.

\[
a = \frac{N_P}{N_S} = \frac{V_P}{V_S} = \frac{I_S}{I_P} = \frac{1}{50}
\]  

(44)

\[
I_{\text{PEAK}} = \left( \frac{P_{\text{OUT}} \times \sqrt{2}}{2 \times V_{\text{in(min)}} \times \eta} + \frac{\Delta I I_{1}}{2} \right) \times 1.3
\]  

(45)

\[
V_C = 1.8, V_{\text{CTRL}} \text{ was set to a maximum of 3.0 V to protect the UCC28220 CTRL pin.}
\]

(46)

\[
R_{\text{SENSE}} = \frac{V_C - 0.5 \text{ V}}{2 I_{\text{PEAK}}} \times a, \text{ this equation takes into account slope compensation that is added later.}
\]  

(47)

The peak current of the FET during power up is 2 times \( I_{\text{PEAK}} \) under normal operation. This is due the excessive slope compensation that is needed for stability.

\[
I_{\text{PEAK(startup)}} = 2 \times I_{\text{PEAK}}
\]  

(48)

3.9 Current Sense Transformer Reset Resistor (T1 and T2)

\[
R_{\text{RESET}} = \frac{V_C - 0.5 \text{ V}}{2 I_{\text{PEAK}}} \times \left( 1 - D_{\text{MIN(LL)}} \right) \times a
\]  

(49)

3.10 Oscillator and Maximum Duty Cycle Clamp

The UCC28220’s oscillator and maximum duty cycle clamp are setup through resistor \( R_{\text{CHG}} \) and discharge. The desired duty cycle clamp \( (D_{\text{MAX}}) \) was set at 0.9 to stop the current sense transformers from saturating.

\[
K_{\text{OSC}} = \left( 2.04 \times 10^{10} \right) \frac{\Omega}{S}, \text{UCC28220 oscillator constant.}
\]  

(50)

\[
F_{\text{OSC}} = 2 \times f_S, \text{UCC28220 internal oscillator frequency.}
\]  

(51)

\[
F_{\text{OSC}}^* = 2 \times f_S, \text{internal duty cycle clamp.}
\]  

(52)

\[
D_{\text{MAX(osc)}} = 1 - 2\left( 1 - D_{\text{MAX}} \right)
\]  

(53)
3.11 Control Loop Compensation

All the control equations for the voltage loop and current loop are estimates. The control equations in this paper gives starting points for feedback compensation. In most control loops it is required to adjust the loop compensation as necessary with a network analyzer.

3.12 Current Loop

The first step in setting up the current loop is setting up the multiplier components. The $R_{IAC}$ resistor is tied to the rectified line voltage and is what forces the current amplifier output to track changes in the line voltage. This resistance typically is a group of series resistors needed to meet the high voltage requirements.

$$R_{IAC} = \frac{V_{IN(\text{max})} \times \sqrt{2}}{500 \, \mu A}$$

(55)

The multiplier internal to the UCC28528 has a voltage feed forward (VFF) function that keeps the power stage gain constant and provides soft power limiting when the line drops keeping the line current from increasing excessively. A detailed explanation can be found in TI/Unitrode application note SLUA196A. The VFF signal is produced through an internal current mirror within the PFC controller. The maximum current leaving the VFF pin is equal to one half the $I_{AC}$ current. The following equations are used to select a VFF resistor ($R_{VFF}$) and a filter capacitor ($C_{VFF}$) to remove ac components from the VFF signal.

$$R_{VFF} = \frac{1.5 \, V}{2 \times R_{VFF} \times f_p1}$$

(56)

The VFF signals ac portion has an affect on total current harmonic distortion (THD). The filter’s pole ($f_p1$) is set at a frequency to limit the VFF contribution to 1.5% in order to meet the power supplies current THD design requirements.

$$f_p1 = f_{LINE} \times \frac{1.5\%}{66\%}$$

(57)

$$C_{VFF} = \frac{1}{2 \times \pi \times R_{VFF} \times f_p1}$$

(58)

This control methodology is based on average and peak current mode control and the following formulas to compensate the current loop. These calculations get the design close to the correct compensation and will have to be fine tuned with a network analyzer. In this design example to compensate the current loop ($T_{C(s)}$) we set a design goal of 45 degrees of phase margin and a crossover frequency of one tenth the switching frequency.

$$T_{C(s)} = G_{ID(s)} \times G_{CA(s)} \times G_{VFF}$$

(59)

$$G_{ID(s)} = \frac{\Delta I_L1}{\Delta I_C} = \frac{V_{OUT} \times R_{SENSE} \times a}{s \times L1 \times V_{C1}}$$

(60)

$V_{C1} = V_c - 0.5 \, V$, $V_c$ is the maximum control voltage at the input of the PWM comparator of the UCC28220. Note Equation $V_{C1}$ takes into account the 500 mV offset that is present in the UCC28220 PWM controller.

The current amplifier compensation transfer function $G_{CA(s)}$ is as follows

$$G_{CA(s)} = \frac{\Delta I_C}{\Delta I_L1} = \frac{(s \times R_{ZB} \times C_{ZA} + 1)}{s \times R_{MO} \times (C_{ZB} + C_{PB}) + \left(s \times \frac{C_{ZB} \times R_{ZB} + 1}{C_{ZB} + C_{PB}} \times \frac{C_{PB}}{R_{ZB} + 1}\right)} \times H_{CNTRL} \times H_{CA}$$

(62)

$$H_{CNTRL} = \frac{\Delta V_C}{\Delta V_{CTRL}} = 0.6$$

(63)
The voltage divider $H_{CA}$ was required to divide down the CA output of the UCC28528, to protect the CTRL pin of the UCC28220. This divider should work fine for any power requirement and should be considered a fixed variable.

$$H_{CA} = \frac{\Delta V_{CTRL}}{\Delta V_{CA(out)}} = \frac{R_D}{R_C + R_D} \approx 0.594 \quad (64)$$

For stability the current sense signal needs slope compensation. It is required to add at least half of the inductor current down slope to the current sense signal. The UCC28220 has internal slope compensation that is setup by resistor $R_{SLOPE}$.

$$R_{SLOPE} = 0.1 \text{ V} \times \frac{\left(1 - D_{MIN(LL)}\right)}{10 \text{ pF} \times \frac{\Delta I_L \times a \times R_{SENSE}}{2}} \quad (65)$$

The UCC28528 needed a current sense resistor ($PFCR_{SENSE}$) to monitor the input current. Calculating this resistor value is based on allocating a maximum allowable current sense voltage ($V_{SENSE}$).

$$PFCR_{SENSE} = \frac{V_{SENSE}}{P_{OUT} \times \sqrt{2}}$$

$$= \frac{V_{IN(min)} \times \eta}{2 \times \sqrt{2 \times V_{IN(min)} \times \eta}}$$

$$= \frac{V_{R(sense)}}{2 \times I_{AC}}$$

$$= \frac{1}{G_{ID} \left(2 \times \pi \times j \frac{f_S}{10}\right)} \times R_{MO} \quad (66)$$

$$R_{ZB} = H_{CA} \times H_{CNTRL}$$

$$, \text{resistor } R_{ZA} \text{ is set to force } T_{CA} \text{ to cross over at } (f_S/10). \quad (68)$$

Putting a zero at loop crossover adds an additional 45 degrees of phase at crossover to ensure control loop stability.

$$C_{ZB} = \frac{1}{2 \times \pi \times R_{ZB} \times \left(\frac{f_S}{10}\right)}, \text{capacitor } C_{ZB} \text{ is adjusted to put a zero at frequency crossover.} \quad (69)$$

$$C_{PB} = \frac{1}{2 \times \pi \times R_{ZB} \times \left(\frac{f_S}{2}\right)}, \text{capacitor } C_{PB} \text{ is used to attenuate high frequency noise.} \quad (70)$$

### 3.13 Voltage Loop ($T_{V(s)}$)

Compensating the voltage loop has two major constraints. First is attenuating the $2 \times f_{LINE}$ output capacitor voltage ripple, this is required to reduce input current harmonic distortion. Second is control loop stability. If either of these criteria is compromised PF and THD will be affected greatly.

$$T_{V(s)} = G_{VD(s)} \times G_{VA(s)} \quad (71)$$

$$V_{c2} = 5.5 \text{ V, maximum voltage amplifier (VA) output.} \quad (72)$$
Design Review

\[ G_{VD(s)} = \frac{\Delta V_{OUT}}{\Delta V_C} \times \frac{P_{OUT}}{s} \times V_{C2} \times s \times C_{OUT} \times V_{OUT} \], voltage control to output transfer function. (73)

\[ \text{gm} = 100 \text{ umho, trans-conductance voltage amplifier (VA) gain.} \] (74)

\[ H_1 = \frac{R_B}{R_B + R_A} = \frac{V_{REF}}{V_{OUT}} = 7.5 \text{ V} \] \( \frac{V_{OUT}}{V_{OUT}} \), this divider can also be used to set up the R_s and R_b voltage divider. (75)

\[ G_{VA(s)} = H_1 \times \text{gm} \times \frac{1}{s \times R_{ZA} \times C_{ZA} + 1} \]

\[ s \times R_{MO} \times (C_{ZA} + C_{PA}) \times \left( s \times \frac{C_{ZA} \times C_{PA}}{C_{ZA} - C_{PA}} \times R_{ZA} + 1 \right) \] (76)

To ensure that this loop would have low harmonic distortion the loop was designed to crossover (f_C) at 10 Hz.

\[ R_{ZA} = \frac{1}{G_{V} \times \frac{2 \times \pi \times j \times f_c}{H_1 \times \text{gm}}} \] (77)

\[ C_{ZA} = \frac{1}{2 \times \pi \times f_c \times R_{ZA}}, C_{ZA} \text{ is set at } f_c \text{ to give the voltage loop 45 degrees of added phase at crossover.} \] (78)

\[ C_{PA} = \frac{1}{2 \times \pi \times 2 \times f_{LINE} \times \left( \frac{V_C \times 0.015}{V_{RIPPLE}} \times \frac{1}{H_1 \times \text{gm}} \right) \}, \text{ is sized to attenuate the output ripple voltage.} \] (79)

After the critical parameters were calculated the power supply was constructed and evaluated. The final design of the 350-W two phase interleaved PFC is shown in the schematics of Figure 7 and Figure 8. This power supply also has a 2-W auxiliary power supply that is based on a discontinues current mode (DCM) flyback topology.
Figure 7. 350-W Interleaved PFC Boost Pre-Regulator Schematic
5 Design Performance

Figure 8. 2-W, Flyback and PFC/PWM Controller Schematic
The current loop $T_{C(s)}$ was measured with a network analyzer and did not exactly track the model presented above. The $T_{C(s)}$ gain moved with input voltage and appeared to have a double pole around 30 kHz. This is probably due to the excessive slope compensation that this topology requires. However, the current loop was stable and did not have to be adjusted. Note to measure the current loop or voltage loop requires a dc input voltage, otherwise the line current and voltage affects the loop measurements. A network analyzer with a low enough frequency range was not available to measure the voltage loop.

**Figure 9.**

**Figure 10.**

**Figure 11.**
5.1 Input Inductor Ripple Current Cancellation

Figure 12 shows the inductor ripple current cancellation at the peak of line with a minimum input of 85 V RMS. From this graph it can be observed that the input current (CH4) is 1/2 the individual inductor ripple currents of L1 (CH2) and L2 (CH3). The ratio of input ripple current to inductor ripple current agrees with graph in Figure 2. Note that the current ratio is 0.225 A/mV in the following graphs. 

![Figure 12.](image1)

![Figure 13.](image2)

![Figure 14.](image3)
5.2 Transient Response

The voltage loop of a PFC pre-regulator is generally below 10 Hz, which means the fastest the voltage loop can respond to a small transient is roughly 100 ms. In typical applications a PFC pre-regulator takes 5 to 10 times as long to recover from a transient response. However, a large signal comparator built into the UCC28528 control device allowed the design to recover from large signal transient responses in less than 200 ms.

Startup No Load and \( V_{IN} = 85 \) V

Line Transients at 350-W Load, \( V_{IN} \)
Stepped from 240 V to 120 V to 240 V

Line Dropout at Full Load

Figure 15.

Figure 17.

Figure 18.
Figure 19.

**CURRENT HARMONICS**

- $V_{IN} = 85$ V, $P_{OUT} = 350$ W

Figure 20.

**CURRENT HARMONICS**

- $V_{IN} = 265$ V, $P_{OUT} = 350$ W

Figure 21.

Figure 22.
Conclusion:

By interleaving boost pre-regulator stages enables the power supply designer to reduce boost inductor area product by 50% and reduce boost capacitance RMS current. This allows the designer to reduce the size of the PFC pre-regulator; as well as, use output filter capacitors with lower RMS ratings.

In high power applications interleaving PFC pre-regulators would be a good choice, where many boost FETs and boost diodes would be required for the design. In these applications the only added cost would be adding the additional control circuitry that is needed to accomplish interleaving.

Revision History

Changes from B Revision (February 2007) to C Revision

- Deleted incorrect image title. ........................................................................................................ 5

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products

| Audio       | www.ti.com/audio |
| Amplifiers  | amplifier.ti.com  |
| Data Converters | dataconverter.ti.com |
| DLP® Products | www.dlp.com |
| DSP         | dsp.ti.com        |
| Clocks and Timers | www.ti.com/clocks |
| Interface   | interface.ti.com  |
| Logic       | logic.ti.com      |
| Power Mgmt  | power.ti.com      |
| Microcontrollers | microcontroller.ti.com |
| RFID        | www.ti-rfid.com   |
| OMAP Applications Processors | www.ti.com/omap |
| Wireless Connectivity | www.ti.com/wirelessconnectivity |

Applications

| Automotive and Transportation | www.ti.com/automotive |
| Communications and Telecom    | www.ti.com/communications |
| Computers and Peripherals    | www.ti.com/computers |
| Consumer Electronics         | www.ti.com/consumer-apps |
| Energy and Lighting          | www.ti.com/energy |
| Industrial                  | www.ti.com/industrial |
| Medical                     | www.ti.com/medical |
| Security                    | www.ti.com/security |
| Space, Avionics and Defense  | www.ti.com/space-avionics-defense |
| Video and Imaging            | www.ti.com/video |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated