ABSTRACT

Some applications require a high current negative output voltage to be generated from a positive input voltage. Applications often requiring a negative output voltage are medical ultrasound scanners, semiconductor test equipment, RADAR, oscilloscopes (DSO) and massive MIMO (active antenna systems). This application report presents a solution for creating an inverting power supply using a synchronous buck converter. The purpose of this application report is to discuss how to create a negative power supply using a switching regulator (buck).

The solution schematic is given along with component selection criteria and equations, so that designers can appropriately scale the solution to their own requirements. The document also includes a sample design implementation along with captured waveforms.

Contents

1 Description of Application ................................................................. 3
2 Design Restrictions ........................................................................... 3
3 Solution and Part Used ...................................................................... 3
4 Design Restrictions ........................................................................... 5
5 Design Procedures ............................................................................ 5
5.1 Output Voltage ............................................................................... 5
5.2 Input Voltage Range ...................................................................... 6
5.3 Duty Cycle ...................................................................................... 6
5.4 Output Current ............................................................................... 6
5.5 Operating Frequency ..................................................................... 6
5.6 Inductor ......................................................................................... 6
5.7 Output Capacitor ............................................................................ 7
5.8 Power Dissipation in Package .......................................................... 7
5.9 Input Capacitors ............................................................................. 7
5.10 Bypass Capacitor .......................................................................... 8
5.11 Slow-Start Time ............................................................................ 8
5.12 Frequency Set Resistor .................................................................. 8
5.13 Frequency Response of the Inverting Regulator .............................. 8
5.14 Synchronizing to an External Clock ............................................... 9
6 Evaluation Results ........................................................................... 10
7 References ......................................................................................... 13

List of Figures

1 Buck Topology ................................................................................. 3
2 Inverting Buck-Boost Topology .......................................................... 4
3 Inverting Power Supply Schematic ..................................................... 5
4 Efficiency Curve .............................................................................. 10
5 Load Regulation ............................................................................... 10
6 Power Loss vs Load Current ............................................................. 11
7 Bode Plot (BW = 3.2 kHz, PM = 59.4°) (V_{IN} = 5 V, V_{OUT} = –5 V, I_{OUT} = 2 A) ...................................................... 11
Creating an Inverting Power Supply Using a Synchronous Step-Down Regulator

List of Tables

1 Electrical Characteristics for the Inverting Power Supply .............................................................. 3
2 Inverting Power Supply Requirements .......................................................................................... 5
3 Electrical Characteristics for the Inverting Power Supply .............................................................. 5

Trademarks

SWIFT is a trademark of Texas Instruments.
1 Description of Application

This application report discusses creating an inverting power supply using a synchronous step-down regulator. The design generates a negative voltage from a positive input voltage. Applications that often require an inverted output voltage from a positive input voltage are those with amplifiers and data converters.

Using a synchronous topology has certain advantages over a nonsynchronous topology like higher efficiency at low voltages. The synchronous topology stays in continuous conduction mode (CCM) even at very low currents as opposed to a nonsynchronous topology which runs into discontinuous conduction mode (DCM) when the current through the inductor is reduced to zero. The disadvantages of nonsynchronous topology in DCM are that it has a slow transient response, it needs slower compensation for the DCM shift, and it has additional component on the EVM board. These disadvantages can be eliminated by using a synchronous topology.

2 Design Restrictions

The design restrictions for the application are listed in Table 1. To power up the board, the input voltage needs to be higher than the minimum required voltage for the device. The maximum allowable output voltage is limited by the maximum Vdev (voltage across the device, between the VIN pin and GND pin on the IC) minus the maximum input voltage. Because the MOSFETs are internal to the IC, the maximum load current cannot be more than the maximum current through the internal switches.

<table>
<thead>
<tr>
<th>INVERTING POWER SUPPLY RESTRICTIONS</th>
<th>SYNCHRONOUS DEVICE USED</th>
<th>TPS54620</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vin (min)</td>
<td>&gt; Vdev (min)</td>
<td>(4.5 V)</td>
</tr>
<tr>
<td>Vin (max) + Vout</td>
<td>&lt; Vdev (max)</td>
<td>(17 V)</td>
</tr>
<tr>
<td>Iout (max)</td>
<td>&lt; Iswitch (max)</td>
<td>(7 A)</td>
</tr>
</tbody>
</table>

3 Solution and Part Used

To convert a synchronous buck regulator (as shown in Figure 1) into a buck boost topology (as shown in Figure 2), the inductor and output capacitor are connected just like in a buck converter, but the ground and output voltage test points are reversed in order to achieve a negative output voltage.

Figure 1. Buck Topology
The sample design to create a synchronous inverting power supply is presented in the next section using the TPS54620, which is a 4.5-V to 17-V input, 6-A synchronous step-down SWIFT™ converter. The sample device is used to illustrate the concept, but any buck regulator can be configured this way provided it matches the requirements previously listed.

The electrical requirements of the sample design are listed in Table 2.

Figure 2. Inverting Buck-Boost Topology
### Table 2. Inverting Power Supply Requirements

<table>
<thead>
<tr>
<th>VARIABLE</th>
<th>DESCRIPTION</th>
<th>RANGE / VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vin</td>
<td>Input Voltage</td>
<td>5 V nominal 4.5 V to 5.5 V</td>
</tr>
<tr>
<td>Vout</td>
<td>Output Voltage</td>
<td>−5 V</td>
</tr>
<tr>
<td>Vout</td>
<td>Output Voltage Ripple</td>
<td>&lt; 0.5%</td>
</tr>
<tr>
<td>Iout</td>
<td>Output Current</td>
<td>2 A</td>
</tr>
<tr>
<td>fsw</td>
<td>Switching Frequency</td>
<td>300 kHz</td>
</tr>
</tbody>
</table>

### 4 Design Restrictions

The design restrictions for the application are listed in Table 3. To power up the board, the input voltage needs to be higher than the minimum required voltage for the device. The maximum allowable output voltage is limited by the maximum Vdev (voltage across the device, between the VIN pin and GND pin on the IC) minus the maximum input voltage. Because the MOSFETs are internal to the IC, the maximum load current cannot be more than the maximum current through the internal switches.

### Table 3. Electrical Characteristics for the Inverting Power Supply

<table>
<thead>
<tr>
<th>Inverting Power Supply Restrictions</th>
<th>Synchronous Device Used</th>
<th>TPS54620</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vin (min)</td>
<td>&gt; Vdev (min)</td>
<td>(4.5 V)</td>
</tr>
<tr>
<td>Vin (max) + Vout</td>
<td>&lt; Vdev (max)</td>
<td>(17 V)</td>
</tr>
<tr>
<td>Iout (max)</td>
<td>&lt; Iswitch (max)</td>
<td>(7 A)</td>
</tr>
</tbody>
</table>

### 5 Design Procedures

This section enlists the procedure to design an inverting power supply using the TPS54620 (synchronous step-down SWIFT™ converter). The schematic for the design is presented in Figure 3.

**Figure 3. Inverting Power Supply Schematic**

#### 5.1 Output Voltage

The difference in the maximum input voltage, Vin (max), and the output voltage, V\text{O}, must not exceed the maximum operating device voltage of the regulator. For the TPS54620, the maximum operating device voltage, Vdev (max), is 17 V.

\[
Vin (\text{max}) \geq Vdev (\text{max}) + Vout
\]

\[
R4 = R5 \times \left( \frac{Vout}{Vref} \right)
\]
Because Vout for the sample design is –5 V and using Equation 1, the maximum input voltage for the power supply can be as high as 12 V, easily supporting the 5.5-V maximum input requirement in Table 2. Use Equation 2 to determine R4 for the desired output voltage, set R5 equal to 10 kΩ and Vref to 0.8 V for the TPS54620. R4 equals 52.5 kΩ (52.3-kΩ standard value).

5.2 Input Voltage Range

The operating input voltage, Vin (min) of the power supply must be greater than the minimum device voltage, Vdev (min). For TPS54620, the Vdev (min) is 4.5 V. The minimum input voltage requirement for the power supply is 4.5 V, thus, satisfying Equation 3.

\[ \text{Vin (min)} \geq \text{Vdev (min)} \]  

5.3 Duty Cycle

The ideal duty cycle for the inverting power supply is shown in Equation 4, neglecting the losses of the power switch and inductor. The output voltage, Vout, is negative and the input voltage, Vin, is positive, yielding a positive result for Equation 4.

\[ D = \frac{-Vout}{Vin - Vout} \]  

The maximum duty cycle, Dmax, is calculated by using the minimum input voltage, Vin (min), as substituted for input voltage, Vin in Equation 4. Assuming 4.5 V for Vin (min) and a Vout of –5 V, the maximum duty cycle, Dmax, is 0.53. Similarly, Dmin is evaluated by using maximum input voltage, Vin (max), and is calculated to be 0.48.

5.4 Output Current

To estimate whether the selected switching regulator is capable of delivering the output current, use Equation 5. The user must know the device’s (TPS54620) minimum current limit, Icl (min) (7 A), maximum duty cycle, Dmax, and estimate the inductor ripple current value, ILripple. Using Equation 5, the maximum allowable output current for the design is 3.13 A, which is higher than the needed 2 A.

\[ \text{Iout (max)} \leq \left( \text{Icl(min)} - \frac{\text{ILripple}}{2} \right) \times (1 - \text{Dmax}) \]  

5.5 Operating Frequency

The first step is to decide on a switching frequency for the regulator because of the tradeoff between higher and lower switching frequencies. Higher switching frequencies may produce a smaller solution size using lower valued inductors and smaller output capacitors, compared to a power supply than switches at a lower frequency. However, higher switching frequency causes extra switching losses, which hurt the converter’s efficiency and thermal performance.

In this design, a moderate switching frequency of 300 kHz is selected to achieve both a small solution size and a high-efficiency operation.

5.6 Inductor

To determine the inductor value, calculate the average inductor current, ILavg, at the maximum output current and minimum input voltage using Equation 6. Assuming maximum output current, Iout as 2 A and using maximum duty cycle Dmax, ILavg is 4.22 A.

The inductor value is calculated, Equation 7, using a ripple current that is 25% of the average inductor current. Using the Dmin to calculate the minimum inductance value gives the largest inductance. Assuming Vin (max) of 5.5 V, Iout of 2 A, and a fsw of 300 kHz, the Lo is calculated as 8.22 μH. The nearest standard inductor of 10 μH is used for the inductor. The inductor saturation current must be greater than the 4.62 A of peak current calculated in Equation 8. The inductor rms current must be greater than 4.01 A calculated in Equation 9.
\[ I_{\text{avg}} = \frac{l_{\text{out}}}{1 - D_{\text{max}}} \]  
\[ L_0 = \frac{V_{\text{in(max)}} \times D_{\text{min}}}{(f_{\text{sw}} \times I_{\text{avg}} \times 0.25)} \]  
\[ I_{\text{peak}} = \frac{l_{\text{out}}}{1 - D_{\text{max}}} + \frac{V_{\text{in(min)}} \times D_{\text{max}}}{2 \times f_{\text{sw}} \times L_0} \]  
\[ I_{\text{rms}} = \sqrt{\left(\frac{l_{\text{out}}}{1 - D}\right)^2 + \frac{1}{12} \times \left(\frac{V_{\text{in}} \times D}{f_{\text{sw}} \times L_0}\right)^2} \]  

5.7 Output Capacitor

The output capacitor must supply the current when the high-side switch is on. Use the minimum input voltage to calculate the output capacitance needed. This is when the duty cycle and the peak-to-peak current in the output capacitor are the maximum. Using the 0.5% voltage ripple specification, \( V_{\text{out}} \), and Equation 10, \( C_{\text{o}} \) (min) is 140 \( \mu \text{F} \). Assuming the 0.5% voltage ripple and maximum duty cycle, the \( R_c \), equivalent series resistance must be less than 5.41 m\( \Omega \), using Equation 11. The rms current for the output capacitor is 2.11 A using Equation 12. Three 47 \( \mu \text{F}, 10 \text{ V X7R} \) in parallel are used for the output capacitor because of the low ESR and size. The output capacitor is derated by 15% because of the dc voltage.

\[ C_{\text{o}} \text{ (min)} \geq \frac{l_{\text{out(max)}} \times D_{\text{max}}}{f_{\text{sw}} \times \Delta V_{\text{out}}} \]  
\[ R_c \leq \frac{\Delta V_{\text{out}}}{l_{\text{out}}} + \frac{V_{\text{in(min)}} \times D_{\text{max}}}{2 \times f_{\text{sw}} \times L_0} \]  
\[ I_{\text{corms}} = l_{\text{out (max)}} \times \sqrt{\frac{D_{\text{max}}}{1 - D_{\text{max}}}} \]

5.8 Power Dissipation in Package

The power dissipation in the package is dominated by the conduction losses and switching losses of the power switch and must not exceed the limitations of the package. The conduction and switching losses are calculated using Equation 13. The conduction losses are a function of the duty cycle, \( D \), inductor rms current, \( I_{\text{rms}} \), and on resistance, \( R_{\text{hs}} \) and \( R_{\text{ls}} \). The switching losses are a function of the turnon, \( t_r \), and turnoff, \( t_f \), times, switching frequency, output current, and input and output voltage. \( P_{\text{device}} \) is 0.6613 W assuming a \( t_r \) and \( t_f \) of 25 ns.

\[ P_{\text{device}} = D \times I_{\text{rms}}^2 \times R_{\text{hs}} + (1 - D) \times I_{\text{rms}}^2 \times R_{\text{ls}} + \frac{1}{2} \times (V_{\text{in}} - V_{\text{out}}) \times \left(\frac{l_{\text{out}}}{1 - D}\right) \times (t_r + t_f) \times f_{\text{sw}} \]  

5.9 Input Capacitors

The input capacitors between the PVIN pins and system ground are used to limit the voltage ripple of the input supply.

\[ \text{Equation 14 to Equation 17 are used to estimate the capacitance, maximum ESR, and current rating for the input capacitor, } C_i. \text{ Using Equation 14, the estimated average input current is 2.22 A. Using Equation 15 and Equation 16, the minimum required input capacitance is 165 } \mu \text{F and the maximum ESR is } 20 \text{ m}\Omega. \text{ Using Equation 17, the input capacitor needs at least 2.32-A current rating. Three 68 } \mu \text{F, 10 V X7R in parallel are used for the output capacitor because of the low ESR and size.} \]

\[ \text{lin (avg)} = \frac{l_{\text{out}} \times D_{\text{max}}}{(1 - D_{\text{max}})} \]  
\[ C_i = \frac{\text{lin(avg)}}{f_{\text{sw}} \times 0.01 \times V_{\text{in(min)}}} \]
5.10 Bypass Capacitor

The TPS54620 needs a tightly coupled, ceramic bypass capacitor, connected to the VIN and GND pins of the device. Because the device GND is the power supply output voltage, the voltage rating of the capacitor must be greater than the difference in the maximum input and output voltage of the power supply.

A minimum of 4.7 µF from the VIN pin to GND is recommended for the TPS54620, Cbp is chosen as 15 µF. Another 0.1-µF capacitor has been added as a bypass capacitor to clear high-frequency noise. This capacitor creates an AC path from the input voltage to the output voltage. As a result, transients on the input voltage rail can potentially also appear on the output voltage. For example, when the input voltage ramps up. To minimize this effect, Cbp should be kept relatively small, near the minimum recommended capacitance.

5.11 Slow-Start Time

Placing a small ceramic capacitor on the SS/TR to the chip GND (that is, system Vout) adjusts the slow-start time on the TPS54620. The slow-start capacitor is calculated using Equation 18. The equation assumes a 2.3-μA pullup sourcing current and 10% to 90% measurement for time Tss. Using Equation 18,Css is evaluated as 10 pF.

\[
\text{Css} = \frac{\text{tss} \times 2.3 \times 10^{-6}}{0.8} \quad (18)
\]

5.12 Frequency Set Resistor

The switching frequency is set with a resistor, RT, from the RT/CLK pin to the GND of the TPS54620 device. Using Equation 19, the frequency set resistor is 161 kΩ (162-kΩ standard value).

\[
RT(\text{kΩ}) = \frac{48000}{f_{sw}(\text{kHz})^{0.997}} - 2 \quad (19)
\]

5.13 Frequency Response of the Inverting Regulator

Using a buck regulator as an inverting buck-boost regulator changes the feedback loop characteristic. So, a different design method is needed. The inverting power supply transfer function has two zeroes and a pole. Equation 20 is a simplified transfer function of an inverting power supply. The ESR zero, \(f_{z1}\), is the same as in a buck regulator, Equation 21, and is a function of the output capacitor and its ESR. The other zero is a right half plane zero, \(f_{z2}\). The frequency response of the \(f_{z2}\) results in an increasing gain and a decreasing phase. The \(f_{z2}\) frequency is a function of the duty cycle, output current, and the inductor. Equation 22 calculates the minimum frequency of the \(f_{z2}\) which is used to determine the crossover frequency. The dominant pole, \(f_{p1}\), is a function of the load current, output capacitor, and duty cycle, see Equation 23. Kbb is the dc gain and is used to calculate the frequency compensation components. The \(g_{mps}\) variable is the transconductance of the power stage, which is 16 A/V for the TPS54620.

The \(f_{z1}\) is estimated to be 265 kHz. The output capacitor is derated by 15% because of the dc voltage, and the ESR is assumed to be . The \(f_{z2}\) is estimated to be 16.93 kHz. Assuming resistance of the inductor, \(R_{dc}\) is 19 mΩ. The \(f_{p1}\) is estimated to be 796 Hz assuming a nominal duty cycle. Kbb is calculated as 13.33 V/V using Equation 24, assuming nominal input voltage and \(g_{mps}\) as 16 A/V.
The crossover of the power supply should be set between the \( f_{p1} \) and 1/3 of \( f_{z2} \) frequencies. It is recommended to start with the crossover frequency, \( f_{co} \), given by Equation 25. The \( f_{co} \) is estimated to be 3.67 kHz.

\[ f_{co} = \left( f_{p1} \times f_{z2} \right)^{0.5} \]  

The compensation resistor, \( R_{comp} \), needed to set the compensation gain at the \( f_{co} \) frequency is calculated using Equation 26. The \( V_{ref} \) is 0.8 V and \( g_{mea} \) is 1300 \( \mu \)A/V for the TPS54620.

\[ R_{comp} = \left( \frac{f_{co}}{K_{bb} \times f_{p1}} \right) \times \frac{-V_{out}}{\left( V_{in} + 2 \times (-V_{out}) \right) \times g_{mps}} \]  

(26)

The compensation zero is set to 1/2 of the dominant pole, \( f_{p1} \). To calculate the compensation zero capacitor, \( C_{zero} \), use Equation 27. Equation 27 gives 0.26 \( \mu \)F; use the next larger standard value which is 0.22 \( \mu \)F. The compensation pole is set to equal the RHP zero, \( f_{z2} \). Use Equation 28, to calculate the frequency compensation pole, \( C_{pole} \), which gives 6.10 nF. The next standard value is 5.6 nF.

\[ C_{zero} = \frac{1}{\left( \frac{f_{p1}}{2} \right) \times 2\pi \times R_{comp}} \]  

(27)

\[ C_{pole} = \frac{1}{f_{z2} \times 2\pi \times R_{comp}} \]  

(28)

5.14 Synchronizing to an External Clock

The TPS54620 has a CLK pin that can be used to synchronize the power supply switching frequency to an external system clock. A level shift circuit needs to be used to translate a system ground reference clock signal to the device’s ground.
6 Evaluation Results

Figure 4 to Figure 10 show the experimental test results of the Figure 1 design.

Figure 4. Efficiency Curve

Figure 5. Load Regulation
Figure 6. Power Loss vs Load Current

Figure 7. Bode Plot
(BW = 3.2 kHz, PM = 59.4°) (Vin = 5 V, Vout = -5 V, Iout = 2 A)
Figure 8. Bode Plot
(BW = 4.9 kHz, PM = 72.5°) (V_{IN} = 5 \text{ V}, V_{OUT} = -5 \text{ V}, I_{OUT} = 0 \text{ A})

Figure 9. Switch Node
(V_{IN} = 5 \text{ V}, V_{OUT} = -5 \text{ V}, I_{OUT} = 0 \text{ A})
7 References

2. Using the TPS5430 as an Inverting Buck-Boost Converter application report (SLVA257)
3. Create an Inverting Power Supply From a Step-Down Regulator application report (SLVA317)

Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

<table>
<thead>
<tr>
<th>Changes from A Revision (June 2012) to B Revision</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Added second sentence to Abstract</td>
<td>1</td>
</tr>
<tr>
<td>Changed third sentence of Section 1</td>
<td>3</td>
</tr>
<tr>
<td>Changed polarity of capacitor in Figure 2</td>
<td>4</td>
</tr>
<tr>
<td>Added content to last paragraph in Section 5.10</td>
<td>8</td>
</tr>
<tr>
<td>Changed first sentence of Section 5.13</td>
<td>8</td>
</tr>
<tr>
<td>Changed &quot;ESR is assumed to be 5&quot; to &quot;ESR is assumed to be 5 mΩ&quot;</td>
<td>8</td>
</tr>
<tr>
<td>Changed &quot;Rdc is 19 m&quot; to &quot;Rdc is 19 mΩ&quot;</td>
<td>8</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT. AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include: without limitation, TI's standard terms for semiconductor products http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated