**ABSTRACT**

Two key concerns for any electrical system are power dissipation and proper voltage regulation. However, inherent and parasitic resistances create challenges for both. This application report discusses the fundamentals of load switch On-resistance and how to select a load switch with the right On-resistance depending on the system requirements.

**Contents**

1 Load Switches Overview ................................................................. 2
2 Components of On-Resistance in Load Switches .............................. 2
   2.1 Resistance from the Silicon Process (R_{silicon}) ......................... 2
   2.2 Bond Wire Resistance (R_{wire}) .............................................. 3
   2.3 Lead Frame Resistance (R_{lead}) ............................................ 4
3 Factors that Affect On-Resistance .................................................. 4
   3.1 Effects of Load Current on On-Resistance ............................... 4
   3.2 Effect of Temperature on On-Resistance .................................. 5
   3.3 Effect of Temperature on Thermal Lattice Scattering .................. 5
   3.4 Effects of Supply Voltage on On-Resistance ............................ 7
4 On-Resistance Applications Examples ........................................... 8
5 Conclusion ....................................................................................... 8

**List of Figures**

1 Typical Load Switch Application ..................................................... 2
2 Illustration of a QFN Package .......................................................... 3
3 Lattice of Silicon Doped with Phosphorus ....................................... 6
4 Block Diagram of Load Switch without VBIAS Pin .............................. 7
5 Block Diagram of Load Switch with VBIAS Pin ................................... 7
Load Switches Overview

1 Load Switches Overview

A load switch is used to connect and disconnect power from a series load. This enables better power saving, power sequencing, and safer operation; however, the series load switch inherently adds some On-resistance to the power path. Figure 1 shows the schematic of a basic load switch. Additional information about the operation of load switches can be found in the Basics of Load Switches application report.

![Figure 1. Typical Load Switch Application](image)

In an ideal world, the load switch must have no impedance when the device is on. In reality, there are numerous components in a load switch that inherently have some electrical resistance which prevent the device from performing with no impedance. The combined effect of all the resistive components is referred to as On-resistance ($R_{ON}$) and is one of the most important parameters when selecting a load switch.

Adding too much resistance to a power path can lead to high power loss and large voltage drops. Too much power dissipation in a load switch can lead to reduced battery life and cause overheating issues. If the voltage drop across the load switch is too large, the load switch may not stay within the specified tolerance, causing faulty or unreliable operation. Using a load switch with low On-resistance counters these effects; however, selecting a device with an On-resistance that is too low causes an unnecessary increase in cost and size.

On-resistance is defined as the total measured resistance from the VIN to VOUT pins of the load switch. As load current ($I_{LOAD}$) passes through the device, this resistance causes a voltage drop in the power path. The relationship between $R_{ON}$ and the voltage drop ($V_{IN} - V_{OUT}$) is shown in Equation 1:

$$V_{IN} - V_{OUT} = R_{ON} \times I_{LOAD}$$

On-resistance also affects the power loss ($P_{D}$) in the load switch as shown in Equation 2:

$$P_{D} = I_{LOAD}^2 \times R_{ON}$$

As power is dissipated through the load switch, the device junction temperature increases and can affect the performance and lifetime of the device. Equation 3 describes the total power ($P_{D,MAX}$) that can be dissipated in a load switch based upon the maximum operating Junction Temperature ($T_{J,MAX}$), the Ambient Air Temperature ($T_{A}$), and the Thermal Resistance from the junction to the ambient air ($\Theta_{JA}$).

$$P_{D,MAX} = \frac{T_{J,MAX} - T_{A}}{\Theta_{JA}}$$

2 Components of On-Resistance in Load Switches

$R_{ON}$ can be summarized into the resistances of the silicon process and the packaging resistances as shown in Equation 4:

$$R_{ON} = R_{silicon} + R_{wire} + R_{lead}$$

Where:

- $R_{silicon}$ = Inherent resistance from silicon process
- $R_{wire}$ = Bond wire resistance
- $R_{lead}$ = Resistance of the lead frame

2.1 Resistance from the Silicon Process ($R_{silicon}$)

The integrated circuit can be generalized as silicon, metal, and dielectric stacked layer on layer to create signal paths for electrical signals to connect the components of the device.
The metal traces connecting the VIN terminal, to the FET, then the VOUT terminal introduces resistance to the device. The design of the device plays a key role in minimizing the On-resistance added by the metal layers. The longer the traces on the metal layer are; the more resistance is added to the device.

The resistance from the FET component is often separated from the total $R_{\text{silicon}}$ into a parameter called $R_{\text{DS,ON}}$. Typically, this is the largest source of resistance in a load switch and is discussed in greater detail in Section 3.

### 2.2 Bond Wire Resistance ($R_{\text{wire}}$)

The silicon die is electrically connected to the lead frame of the package, typically using either copper or gold bond wires. The bond wires are ball-bonded to the lead frame and die using a combination of heat and pressure to create a solid connection. Figure 2 is an cutout of a QFN package and a visualization showing how each component of the packaging adds additional resistance across the load switch.

![Figure 2. Illustration of a QFN Package](image)

The resistance introduced by the bond wires can be summarized as shown in Equation 5:

$$ R = \frac{\rho L}{A} $$

Where:
- $R$ = Resistance of the wire
- $\rho$ = Resistivity of material
- $L$ = Length of the wire
- $A$ = Cross sectional area of the wire

As modern load switches are getting smaller, bond wires also become shorter and thinner. Although having shorter bond wires leads to a lower resistance of the wire, the decreasing cross sectional area of the wire counteracts this. TI emerging package technologies such as the HotRod QFN package seek to completely eliminate wire bonds by attaching the silicon die directly to the lead frame, for a lower total On-resistance.
2.3 Lead Frame Resistance ($R_{lead}$)

Referring back to Figure 2, the bond wires are connected from the die to the lead frame. The lead frame is made of the metal pins that are molded into packaging and is used to physically and electrically connect the device to the PCB. The lead frame is made of metal, and as such introduces some resistance into the device.

Although the bond wire and lead frame resistances are relatively small compared to the silicon resistance, the combined effect can become significant in low voltage applications and affect the system level performance.

3 Factors that Affect On-Resistance

3.1 Effects of Load Current on On-Resistance

A common question asked is whether there is any relationship between On-resistance and the load current through the load switch. While many parameters affect On-resistance, such as temperature, size of the MOSFET, and supply voltage; current does not directly impact On-resistance.

As stated before, the majority of On-resistance originates from the $R_{DS,ON}$ of the MOSFET. To understand the load current vs On-resistance relationship, $R_{DS,ON}$ must be further examined. The resistance of an N-channel FET can be calculated as shown in Equation 6:

$$ R_{DS} = \frac{V_{DS}}{I_{DS}} $$

(6)

The linear model simulates the drain current ($I_{DS}$) of a N-channel FET in the linear region when the drain-source voltage ($V_{DS}$) is much smaller than the gate-source voltage minus the threshold voltage ($V_{GS} - V_T$).

This model is shown in Equation 7:

$$ I_{DS} = \mu_n \times C_{OX} \times \frac{W}{L} \left[ (V_{GS} - V_T) V_{DS} \right] \text{ for } V_{DS} \ll (V_{GS} - V_T) $$

(7)

Where:

- $\mu_n$ = Electron Mobility
- $C_{OX}$ = Oxide Capacitance
- $W$ = Width of Gate
- $L$ = Length of Gate
- $V_{GS}$ = Gate-source voltage
- $V_T$ = Threshold voltage of MOSFET
- $V_{DS}$ = Drain-source voltage

Plugging Equation 7 into Equation 6, the equation results in Equation 8:

$$ R_{DS} = \frac{V_{DS}}{\mu_n \times C_{OX} \times \frac{W}{L} (V_{GS} - V_T) V_{DS}} \rightarrow \frac{1}{\mu_n \times C_{OX} \times \frac{W}{L} (V_{GS} - V_T)} $$

(8)

When the gate voltage is less than the threshold voltage, there is no drain current. Once the gate voltage is greater than the threshold voltage, the current increases linearly gate voltage. It is because of this behavior that a MOSFET in the linear region can be described as a voltage controlled resistor. So while $R_{DS,ON}$ is influenced by many parameters, current does not directly affect $R_{DS,ON}$. Load current can indirectly affect $R_{DS,ON}$ in cases of high power dissipation. The high power dissipated raises the junction temperature of the device, affecting its performance.
3.2 **Effect of Temperature on On-Resistance**

As stated before, a load switch has some inherent resistance, which causes power to be dissipated when there is a load current.

The power is dissipated as heat energy from the silicon die to the packaging, printed circuit board, and the air. The heat energy raises the temperature of the silicon die (junction temperature) changing the performance of the device. The power dissipated due to $R_{\text{ON}}$ can be calculated using Equation 2, restated below:

$$ P_D = I_{\text{LOAD}}^2 \times R_{\text{ON}} $$

(9)

For more information on the thermal considerations when designing a system, see the application report, Load Switch Thermal Considerations.

Looking back at Equation 8, On-resistance is affected by the electron mobility ($\mu_n$). As the electron mobility increases, the $R_{\text{DS,ON}}$ decreases. The model known as Matthiessen’s Rule expresses electron mobility in terms of thermal lattice scattering and ionized impurity scattering. See Equation 10:

$$ \frac{1}{\mu_n} \propto \frac{1}{\mu_{\text{ph}}} + \frac{1}{\mu_{\text{ion}}} $$

(10)

Where:

- $\mu_n$ = Electron mobility
- $\mu_{\text{ph}}$ = Mobility due to thermal lattice scattering
- $\mu_{\text{ion}}$ = Mobility due to ionized impurity scattering

At temperatures above 200K (about –73°C), mobility from thermal lattice scattering dominates that of ionized impurity scattering. Because most semiconductor processes are rated for operation in –40°C minimum environments, thermal lattice scattering is the main contributor to electron mobility in load switches.

3.3 **Effect of Temperature on Thermal Lattice Scattering**

In an extrinsic semiconductor, the semiconductor is doped to add either more negatively or positively charged particles to the lattice to increase the electron or hole concentrations, respectively. If a semiconductor was doped with an element with more valence electrons than silicon, for example phosphorus, there is a free electron that moves around the silicon lattice and carry current. This is called doping with donors. Doping silicon with a donor is what creates an n-type region. If the semiconductor was doped with an element with fewer valence electrons, that would introduce a hole into the lattice. This is introducing an acceptor into the lattice and is the basis of the p-type region of the semiconductor.
As the junction temperature increases, thermal vibrations (phonons) of the lattice of the silicon increase (Imagine the Silicon and Phosphorus particles in Figure 3 rapidly moving back and forth). This increases the possibility that the electrons trying to pass through the lattice collides with the silicon lattice and scatter, lowering the mean time between scattering ($\tau$). As the mean time between scattering decreases, the mobility also decreases as shown in Equation 11:

$$\mu = \frac{q}{m} \times \tau$$

(11)

Where:
- $\mu$ = Mobility of the electrons
- $q$ = Charge of an electron
- $m$ = Effective mass of an electron
- $\tau$ = Mean time between scatterings

As a whole, it can be seen that an increase in temperature decreases the mean time between scattering, leading to a lower mobility, and a higher On-resistance.

Figure 3. Lattice of Silicon Doped with Phosphorus
3.4 Effects of Supply Voltage on On-Resistance

In some load switches, the device is powered using the main input voltage. This can be seen in the TPS22918 device. In this situation, $R_{\text{on}}$ does not stay constant across the whole $\text{VIN}$ range. If the system requires the On-resistance to stay constant across all supply voltages, this can be accomplished through a second higher voltage power supply (VBIAS).

MOSFETs do not instantly switch from OFF to ON. There is a threshold voltage that must be reached by the gate voltage before the resistance of the MOSFET is lowered enough for significant current to pass through. When $V_{\text{GS}} > V_{T}$ and $V_{\text{DS}} < V_{\text{GS}} - V_{T}$, this is called the linear region. When $V_{\text{DS}} > V_{\text{GS}} - V_{T}$, the device reaches saturation. To keep the device in the linear region, the gate voltage is kept at a high enough voltage so that $V_{\text{DS}}$ is always much less than $V_{\text{GS}} - V_{T}$. The secondary bias supply provides all the necessary power to run the internal functions of the device. See Figure 4 and Figure 5.

![Figure 4. Block Diagram of Load Switch without VBIAS Pin](image1)

![Figure 5. Block Diagram of Load Switch with VBIAS Pin](image2)
The VBIAS pin powers the charge pump which provides a constant and high $V_{gs}$ so that the device is always in the linear region.

4 On-Resistance Applications Examples

There are certain key tradeoffs when choosing a load switch. The system requirements must be carefully defined in terms of voltage drop and power dissipation to balance the system cost and performance. While having a low $R_{on}$ is always beneficial, there are cases where having a low $R_{on}$ is more critical. For example, low voltage applications can tolerate less of a voltage drop so they need a lower On-resistance. If the voltage drop is too high, this could cause a system to reset.

For example, if the system requires a 5 V, 2 A power rail, and can tolerate 2% voltage difference, the maximum On-resistance the load switch can have is shown in Equation 12:

$$R_{on,\text{max}} = \frac{\Delta V_{\text{max}}}{I_{\text{Load}}} = \frac{.1 V}{2 A} = 50 \text{ m}\Omega$$

Whereas if the system requires a 1 V, 2 A power rail, the maximum On-resistance the load switch can have is shown in Equation 13:

$$R_{on,\text{max}} = \frac{\Delta V_{\text{max}}}{I_{\text{Load}}} = \frac{.02 V}{2 A} = 10 \text{ m}\Omega$$

When considering current, having a low On-resistance is more important when there is a large load current. If the system requires a 5 V, 6 A power rail and can tolerate 2% voltage difference, the maximum On-resistance that the load switch can have is shown in Equation 14:

$$R_{on,\text{max}} = \frac{\Delta V_{\text{max}}}{I_{\text{Load}}} = \frac{.1 V}{6 A} = 16 \text{ m}\Omega$$

Power dissipation also determines what On-resistance the system is allowed. Say in the first 5 V, 2 A example, the maximum allowed power dissipated needs to be limited to 100 mW. The maximum $R_{on}$ constrained by power dissipation and the load current can be estimated by using Equation 15:

$$P_{d,\text{MAX}} = I_{\text{LOAD}}^2 \times R_{on} \rightarrow 100 \text{ mW} = 4 A \times R_{on} \rightarrow R_{on} = 25 \Omega$$

In this case, the maximum On-resistance allowed is constrained by power dissipation, so the required On-resistance must be even lower.

5 Conclusion

On-resistance is influenced by various parameters such as temperature and supply voltage. By understanding what causes On-resistance of a load switch, the device can be selected into a system more effectively. Texas Instruments strives to always provide the highest level system optimization by offering a wide selection of load switches with different On-resistances. To view the TI load switch portfolio, visit ti.com/loadswitches.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products

<table>
<thead>
<tr>
<th>Audio</th>
<th><a href="http://www.ti.com/audio">www.ti.com/audio</a></th>
<th>Automotive and Transportation</th>
<th><a href="http://www.ti.com/automotive">www.ti.com/automotive</a></th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>amplifier.ti.com</td>
<td>Communications and Telecom</td>
<td><a href="http://www.ti.com/communications">www.ti.com/communications</a></td>
</tr>
<tr>
<td>DSP</td>
<td>dsp.ti.com</td>
<td>Energy and Lighting</td>
<td><a href="http://www.ti.com/energy">www.ti.com/energy</a></td>
</tr>
<tr>
<td>Interface</td>
<td>interface.ti.com</td>
<td>Medical</td>
<td><a href="http://www.ti.com/medical">www.ti.com/medical</a></td>
</tr>
<tr>
<td>Logic</td>
<td>logic.ti.com</td>
<td>Security</td>
<td><a href="http://www.ti.com/security">www.ti.com/security</a></td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>power.ti.com</td>
<td>Space, Avionics and Defense</td>
<td><a href="http://www.ti.com/space-avionics-defense">www.ti.com/space-avionics-defense</a></td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>microcontroller.ti.com</td>
<td>Video and Imaging</td>
<td><a href="http://www.ti.com/video">www.ti.com/video</a></td>
</tr>
<tr>
<td>RFID</td>
<td><a href="http://www.ti-rfid.com">www.ti-rfid.com</a></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OMAP Applications Processors</td>
<td><a href="http://www.ti.com/omap">www.ti.com/omap</a></td>
<td>TI E2E Community</td>
<td>e2e.ti.com</td>
</tr>
<tr>
<td>Wireless Connectivity</td>
<td><a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated