ABSTRACT

The TPS61500 is an inductive boost white LED driver with a 3-V to 18-V input voltage range. The boost has an integrated 130-mΩ, 40-V switch, with a 3-A (minimum) current limit. The LED current is regulated by controlling the feedback voltage across an external low-side current setting resistor. Dimming control is provided through the PWM input, which is fed into a low pass filter and made to adjust the feedback set point from 200 mV down to 0.

The boost configuration of the TPS61500 allows for an easy implementation of a SEPIC type power converter where the input voltage can be either higher or lower than the output voltage. Because the TPS61500's input voltage has a wide variation (3 V to 18 V), the SEPIC configuration makes it ideal for driving 3 to 5 series LEDs from a 12-V nominal battery voltage. This application note demonstrate the SEPIC converter design using the TPS61500 with nominal $V_{OUT}$ of 12.3 V and a $V_{IN}$ variation from 5 V to 18 V.

Contents

1 Device Overview ................................................................. 2
2 SEPIC Description ............................................................. 3
3 Inductor Value ................................................................. 4
4 Configuring the Switching Frequency ............................... 4
5 Peak Switch Current .......................................................... 5
6 Inductor Selection ............................................................. 5
7 Schottky Diode Selection .................................................. 8
8 Output Capacitor Selection ............................................. 10
9 Series Capacitor Selection ............................................. 10
10 Input Capacitor (CIN and CBYP) ................................... 10
11 Compensation Capacitor (CC) ........................................ 10
12 Compensation ............................................................... 10
13 Measured Results .......................................................... 13
14 References ........................................................................ 18

List of Figures

1 TPS61500 SEPIC Typical Application Schematic .................. 2
2 SEPIC Switching Voltages (CCM) ..................................... 3
3 SEPIC Inductor Currents (CCM) ...................................... 4
4 Coupled Inductor ............................................................ 7
5 Dual Inductors ............................................................... 7
6 TPS61500 With Properly Oriented Coupled Inductor .......... 8
7 AMOD x AFB ................................................................. 11
8 AMOD x AFB x ACOMP (Discrete Inductors) .................. 12
9 AMOD x AFB x ACOMP (Coupled Inductors) .................. 12
10 Evaluation Schematic (Dual Inductors) ............................ 13
11 Measured Efficiency With Dual Inductors ....................... 15
12 Measured Efficiency With Coupled Inductors ................. 16
13 Typical Start-Up (ILED = 515 mA, VOUT = 12.3 V, VIN = 12 V) .......................................................... 17
1 Device Overview

The typical SEPIC application schematic for the TPS61500 is shown in Figure 1. A description of the devices pin function is given in Table 1.

![Figure 1. TPS61500 SEPIC Typical Application Schematic](image)

<table>
<thead>
<tr>
<th>PIN</th>
<th>FUNCTION</th>
<th>VOLTAGE RANGE</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN</td>
<td>Input voltage connection</td>
<td>3 V to 18 V</td>
<td></td>
</tr>
<tr>
<td>EN</td>
<td>Enable Input. This is also used as the PWM input for brightness control.</td>
<td>1.8-V logic level compatible, but can withstand voltages up to VIN</td>
<td>If EN is held low for &gt; 10 ms the device is shut down</td>
</tr>
<tr>
<td>DIMC</td>
<td>external capacitor connection to set the low pass filter for the PWM to analog dimming (see TPS61500 data sheet)</td>
<td>up to 7 V</td>
<td>the low pass filter corner frequency is set by CD and an internal 25kΩ resistor (fc = 6.4 Hz with CD = 1 µF). DIMC pin varies proportional with PWM duty cycle from 0 to 1.2 V at D = 100%.</td>
</tr>
<tr>
<td>SS</td>
<td>Soft-start programming pin. Connect a capacitor from SS to GND. (see TPS61500 data sheet)</td>
<td>up to 7 V</td>
<td>Soft-start pin is ramped up to 1.8 V with a 6-µA current into CSS. See Section 13.3 with CSS = 0.1 µF.</td>
</tr>
<tr>
<td>COMP</td>
<td>error amplifier output and compensation capacitor connection</td>
<td>up to 3 V</td>
<td>see Section 12</td>
</tr>
<tr>
<td>FREQ</td>
<td>Boost switching frequency setting resistor (see TPS61500 datasheet)</td>
<td>up to 3 V</td>
<td>SEPIC set to 1.37 MHz with RF = 75 kΩ</td>
</tr>
<tr>
<td>OVP</td>
<td>Over voltage protection input sense. Connect a resistive divider from OUT to OVP to set the trip threshold for OVP</td>
<td>up to 3 V</td>
<td>SEPIC circuit set to 15-V OVP (R1 = 210 kΩ and R2 = 13.7 kΩ)</td>
</tr>
<tr>
<td>SW</td>
<td>Inductor switching node. This is the connection for the primary inductor (L1) and the series capacitor C1.</td>
<td>up to 40 V</td>
<td>Voltage at this pin detects (VIN + VOUT)</td>
</tr>
</tbody>
</table>
2 SEPIC Description

A SEPIC converter has the ability to regulate a voltage that is above or below the input voltage. In continuous conduction mode the SEPIC has a conversion ratio (VIN to VOUT) as:

\[ V_{OUT} = \frac{V_{IN} \times \text{efficiency} \times D}{(1 - D)} \]  

(1)

The input current (or average value of inductor L1 current) is given as:

\[ I_{IN} = I_{L1}(AVG) = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \text{efficiency}} = \frac{I_{OUT} \times D}{(1 - D)} \]  

(2)

shows the switched voltages for L1 and L2. From the typical circuit, we can see that the SEPIC is basically the combination of a boost converter feeding an inverting buck-boost. The series capacitor C1, which is charged to VIN, forces L2's switched node to -VIN during the switch on time (when SW pulls low). This inverts the voltage at the top side of L2 compared to a traditional inverting buck-boost, and allows for a positive output voltage. During the off time, SW and L2's switched node pull high. This forward biases the Schottky diode causing L2's switched node to go to VOUT. SW then gets clamped at (VIN + VOUT).

![Figure 2. SEPIC Switching Voltages (CCM)](image)

The SEPIC inductor current waveforms are shown in Figure 3. During the switch on time (when SW is pulled to GND), L1 current ramps up at:

\[ \Delta I_{L1} = \frac{V_{IN} \times D}{f_{sw} \times L1} \]  

(3)

Likewise, L2's current ramps up at the same rate (assuming L1 = L2) with its positive terminal connected to GND and its switching node at the inverting side of C1 (-VIN). Because L2's switched side is held at -VIN during the switch on-time, the Schottky is off and blocking (VOUT + VIN). L2's current is forced through C1 and into the boost switch (Q1). This causes Q1's current to be the sum of both IL1 and IL2 during the on time (green path). During the off time L1's current ramps down at:

\[ \Delta I_{L1} = -\frac{V_{OUT} \times (1 - D)}{f_{sw} \times L1} \]  

(4)

Likewise, L2 ramps down at the same rate and both inductor currents sum together through the Schottky diode (red path).
The operation of the SEPIC shown in Figure 2 and Figure 3 reveal some important design considerations:

1. During the SW off-time, Q1 will be forced to (VIN + VOUT).
2. During the SW on-time Q1 will conduct the sum peak current of both L1 and L2 (IL1(Peak) + IL2(Peak))
3. During the SW off-time the Schottky diode will detect the sum peak current of both L1 and L2 (IL1(Peak) + IL2(Peak))
4. During the SW on-time the Schottky diode reverse voltage will be the sum of (VIN + VOUT)
5. The series capacitor (C1) voltage is fixed at approximately VIN and is assumed to have negligible voltage ripple
6. The input current is continuous and is equal to the average current through IL1.
7. The output current is discontinuous (COUT supports ILED during Q1 on time), and IOUT is equal to the average current through IL2.

3 Inductor Value

The TPS61500 is designed to operate with an inductance range of 4.7 µH to 22 µH. A 4.7 µH value is chosen for both L1 and L2 to give a common inductance value (widely available) with a relatively small case size. A coupled inductor is also evaluated, which results in a smaller circuit size due to the core being shared between both primary and secondary windings (see Figure 12 for coupled inductor performance).

4 Configuring the Switching Frequency

The SEPIC switching frequency is closely tied to the inductor selection. Once the inductor value is selected, the switching frequency can be selected in order to achieve a set amount of inductor current ripple (K) in the input side inductance (L1). The typical rule is to target the inductor current ripple in the range of 20% to 40% of the max inductor current. Having an inductor current ripple that is too large limits the maximum output power because the switch peak current rating (3A min) will be hit during the switch on-time (see Section 5). Too small an inductor current ripple requires a switching frequency that is too high, which will unnecessarily cause high switching losses and lower efficiency (see Section 7.3.1).

Solving for $f_{SW}$ based on a K value, starts with knowing the DC current in the input inductor L1. This is targeted at the highest output power and the minimum VIN. This is given as:

$$I_{IN(MAX)} = \frac{I_{OUT(MAX)} \times V_{OUT(MAX)}}{V_{IN(MIN)} \times \text{efficiency}}$$  

(5)

L1’s peak current is equal to $I_{IN(MAX)} + \frac{1}{2}$ the inductor current ripple:

$$I_{PEAK(L1)} = I_{IN(MAX)} + \frac{\Delta I L1}{2}$$

(6)
The inductor current ripple is given again as:

$$\Delta I_{L1} = \frac{V_{IN} \times D}{f_{sw} \times L1}$$

(7)

We can re-write (2) in terms of the K value:

$$\left(1 + \frac{K}{2}\right) \times I_{IN}(MAX) = I_{IN}(MAX) + \frac{\Delta I_{L1}}{2}$$

(8)

Combining (1), (3), and (4) and solving for \(f_{sw}\) yields the solution for \(f_{sw}\) based on a given K value:

$$f_{sw} = \frac{V_{IN}(MIN)^2 \times \text{efficiency} \times D}{V_{OUT}(MAX) \times I_{OUT}(MAX) \times K \times L}$$

(9)

where D for the SEPIC operating in continuous conduction mode is given as:

$$D = \frac{V_{OUT}(MAX) + V_{IN}(MIN) \times \text{efficiency}}{L1 \times f_{sw}}$$

(10)

Based on a target \(V_{IN}(MIN) = 5\,V\), \(V_{OUT}(MAX) = 12.3\,V\), \(I_{OUT}(MAX) = 500\,mA\), \(K = 40\%\), \(L = 4.7\mu H\), and an estimated efficiency of 80%, the switching frequency target is 1.3MHz. We can select a standard 65 k\(\Omega\) value for \(R\), which sets \(f_{sw}\) at typically 1.4MHz. Selecting a higher K value allows for a lower switching frequency, which provides for higher efficiency (provided that the peak current limit is not exceeded, see Section 5).

5 Peak Switch Current

As stated previously, the SEPIC’s peak switch current during the switch on-time is the sum of both L1’s peak current and L2’s peak current. L1’s peak current is composed of \(I_{IN} + 1/2\) the inductor current ripple. L2’s peak current is composed of \(I_{OUT} + 1/2\) the inductor current ripple. If we assume L1 and L2 are equal then both L1 and L2’s ripple current is equal.

The TPS61500 power switch has a peak current of 3 A (minimum). When the switch current hits this peak current limit the switch is turned off and switching is suspended until the next switching cycle. This puts a limit on the total output power which the circuit can support. The switch peak current is given by the following:

$$ISW(\text{PEAK}) = IL1(\text{PEAK}) + IL2(\text{PEAK}) = \frac{V_{OUT}(MAX) \times I_{OUT}(MAX)}{V_{IN}(MIN) \times \text{efficiency}} + I_{OUT}(MAX) + \frac{V_{IN}(MIN) \times D}{L1 \times f_{sw}}$$

(11)

Equation 11 is useful for calculating the operating peak current based on tolerances in inductance, switching frequency, and potential dips in VIN below 5V due to transient events.

Equation 11 can also be written in terms of \(I_{OUT}(MAX)\), while including the K value in place of the inductor current ripple:

$$I_{OUT}(MAX) = \frac{ISW(\text{PEAK}) \times V_{IN}(MIN) \times \text{efficiency}}{V_{OUT}(MAX) \times (1 + K) + V_{IN}(MIN) \times \text{efficiency}}$$

(12)

Based on \(V_{IN}(MIN) = 5\,V\), \(V_{OUT}(MAX) = 12.3\,V\), \(I_{OUT}(MAX) = 500\,mA\), a –20% inductor tolerance (\(L = 3.76\mu H\)), -20% shift in \(f_{sw}\) (\(f = 1.12\,MHz\)), and an estimated efficiency of 80%, the operating peak current is estimated to be 2.93A, which is in line with being less than the 3-A minimum current limit.

6 Inductor Selection

6.1 Discrete Inductor Selection

The TPS61500 is designed to operate with an inductance range of 4.7 \(\mu H\) to 22 \(\mu H\). A 4.7 \(\mu H\) for both L1 and L2 is chosen to give a small size while maintaining low resistance in a widely available value. If an inductor other than the device listed in (Table 2) is used, it must be able to handle the peak operating current. The required peak current in L1 occurs at \(V_{IN}(MIN)\), \(V_{OUT}(MAX)\), and \(I_{OUT}(MAX)\). This was discussed in Section 4, but is shown again as:
\[
IL1(\text{PEAK}) = \frac{VOUT(\text{MAX}) \times ILED(\text{MAX})}{VIN(\text{MIN}) \times \text{efficiency}} + \frac{VIN(\text{MIN}) \times D}{2 \times fsw \times L}
\] (13)

For example, given \(VOUT(\text{MAX}) = 12.3 \text{ V}, ILED(\text{MAX}) = 0.5 \text{ A}, VIN(\text{MIN}) = 5 \text{ V}, \text{efficiency} = 0.8, L = 3.76 \mu\text{H} (L(\text{nom}) - 20\%), f_{sw} = 1.12\text{MHz} (f_{sw(\text{nom})} - 20\%), \) the maximum peak operating current in L1 would be 1.99 A.

For L2, the peak operating current occurs at maximum VIN, max VOUT, and max ILED this is given by:

\[
IL2(\text{PEAK}, \text{CCM}) = \frac{VIN(\text{MAX}) \times D}{2 \times fsw \times L}
\] (14)

In this configuration with, \(VOUT(\text{MAX}) = 12.3 \text{ V}, ILED(\text{MAX}) = 0.5 \text{ A}, VIN(\text{MAX}) = 18 \text{ V}, \text{efficiency} = 0.8, D = 0.46, \) the peak operating current for L2 would be 1.48 A. Ideally, L2 could be sized smaller than L1.

6.2 Coupled Inductor Selection

In place of two discrete inductors, a coupled inductor can be used. A coupled inductor provides the following:

- Smaller form factor due to the shared core between L1 and L2
- Reduced input current ripple at the switching frequency. This is due to leakage inductance in series with the primary side inductance causing the current ripple to become steered to the lower impedance secondary winding (see Section 6.2.1, Section 14 #5, #4)
- Reduction of both switch and diode peak currents due to mutual inductance effectively reducing the total ripple currents in (L1 + L2) by a factor of 2 (see Section 14 #6).

The major drawback however, is the limited availability of a suitable coupled inductor and the tendency for these devices to have a taller profile than discrete inductors with the same current rating. In Table 2, an LPD5030-472 was evaluated, see (Figure 12) and (Figure 9).

The rating of the coupled inductor must take into account total current in both windings. This would place a limit on the maximum output power which the circuit could deliver. Assuming continuous conduction mode, the total current in both windings is the sum of both inductors average currents + 1/2 the total current ripple for both. This is given again as:

\[
IL(\text{SUM}) = IL1(\text{PEAK}) + IL2(\text{PEAK}) = \frac{VOUT(\text{MAX}) \times IOUT(\text{MAX})}{VIN(\text{MIN}) \times \text{efficiency}} + IOUT(\text{MAX}) + \frac{VIN(\text{MIN}) \times D}{2 \times L1 \times fsw}
\] (15)

Based on the LPD5030-472 which has a maximum current of 2.2 A (both windings combined), \(VOUT(\text{MAX}) = 12.3 \text{ V}, VIN(\text{MIN}) = 5 \text{ V}, \text{estimated efficiency} = 0.8, L = 3.76\mu\text{H} (L(\text{nom}) - 20\%), \) and \(f_{sw} = 1.12 \text{ MHz} (f_{sw(\text{nominal})} - 20\%), \) the IOUT(\text{MAX}) would be estimated at 430 mA maximum. Slightly less current capability than the dual inductor topology.

6.2.1 Current Steering Effect

The following plots show the difference in input current ripple between two discrete inductors and a coupled inductor. The green trace is the current into the input side inductance. The coupled inductor shows approximately a 200-mA peak to peak current where the dual inductor topology shows approximately 620 mA. The advantage to lower input current ripple is that it can allow for a smaller input capacitance.
6.2.2 Coupled Inductor Orientation

When configured with a coupled inductor, the dot orientation must be connected properly. The dot orientation on the coupled inductor indicates the phase relationship between primary and secondary windings. The dot on the primary will have the same phase as the dot on the secondary. In the case of the SEPIC, when the primary dot side is positive with respect to the primary non-dotted side, the secondary dotted side is also positive with respect to the secondary non-dotted side.
For example, Figure 6 shows the properly connected coupled inductor SEPIC with the primary side dot on the VIN side and the secondary side dot on the GND side. During the switch on time, L1’s polarity has #1 = VIN, #2 = GND. This forces the secondary dot side #4 positive with respect to pin #3, which due to the 1:1 turns ratio, makes #3 = –VIN. This is important in coupled inductor SEPIC’s because the current flow in L1 and L2 must be simultaneous in order to store energy in L2 during the switch on-time. The other important thing to note is that the primary side of the coupled inductor must be connected to L1 (#1 = VIN). Otherwise, the current steering effect is pushed to the secondary and result in all the current ripple appearing on the primary side.

![Figure 6. TPS61500 With Properly Oriented Coupled Inductor](image)

### Schottky Diode Selection

The Schottky diode must be selected for these criteria:

- The reverse voltage rating must be greater than \([V_{OUT}(MAX) + V_{IN}(MAX)]\).
- The average current rating must be > I_{LED}(MAX)
- The peak current rating must be > the sum of the maximum peak current of IL1 and IL2.
- The diode junction capacitance, reverse current, and forward voltage should be chosen as low as possible in order to optimize efficiency.

#### 7.1 Maximum Reverse Voltage

The voltage across the series capacitor C1 is held at VIN. During the on time, when SW is pulled to GND, L2’s switching node will be forced to -VIN. This causes the Schottky diode to become reverse biased with a maximum voltage of \((V_{OUT\_MAX} + V_{IN\_MAX})\) across the reverse biased junction. Under worse case conditions this could result in \((12.3\text{ V} + 18\text{ V} = 30.3\text{ V})\) across the Schottky diode.

#### 7.2 Current Rating

A Schottky diode is typically rated with a maximum average current and either a repetitive peak current or a non-repetitive peak current rating. The average diode current in the SEPIC is \(I_{OUT}\). The maximum peak current occurs during the switch off time when the current through L1 and L2 sum together through the diode. This occurs at minimum VIN and maximum VOUT and is given as:

\[
I_{DIODE\_PEAK} = I_{L1\_PEAK} + I_{L2\_PEAK} = \frac{V_{OUT\_MAX} \times I_{OUT\_MAX}}{V_{IN\_MIN} \times \text{ef f i ciency}} + I_{OUT\_MAX} + \frac{V_{IN\_MIN} \times D}{L_1 \times f_{SW}}
\]

Where D is given in Equation 16. This is the same equation as determining the peak NMOS current. Typically the diode can be chosen to handle only the maximum average current. However, because the power dissipation is relatively high in the diode the diode temperature rise will be significant. This can have large effects on the diode’s reverse current. Therefore, the selected diode is chosen so it can handle a maximum average current of 3 A.
7.3 Junction Capacitance, Forward Voltage, and Reverse Current

7.3.1 Capacitance
Schottky Diodes junction capacitance is the effective capacitance across the diodes reverse biased junction. This effective capacitance must be charged each switching cycle as the diode goes from the on state (SEPIC off-time) to the reverse biased state (SEPIC on-time). The loss associated with this capacitance is approximately:

\[ P(\text{diode capacitance}) = \frac{(VOUT + VIN)^2}{2} \times CD \times fsw \]  

(17)

CD is the estimated diode capacitance (found in the diode datasheet). For example, at VOUT = 12.3 V, VIN = 12 V, the diodes capacitance for the listed diode in Table 2 is approximately 360pF. This results in approximately 154 mW of loss. As a % of the total efficiency loss this would be \((P(\text{diode capacitance})/(\text{Input Power}))\). At ILED = 500 mA, VOUT = 12.3 V the efficiency is 89%, and the input power is (6.91 W). At this operating point the Schottky diode capacitance is accounting for around 2.2% of the efficiency loss. Because this is a constant loss across load, at ILED = 100 mA, where the output power is much lower, the diode capacitance would be estimated to account for around 10% of the efficiency loss.

7.4 Diode Forward Voltage
The diode forward voltage is the on state voltage drop across the Schottky during the SEPIC off-time. The forward voltage drop would be measured at the average peak diode current (IIN + IOUT). This can be approximated as:

\[ I(\text{diode}) = IOUT \times \left( 1 + \frac{VOUT}{VIN \times \text{efficiency}} \right) \]  

(18)

The diode power loss would then be found using the average diode current (IOUT):

\[ P(\text{diode vf}) = VF(@\text{diode}) \times IOUT \]  

(19)

For example, at VOUT = 12.3 V, IOUT = 500 mA, VIN = 12 V, efficiency = 89%, the average peak diode current is 1.08 A. From the MBRA340 datasheet this results in a VF of 0.25 V (assuming TJ = 100°C). Which results in a power loss estimate of 125 mW.

7.5 Reverse Current
The last main parameter to look for in Schottky diode selection is reverse current. Schottky diodes can have a relatively high reverse leakage current (IR) when operating in reverse bias. IR has a strong dependence on temperature (typically around \(10 \times\) increase for every 25°C rise in temp). The power loss due to the reverse current can be approximated as:

\[ P(\text{diode ir}) = VIN \times \text{efficiency} \times IR \]  

(20)

IR would be selected at the reverse voltage of (VOUT + VIN). In the selected diode, the reverse current at (VOUT = 12 V and VIN = 12V ) is approximately 2 mA (TJ = 100°C) which gives a \(P(\text{diode ir})\) loss of approximately 21mW. For this particular diode, IR is low enough to not be an issue. For diodes selected with much higher IR, (and in smaller footprints that might result in higher self heating), IR can drastically increase as the Schottky power dissipation increases (higher: Pdiode capacitance, Pdiode_vf, Pdiode_ir), results in more self heating, which in turn results in higher IR. This can potentially lead to the point of thermal runaway. For SEPIC type converters, the Schottky must be sized appropriately to limit self heating to the recommended safe operating range. Diode self heating has a strong dependency on diode package, and PCB layout.
Output Capacitor Selection

The output capacitor has two functions. First, it supplies the output current during the SEPIC on time, when the Schottky is reverse biased. Secondly, it contributes to the complex pole in the SEPIC power stage gain and phase (AMOD). In this application the output capacitor is designed to be a nominal 10 µF, 50 V, 1206 case size X5R device. This device was used in the stability analysis and the measured transient responses. Because the output capacitor will affect the feedback loop gain and phase, it is necessary to use a device similar to the one listed in Table 2.

Series Capacitor Selection

The series capacitor (C1) is assumed to be fixed at VIN with negligible voltage ripple. However, during the SEPIC on-time, C1 will be charging L2 (average current is IOUT). This will cause C1 to discharge. Therefore C1 needs to be sized large enough such that during the switch on-time, when C1 is supplying L2's inductor current, the voltage across C1 is relatively constant (5% ripple voltage is a good target). The worst loading condition on C1 occurs at max LED current, and min VIN (max on-time).

C1 also needs to be verified at the maximum VIN where the capacitance degradation due to DC bias is the highest. Minimum C1 can be determined by:

\[
CF > \frac{ILED(MAX) \times VOUT(MAX)}{(VIN \times efficiency + VOUT(MAX)) \times fsw \times VIN \times 5%}
\]  

For this application, min C1 at VIN = 5 V is 1.3 µF and at VIN = 18 V, it is 0.21 µF. Table 2 shows the selected C1 effective capacitance at 5 V, 12 V, and 18 V.

Input Capacitor (CIN and CBYP)

The input capacitor is chosen to be a 10 µF, 50 V, 1206 device (same as COUT). In a SEPIC, CIN is not as critical as COUT or C1 because of the continuous inductor current at the input. CIN is there only to filter the inductor current ripple of L1. However, the layout of CIN must limit the trace inductance between the CIN+ and the input to L1, as well as the inductance between CIN– and GND. This requires that CIN be placed as close to L1 as possible and as close to the junction of COUT– and the TPS61500's PGND pin as possible.

Compensation Capacitor (CC)

The compensation capacitor has been designed to be a 15-nH ceramic capacitor (dual inductor topology) or a 33-nH (coupled inductor topology) with a tolerance of ±10% and a temperature tolerance of ±15%. The COMP output will regulate to 1.25 V, thus making the DC rating of COMP not critical. However, to minimize any DC bias shift associated with ceramic capacitors, a 25-V device was used.

Compensation

The COMP pin on the TPS61500 is the output of the error amplifier and provides for compensating the feedback loop of the device. The uncompensated SEPIC can have a complex loop gain consisting of right half plane zeroes and complex poles, which will lead to instability if the loop is not designed correctly (see Section 14 #2). The criteria for loop compensation will be to ensure the crossover frequency \( f_C \) of the loop is at least 10X lower than the lowest right half plane zero, and that there is at least 60 degrees of phase margin at min and max VIN.

First we can calculate the right half plane zero (RHPZ) as:

\[
f_{RHPZ} = \frac{VOUT(MAX) \times (1 - D)^2}{2\pi \times L1 \times IOUT(MAX) \times D^2} = \frac{(VIN \times efficiency)^2}{2\pi \times L1 \times IOUT(MAX) \times VOUT(MAX)}
\]  

Next, we can measure the uncompensated loop gain, and by inspection, determine if our target \( f_C \) at 1/10 \( \times f_{RHPZ} \) will provide the 60 degrees of phase margin for the full VIN range.

12.1 Measuring the Uncompensated Loop

To begin with, the total loop gain \( G_{LOOP} \) of the SEPIC consists of:
\[
G_{\text{LOOP}} = A_{\text{MOD}} \times A_{\text{FB}} \times A_{\text{COMP}}
\]

(23)

AMOD is the power stage gain of the SEPIC, AFB is the divided down output voltage (VFB/VOUT) and ACOMP is the gain of the compensator (gm & Z_o). Z_o is the effective impedance at the COMP pin.

In order to measure AMOD, we need to reduce ACOMP to unity. This can be done by making Z_o equal to 1/gm. From the datasheet, gm is given as 340 µmho (typical), thus making R_{Zo} = 1/340 µmho = 2.94 kOhms. A high value capacitor C_p = 10 µF is placed in series with R_{Zo} to eliminate any DC loading on COMP. This places a pole zero pair at very low frequencies, and gives the error amplifier a unity gain at all frequencies of interest. The uncompensated loop gain and phase margin (AMOD & AFB) is shown in Figure 7.

![Uncompensated Gain and Phase Plots](image)

**Figure 7. AMOD x AFB**

Using an estimated efficiency of 85%, the right half plane zero frequency occurs at 96.6 kHz for VIN = 5 V and 1.23 MHz for VIN = 18 V. The goal of compensating this loop will be to ensure a > 60° phase margin at 0dB for both VIN = 18 V and VIN = 5 V. The crossover frequency will be targeted for 10 kHz (f_{RHPZ}/10).

Inspection of the uncompensated gain and phase plots shows a gain and phase of –6.2 dB/160° for VIN = 5 V and 7.4 dB/152° for VIN = 18 V (both at f = 10 kHz). Attempting to make the crossover frequency be 10 kHz at VIN = 5 V might result in phase margin issues for VIN at 18 V, so we can choose f_c = 10 kHz based on VIN = 18 V.

### 12.2 Compensating the Loop

Compensation capacitor (CC) is then chosen to offset the uncompensated gain (AMOD & AFB) at f_c in order to achieve unity gain. This is given as:

\[
CC = \frac{gm \times A_{\text{MOD}} \times A_{\text{FB}}}{2\pi \times f_c}
\]

(24)
gm is listed in the TPS61500 (440µmho(max)), AMOD × AFB is 7.4 dB (2.34 V/V) and found from Figure 7. CC is calculated as 16.4 nF. For the coupled inductor design, AMOD × AFB were also measured (not shown). Using the same procedure from above, CC was chosen for the coupled inductor configuration as 33 nF. The compensated loop gain and phase plots for the dual inductors and the coupled inductor are shown in Figure 8 and Figure 9. The crossover frequency at VIN = 18 V for the dual inductor configuration was measured at 8.8 kHz (1.7 kHz for VIN = 5 V). This is lower than expected due to the more typical value of gm and the 15 nF chosen for CC.

Figure 8. AMOD × AFB × ACOMP (Discrete Inductors)

Figure 9. AMOD × AFB × ACOMP (Coupled Inductors)
13 Measured Results

Measured efficiency, start-up, and line transients are shown below using the circuit of Figure 10. Coupled inductor efficiency is also included as a comparison against the dual inductor measurement.

13.1 Evaluation Schematic

![Figure 10. Evaluation Schematic (Dual Inductors)](image)

Table 2. Materials List

<table>
<thead>
<tr>
<th>Device</th>
<th>Function</th>
<th>Value</th>
<th>Manufacturer</th>
<th>Part Number</th>
<th>Size</th>
<th>Ratings/Specs</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>L1</td>
<td>Input Power Inductor</td>
<td>4.7µH</td>
<td>Cyntec</td>
<td>HBLE041H-</td>
<td>4mm × 4mm × 1.8mm</td>
<td>ISAT = 2.7A</td>
<td>RDC = 70mΩ</td>
</tr>
<tr>
<td>L2</td>
<td>Output Power Inductor</td>
<td>4.7µH</td>
<td>Cyntec</td>
<td>HBLE041H-</td>
<td>4mm × 4mm × 1.8mm</td>
<td>ISAT = 2.7A</td>
<td>RDC = 70mΩ</td>
</tr>
<tr>
<td>L1/L2</td>
<td>Coupled Inductor</td>
<td>4.7µH</td>
<td>Coiltronics</td>
<td>LPD5030-</td>
<td>4.8mm × 4.8mm × 2.9mm</td>
<td>ISAT = 2.2A (sum of both windings)</td>
<td>RDC = 111mΩ (each winding)</td>
</tr>
<tr>
<td>CIN</td>
<td>Input Bypass Capacitor</td>
<td>10µF</td>
<td>TDK</td>
<td>C3216X5R1</td>
<td>1206 (3.2mm ×</td>
<td>50V, ±10%</td>
<td>DC Bias Degradation (from nominal)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>H106KT</td>
<td>1.6mm)</td>
<td></td>
<td>-8% at 5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-42% at 12V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-62% at 18V</td>
</tr>
<tr>
<td>COUT</td>
<td>Output Bypass Capacitor</td>
<td>10µF</td>
<td>TDK</td>
<td>C3216X5R1</td>
<td>1206 (3.2mm ×</td>
<td>50V, ±10%</td>
<td>DC Bias Degradation (from nominal)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>H106KT</td>
<td>1.6mm)</td>
<td></td>
<td>-8% at 5V (9.2µF)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-42% at 12V (5.8µF)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-62% at 18V (3.8µF)</td>
</tr>
<tr>
<td>C1</td>
<td>Series Coupling Capacitor</td>
<td>10µF</td>
<td>TDK</td>
<td>C3216X5R1</td>
<td>1206 (3.2mm ×</td>
<td>50V, ±10%</td>
<td>DC Bias Degradation (from nominal)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>H106KT</td>
<td>1.6mm)</td>
<td></td>
<td>-8% at 5V (9.2µF)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-42% at 12V (5.8µF)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-62% at 18V (3.8µF)</td>
</tr>
<tr>
<td>D1</td>
<td>Rectifying Diode</td>
<td>Schottky</td>
<td>On-Semi</td>
<td>MBRA340</td>
<td>4.32mm × 2.6mm × 2.1mm</td>
<td>40V, 3A (ave)</td>
<td></td>
</tr>
<tr>
<td>RFB</td>
<td>Sets the maximum LED current</td>
<td>0.39Ω</td>
<td>Panasonic</td>
<td>ERJ-8RQFR39V</td>
<td>1206 (3.1mm × 1.6mm × 0.55mm)</td>
<td>1/4 watt, 1%</td>
<td></td>
</tr>
<tr>
<td>Device</td>
<td>Function</td>
<td>Value</td>
<td>Manufacturer</td>
<td>Part Number</td>
<td>Size</td>
<td>Ratings/Spec ’s</td>
<td>Notes</td>
</tr>
<tr>
<td>--------</td>
<td>------------------------------------</td>
<td>-------</td>
<td>--------------</td>
<td>------------------</td>
<td>-----------------------------</td>
<td>----------------</td>
<td>--------------------------------------------</td>
</tr>
<tr>
<td>CC</td>
<td>Compensation Capacitor</td>
<td>15nH</td>
<td>TDK</td>
<td>CGA2B2X5R1E153KT</td>
<td>0402 (1mm × 0.5mm × 0.5mm)</td>
<td>25V, ±10%</td>
<td>25V rating is to ensure no DC bias shift</td>
</tr>
<tr>
<td>CC</td>
<td>Coupled Inductor</td>
<td>47nH</td>
<td>TDK</td>
<td>C1005X8R1E473K050BC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF</td>
<td>Frequency Setting Resistor</td>
<td>65kΩ</td>
<td>various</td>
<td></td>
<td>0603 (1.2mm × 0.8mm × 0.5mm)</td>
<td>1%</td>
<td></td>
</tr>
<tr>
<td>CD</td>
<td>PWM input filter capacitor</td>
<td>1µF</td>
<td>various</td>
<td></td>
<td>0603 (1.2mm × 0.8mm × 0.8mm)</td>
<td>X5R, 20%</td>
<td>25V rating ensures no DC bias shift</td>
</tr>
<tr>
<td>CSS</td>
<td>Soft-Start Capacitor</td>
<td>0.1µF</td>
<td>various</td>
<td></td>
<td>0603 (1.2mm × 0.8mm × 0.8mm)</td>
<td>X5R, 20%</td>
<td>25V rating ensures no DC bias shift</td>
</tr>
<tr>
<td>R1</td>
<td>Over Voltage Protection Resistor</td>
<td>210kΩ</td>
<td>various</td>
<td></td>
<td>0603 (1.2mm × 0.8mm × 0.5mm)</td>
<td>1%</td>
<td>sets OVP at 20V</td>
</tr>
<tr>
<td>R2</td>
<td></td>
<td>13.7kΩ</td>
<td>various</td>
<td></td>
<td>0603 (1.2mm × 0.8mm × 0.5mm)</td>
<td>1%</td>
<td></td>
</tr>
</tbody>
</table>
13.2 Efficiency

With the given components, the measured efficiency of the circuit is shown in Figure 11.

**Figure 11. Measured Efficiency With Dual Inductors**
13.3 Start-Up

Typical start-up is shown in Figure 13, with CSS = 0.1 \( \mu \text{F} \).
13.4 Line Step Response

Line step response across the buck/boost region is shown in Figure 14.

Figure 14. Line Step (13.2 V to 9.6 V), VOUT = 12.3 V, ILED = 500 mA
14 References

1. TPS61500 Datasheet (SLVS893B)
4. Alexander Gefer, SEPIC - regulator with zero input ripple current (Wurth Elektronik, Germany, Aug 2006)
5. LLoyd Dixon, High Power Factor Preregulator Using the SEPIC Converter (Unitrode Seminar/Texas Instruments SLUP103)
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT. AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include, without limitation, TI's standard terms for semiconductor products http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated