Create an Inverting Power Supply Using a TPS54202 Buck Converter With Internal Compensation

Bruce Lu, Milo Zhu

ABSTRACT
The TPS54202 device is a 4.5-V to 28-V input voltage range, 2-A synchronous buck converter. By integrating MOSFETs, internal loop compensation, internal 5-ms soft start, and employing the SOT-23 package, the TPS54202 device achieves high power density and offers a small footprint on the PCB. This device is well-suited for applications such as a 12-V, 24-V distributed power-bus supply, white goods, audio, STB, DTV, and printers. Moreover, with its internal compensation, the TPS54202 device can be configured in an inverting buck-boost topology, where the output voltage is inverted or negative with respect to ground, even without any more compensation components. This application report describes the TPS54202 device in an inverting buck-boost topology, for use in low-current negative rails for an operational amplifier, optical module biasing, or line drivers and other low-power applications. This application report also discusses how to choose an output LC filter in the buck-boost topology to achieve applicable transient and steady performance.

Contents
1 Configuring the Buck Converter for Inverting Buck-Boost Topology Application ........................................ 3
2 Choosing the Right Buck Converter for Inverting Power Application .................................................... 4
   2.1 Output Voltage Range .............................................................................................................. 4
   2.2 Input Voltage Range .............................................................................................................. 4
   2.3 Output Current Range ............................................................................................................ 4
3 Selecting Applicable External Components for Inverting Power Application ........................................ 6
   3.1 Resistor Divider .................................................................................................................... 6
   3.2 Inductor and Output Capacitor Selection ............................................................................... 7
   3.3 Input Capacitors .................................................................................................................... 15
   3.4 Bypass Capacitor .................................................................................................................. 16
   3.5 Enabling and Adjusting UVLO ............................................................................................ 16
4 Experimental Results .................................................................................................................... 17
5 Summary ........................................................................................................................................ 23
6 References ...................................................................................................................................... 24

List of Figures
1 Buck Converter Application .............................................................................................................. 3
2 Buck-Boost Converter Application ............................................................................................... 3
3 Inverting Buck Boost Configuration ............................................................................................... 4
4 Output Current Range Versus Inductor L ...................................................................................... 5
5 12 V To –12 V Reference Design ................................................................................................. 6
6 Bode Plot of Internal Compensator .............................................................................................. 9
7 Models of Buck-Boost Converter ............................................................................................... 10
8 Bode Plot of the Buck-Boost Converter ....................................................................................... 11
9 Bode Plot of Power Stage Versus COUT ....................................................................................... 12
10 Bode Plot of Open Loop Versus COUT ...................................................................................... 13
11 Bode Plot of Power Stage Versus L ............................................................................................ 14
12 Bode Plot of Open Loop Versus L .............................................................................................. 14
Create an Inverting Power Supply Using a TPS54202 Buck Converter With Internal Compensation

List of Tables

13 Enabling and Adjusting UVLO Circuit ................................................................. 16
14 Bode Plot Measurement Result ..................................................................... 18
15 Load Transient, L = 27 μH ............................................................................... 19
16 Load Transient, C = 22 μF × 2 ......................................................................... 20
17 Output Voltage Ripple, I_{load} = 0 A ............................................................... 21
18 Output Voltage Ripple, I_{load} = 0.4 A .............................................................. 22
19 Output Voltage Ripple, I_{load} = 0.8 A .............................................................. 22

List of Tables

1 Design Parameters ............................................................................................. 6
2 Different L and C_{OUT} Comparison .................................................................. 17

Trademarks

All trademarks are the property of their respective owners.
1 Configuring the Buck Converter for Inverting Buck-Boost Topology Application

The inverting buck-boost topology is similar to the buck topology. In the buck configuration, shown in Figure 1, the positive connection (V\text{OUT}) is connected to the inductor, and the return connection is connected to the integrated circuit (IC) ground (GND). However, in the inverting buck-boost configuration, shown in Figure 2, the IC GND is used as the negative output voltage pin. What was the positive output in the buck configuration is used as the GND. This inverting topology allows the output voltage to be inverted and always lower than the GND.

![Figure 1. Buck Converter Application](image1)

![Figure 2. Buck-Boost Converter Application](image2)
The circuit operation in the inverting buck-boost topology is different from the buck topology. Figure 3 (a) shows that the output voltage terminals are reversed, though the components are wired the same as a buck converter. During the on time of the control MOSFET, shown in Figure 3 (b), the inductor is charged with current while the output capacitor supplies the load current. The inductor does not provide current to the load during that time. During the off time of the control MOSFET and the on time of the synchronous MOSFET, shown in Figure 3 (c), the inductor provides current to the load and the output capacitor. These changes affect many parameters as described in the upcoming sections.

2 Choosing the Right Buck Converter for Inverting Power Application

When choosing the TPS54202 device for inverting power application, you must confirm whether this device can withstand the I/O voltage and output current of the inverting power application.

2.1 Output Voltage Range

The output voltage range is the same as when configured as a buck converter, but negative. So, the output voltage for the inverting buck boost topology should be set between –0.6 V and –26 V. The output voltage is set the same way as in the buck configuration, with two resistors connected to the FB pin. Due to the increased noise of the inverting buck boost topology, and for a more robust design, use smaller value resistors than what are used for the buck configuration.

2.2 Input Voltage Range

The input voltage that can be applied to an inverting buck boost converter IC is less than the input voltage that can be applied to the same buck converter IC. This is because the ground pin of the IC is connected to the (negative) output voltage. Therefore, the input voltage across the device is \( V_{IN} \) to \( V_{OUT} \), not \( V_{IN} \) to ground. Thus, the input voltage range of the TPS54202 device is 4.5 V to 28 V – \( V_{OUT} \), where \( V_{OUT} \) is a positive value.

2.3 Output Current Range

In the buck configuration, the average inductor current equals the average output current because the inductor always supplies current to the load during both the on and off times of the control MOSFET. However, in the inverting buck boost configuration, the load is supplied with current only from the output capacitor and is completely disconnected from the inductor during the on time of the control MOSFET. During the off time, the inductor connects to both the output capacitor and the load (see Figure 3).
So, the peak current of the MOSFET and inductor can easily be calculated, as follows in Equation 1, Equation 2, Equation 3, and Equation 4.

\[ I_{\text{peak}} = I_{\text{Lavg}} + \frac{\Delta I_L}{2} \]  

Where:

\[ I_{\text{Lavg}} = \frac{I_{\text{OUT}}}{1 - D} \]  

\[ \Delta I_L = \frac{V_{\text{IN}} \times D}{f_s \times L} = \frac{V_{\text{OUT}} \times (1 - D)}{f_s \times L} \]  

\[ D = \frac{V_{\text{OUT}}}{V_{\text{IN}} + V_{\text{OUT}}} \]  

When \( V_{\text{IN}} \) is increased and \( V_{\text{OUT}} \) is kept constant, the duty cycle, \( D \), and \( I_{\text{Lavg}} \) decrease, while \( \Delta I_L \) increases. You can see that the sum of \( I_{\text{Lavg}} \) and \( \Delta I_L \) decreases. So, when \( V_{\text{IN}} \) is at the minimum, you can get the maximum \( I_{\text{peak}} \). You must choose an applicable inductor, \( L \), to keep the maximum \( I_{\text{peak}} \) lower than the minimum current limit, \( I_{\text{cl(min)}} \) of the device. Therefore, you get Equation 5, as follows:

\[ I_{\text{OUTmax}} < (1 - D_{\text{max}})I_{\text{LIM, HS}} = \frac{V_{\text{IN}} \times D_{\text{max}} (1 - D_{\text{max}})}{2f_s L} \]  

You can get the \( I_{\text{OUTmax}} \) versus \( L_{\text{min}} \) graph of the TPS54202 device, shown in Figure 4. For the TPS54202 device, \( I_{\text{LIM, HS}} = 2.5 \) A and \( f_s = 500 \) kHz. From Figure 4, you can see that by increasing the inductor and \( V_{\text{IN}} \), or decreasing the output voltage level, this device can hold more output current in the buck-boost application.

![Figure 4. Output Current Range Versus Inductor L](image-url)
3 Selecting Applicable External Components for Inverting Power Application

When the appropriate buck converter is chosen, shown in Figure 5, you must choose the correct external components such as a resistor divider, inductor, input capacitor, output capacitor, and bypass capacitor, for high, steady, and transient performance.

![Figure 5. 12 V To –12 V Reference Design](image)

For this design example, use the input parameters listed in Table 1.

<table>
<thead>
<tr>
<th>Design Parameter</th>
<th>Example Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage range</td>
<td>12-V nominal 8 V to 16 V</td>
</tr>
<tr>
<td>Output voltage range</td>
<td>–12 V</td>
</tr>
<tr>
<td>Transient response, 50% load step</td>
<td>( \Delta V_o = 2.5% )</td>
</tr>
<tr>
<td>Output ripple voltage</td>
<td>1%</td>
</tr>
<tr>
<td>Output current rating</td>
<td>Maximum 0.8 A</td>
</tr>
</tbody>
</table>

3.1 Resistor Divider

The output voltage of the TPS54202 device is externally adjustable using a resistor divider network. In this example, this divider network is comprised of \( R_2 \) and \( R_3 \). Use Equation 6 to calculate the relationship of the output voltage to the resistor divider.

\[
R_3 = \frac{R_2 \times V_{\text{ref}}}{V_{\text{OUT}} - V_{\text{ref}}}
\]  

As previously discussed, due to the increased noise of the inverting buck boost topology, and for a more robust design, use smaller value resistors than what are used for the buck configuration. For this design, \( V_{\text{ref}} = 0.6 \) V, set \( R_2 = 50 \, k\Omega \) and \( R_3 = 2.61 \, k\Omega \). The 49.9-\( \Omega \) resistor, \( R_1 \), is provided as a convenient location to break the control loop for stability testing.
3.2 Inductor and Output Capacitor Selection

The inductor and output capacitor must be selected based on the needs of the application and the stability criteria of the device. The selection criterion for the inductor and output capacitor are different from the buck converter.

3.2.1 Inductor Selection

3.2.1.1 Output Current

When selecting the inductor value for the inverting buck boost topology, you must select a large enough inductor to keep $I_{L_{\text{max}}}$ lower than the minimum current limit value (2.5 A) of the device for a reliable design. From Figure 4 and Equation 5 for this example, you can see that an at least 9.6-µH inductor is needed for a 0.8-A output application.

3.2.1.2 Inductor Current Ripple

Considering the current ripple in the inductor, when the inductor value is too small, then the current ripple will be so large that it causes more power loss in the inductor and capacitors, and also reduces the lifetime of the components. Too large of an inductor value causes a larger size and it is not good for the power density. Usually, you can choose an applicable inductor value that lets $r = 0.4$, to get Equation 7.

$$\Delta I_{L_{\text{max}}} = \frac{V_{\text{INmax}} \times D_{\text{min}}}{L_{\text{min}} \times f_s} \leq 0.4 \times \frac{I_{\text{OUTmax}}}{1 - D_{\text{min}}}$$

(7)

For this example, $V_{\text{INmax}} = 16$ V, $V_{\text{OUT}} = -12$ V, $I_{\text{OUTmax}} = 0.8$ A, and $f_s = 500$ kHz, so $L_{\text{min}} = 24.5$ µH.

3.2.2 Output Capacitor Selection

3.2.2.1 Large Load Transient

The desired response to a large change in the load current is the first criterion. The output capacitor must supply the load with current when the converter cannot. Usually the converter requires two or more switching periods for the control loop to notice the change in load current and output voltage, and to adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change, during which the capacitor voltage droops at the same time. Use Equation 8 to calculate the minimum required output capacitance.

$$C_{\text{OUT}} \geq \frac{\Delta I_{\text{OUT}} \times 3T_s}{\Delta V_{\text{droop}}}$$

(8)

Where $\Delta I_{\text{OUT}}$ is the change of output current, $T_s$ is the switching period of the converter, and $\Delta V_{\text{droop}}$ is the allowable change in the output voltage.

For this example, $\Delta I_{\text{OUT}} = 50\% \times I_{\text{OUT}} = 0.4$ A, $T_s = 1/f_s$, and $\Delta V_{\text{droop}} = 2.5\% \times V_{\text{OUT}} = 0.3$ V, so you need at least 8 µF for the large load transient condition.
3.2.2.2 Output Ripple Voltage

The output capacitor must supply the current when the high-side switch is off. Use the minimum input voltage to calculate the output capacitance needed. This is when the duty cycle and the peak-to-peak current in the output capacitor are the maximum. Using the 1% voltage ripple specification and Equation 9, \( C_{\text{OUTmin}} \) is 8 \( \mu \)F. Use Equation 10 to calculate the maximum ESR an output capacitor can have to meet the output-voltage ripple specification. Equation 10 indicates the ESR should be less than 53.2 m\( \Omega \). In this case, the ESR of the ceramic capacitor is much smaller than 53.2 m\( \Omega \).

\[
C_{\text{OUTmin}} \geq \frac{I_{\text{OUTmax}} \times D_{\text{max}}}{f_s \times V_{\text{ripple}}} \quad (9)
\]

\[
R_{\text{ESR}} \leq \frac{V_{\text{ripple}}}{I_{\text{OUTmax}} + \frac{V_{\text{INmin}} \times D_{\text{max}}}{2 \times f_s \times L}} \quad (10)
\]

An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS value of the maximum ripple current. Use Equation 11 to calculate the RMS ripple current that the output capacitor must support. For this application, Equation 11 yields 0.98 A for the output capacitor.

\[
I_{\text{Outrms}} = I_{\text{OUTmax}} \times \sqrt{\frac{D_{\text{max}}}{1 - D_{\text{max}}}} \quad (11)
\]

3.2.3 Selecting L and \( C_{\text{OUT}} \) for Stability

Because the TPS54202 device includes internal loop compensation, the compensation cannot be changed externally. So the stability and transient performance are only determined by the power stage, which means that selecting the applicable inductor and output capacitor is very important. Also, using a buck boost regulator to generate a negative output voltage does not close the feedback loop, because a buck power supply does. So, a different design method is needed.

From the TPS54202 4.5-V to 28-V Input, 2-A Output, EMI Friendly Synchronous Step Down Converter Data Sheet, you can get information about the internal loop compensation. The internal loop compensator has 1 original pole, 1 negative pole, and 1 negative zero. The transfer function of the internal loop compensator is shown in Equation 12, Equation 13, Equation 14, and Equation 15.

\[
C(S) = G_O \times \frac{1 + \frac{\omega_z^2}{s}}{\frac{s}{1 + \frac{s}{\omega_p}}} \quad (12)
\]

Where:

\[
G_O = \frac{\text{gm} \times R_C \times R_3}{R_2 + R_3} \quad (13)
\]

\[
\omega_z = \frac{1}{R_C \times C_C} \quad (14)
\]

\[
\omega_p = \frac{1}{R_C \times C_{C2}} \quad (15)
\]
With known parameters, the bode plot of the internal compensation can be obtained, as shown in Figure 6. From the bode plot of the internal compensator, you can see that there is a pole at 2.42 kHz and a zero at 2640 kHz, which gives a –9 dB gain between them.

![Figure 6. Bode Plot of Internal Compensator](image)

Now let us see the inverting power supply transfer function. In the usual case, you can change the external compensator to set the cross frequency below ¼ of RHPZ, and also assume that the slope compensation pole is high frequency, so that they can neglect the influence of it. However, because of the internal compensation and relatively larger inductor, compared with the Buck application, you cannot just neglect the influence of the RHPZ and the slope compensation pole. Figure 7 shows three kinds of models of the Buck-Boost topology. The third model is the most accurate one, and it reveals that the buck-boost topology has three poles. There is one $R_{\text{load}}C_{\text{out}}$ pole, which is the dominant pole, one slope compensation pole and one high frequency pole, one RHPZ zero, and one ESR zero. The first model is the most simplified one, and it neglects the high frequency pole and the slope compensation pole, which lets the phase differ from the real one more. The second simplified model only neglects the high frequency pole and can converge with the real one at up to 200 kHz. This report applies the second model to discuss the selection of L and C. For a detailed information about the three models, see Section 6 [1] [2] [3].
Equation 16 shows the transfer function of the second model. The ESR zero, \( \omega_z1 \), is the same as in a buck regulator, see Equation 17, and is a function of the output capacitor and its ESR. The other zero is a right half-plane zero, \( \omega_{RHP} \). The frequency response of \( \omega_{RHP} \) results in an increasing gain and a decreasing phase. The \( \omega_{RHP} \) frequency is a function of the duty cycle, output current, and inductor, see Equation 18. The dominant pole, \( \omega_{p1} \), is a function of the load current, output capacitor, and duty cycle, see Equation 19. The slope compensation pole, \( \omega_{pl} \), is a function of the input and output voltage, slope voltage, and inductor, see Equation 20. \( G_{PS0} \) is the DC gain which is only determined by the input and output voltage and the load current, see Equation 21. The \( g_{mps} \) variable is the transconductance of the power stage, which is 6.8 A/V for the TPS54202 device.

\[
G_{ps}(s) = G_{ps0} \frac{1 + \frac{s}{\omega_z1}}{1 + \frac{s}{\omega_{p1}}} \frac{1}{1 + \frac{s}{\omega_{pl}}} \left(1 + \frac{s}{\omega_{RHP}}\right)
\]

(16)

Where:

\[
\omega_z1 = \frac{1}{ESR \times C_0}
\]

(17)

\[
\omega_{RHP} = \frac{(1 - D)^2 \times V_{OUT}}{I_{OUT}} \times \frac{V_{OUT}}{I_{OUT}} \times \frac{V_{OUT}}{I_{OUT}}
\]

(18)

\[
\omega_{p1} = \frac{1 + D}{D \times L}
\]

(19)

\[
\omega_{pl} = \frac{V_{IN} + V_{OUT}}{V_{SLOPE} \times g_{mps} \times L}
\]

(20)
You can see that the inductor \( L \) determines the RHPZ, \( \omega_{z\text{RHP}} \), and the slope compensation pole, \( \omega_{pL} \). The larger \( L \) is, the closer \( \omega_{z\text{RHP}} \) is to \( \omega_{pL} \). The capacitor \( C_{\text{OUT}} \) with the load determines the dominant pole, \( \omega_{p1} \). Now you can get the general bode plot of the loop gain as Figure 8 shows. At low frequency, the dominant pole of the power stage determines the beginning frequency which the gain starts to slew down at, so \( C_{\text{OUT}} \) mainly determines the cross frequency. You can use Equation 22 to estimate the relationship between \( C_{\text{OUT}} \) and the cross frequency, from which you know that when \( C_{\text{OUT}} \) is doubled, the cross frequency approximately decreases by half.

\[
\omega_{\text{cross}} = \frac{G_{PS0} \times \omega_{p1}}{1/G_{C0}}
\]  

(22)

By substituting parameters, you can see that by using a 22-\( \mu \)F \( C_{\text{OUT}} \), the cross frequency estimated is 8.75 kHz, which is close to 8.98 kHz (the real cross frequency).
In Figure 9 and Figure 10, as for the phase margin, when $C_{OUT}$ is increased from a small value, $\omega_{P1}$ and $\omega_{Z1}$ decrease, so that the phase starts to decrease at a lower frequency. But when $C_{OUT}$ is too small (10 $\mu$F), then the cross frequency is so high that it is close to the slope compensation pole and RHP zero, and the phase is too small. Then, when $C_{OUT}$ is increased, the cross frequency decreases so that the phase increases first. When you go on increasing $C_{OUT}$, the cross frequency decreases more so that the phase starts to decrease at a lower frequency, and the phase at the cross frequency then decreases a little. Here, considering the phase margin, TI recommends a 15 $\mu$F to 80 $\mu$F capacitor to make the cross frequency at an applicable value between the dominant pole and the slope compensation pole/RHPZ.

Figure 9. Bode Plot of Power Stage Versus $C_{OUT}$
Figure 10. Bode Plot of Open Loop Versus $C_{out}$
The phase of the power stage decreases by 180 degrees in total when the frequency sweeps from the slope compensation pole to the RHPZ. In Figure 11 and Figure 12, you can see that when the inductor L is increased, the RHPZ, \( \omega_{RHP} \), and the slope compensation pole, \( \omega_{pL} \), are decreased, which makes the phase start to decrease at a lower frequency and they are also closer at the same time. It causes the phase margin of the open loop to be lower and the gain margin is also lower too. To get enough phase margin and gain margin, a lower inductor L must be guaranteed.

Figure 11. Bode Plot of Power Stage Versus L

Figure 12. Bode Plot of Open Loop Versus L
So, combined with the boundaries previously derived, and considering the derating of the ceramic capacitor, you can choose two 22-µF ceramic capacitors for enough bandwidth, and a 27-µH inductor (DCR = 40 mΩ) for enough phase margin and gain margin.

From Equation 23 and Equation 24, when a 27-µH inductor is used, the peak current of the inductor is 2.1 A and the maximum rms current is 2.02 A.

\[
I_{\text{peak}} = \frac{I_{\text{OUT}}}{1 - D_{\text{max}}} + \frac{V_{\text{IN(min)}} \times D_{\text{max}}}{2 \times f_s \times L}
\]

\[
I_{\text{Lrms}} = \sqrt{\left(\frac{I_{\text{OUT}}}{1 - D}\right)^2 + \frac{1}{12} \times \left(\frac{V_{\text{IN}} \times D}{f_s \times L}\right)^2}
\]

At last, the criterion can be summarized when choosing L and C for Buck-Boost application of the TPS54202 device:

- **Inductor L selection criterion:**
  - Output current ability: must be large enough to keep the peak current lower than the minimum HSlim of the IC.
  - Inductor ripple current: must be large enough to keep the ripple lower than 0.4 times of the inductor average current.
  - Phase margin and gain margin: must be small enough to get enough phase margin and gain margin.

- **Output Capacitor C\text{\textsubscript{OUT}} selection criterion:**
  - Large load transient: must be large enough to hold the output voltage before the control system works.
  - Output ripple voltage: must be large enough to keep the output ripple voltage lower than the specific demand.
  - Applicable cross frequency: must be selected to achieve an applicable frequency.

### 3.3 Input Capacitors

The input capacitors between V\text{\textsubscript{IN}} and ground are used to limit the voltage ripple of the input supply. Equation 25 to Equation 28 are used to estimate the capacitance, maximum ESR, and current rating for the input capacitor, C\text{\textsubscript{IN}}. Using Equation 26, the estimated average input current is 1.2 A. Using Equation 25 and Equation 27, the minimum required input capacitance is 12 µF, and the maximum ESR is 66.7 mΩ. Using Equation 28, the input capacitor needs at least a 0.98-A current rating. Two, 10-µF, 35-V X7R in parallel are used for the input capacitor, because of the low ESR and size.

\[
C_{\text{IN}} = \frac{I_{\text{OUT}} \times D_{\text{max}}}{\Delta V_{\text{IN}} \times f_{\text{sw}}}
\]

\[
I_{\text{INavg}} = \frac{I_{\text{OUT}} \times D_{\text{max}}}{1 - D_{\text{max}}}
\]

\[
\text{ESR}_{\text{cin}} \leq \frac{\Delta V_{\text{IN}}}{I_{\text{INavg}}}
\]

\[
I_{\text{INrms}} \approx I_{\text{OUT}} \sqrt{\frac{D}{1 - D}}
\]
3.4 **Bypass Capacitor**

The TPS54202 device needs a tightly coupled, ceramic bypass capacitor, connected to the \( V_{IN} \) and GND pin of the device. Because the device GND is the power supply output voltage, the voltage rating of the capacitor must be greater than the differences in the maximum input and output voltage of the power supply. The voltage of the \( V_{IN} \) to GND pin is at least the \( V_{OUT} \) voltage, and the input capacitor and output capacitor in series can supply the \( V_{IN} \) and GND pin of the TPS54202 device, so there is no need to add another 10-µF capacitor from the \( V_{IN} \) pin to GND in this case. Another 0.1-µF capacitor can be added as a bypass capacitor to clear high-frequency noise.

3.5 **Enabling and Adjusting UVLO**

The TPS54202 device is enabled when the voltage at the EN pin trips its threshold, and the input voltage is above the UVLO threshold. It stops operation when the voltage on the EN pin falls below its threshold, or the input voltage falls below the UVLO threshold. However, when configured as a Buck-Boost application, the GND pin of the TPS54202 device is tied to the negative output voltage and not the zero voltage (system ground), which can cause difficulties enabling or disabling the device. So, level-shifting circuitry is needed to solve the problem, as shown in Figure 13.

![Figure 13. Enabling and Adjusting UVLO Circuit](image)

\[ (V_{IN} + V_{OUT}) \times \frac{R_{10}}{R_9 + R_{10}} = V_{START} \times \frac{R_{10}}{R_9 + R_{10}} \geq V_{EN,RISING(max)} = 1.28V \]  
\[ (V_{IN} + V_{OUT}) \times \frac{R_{10}}{R_9 + R_{10}} = (V_{IN,max} + V_{OUT}) \times \frac{R_{10}}{R_9 + R_{10}} \leq 7V \]  

Because of the internal pull-up current source of the TPS54202 device, Equation 29 and Equation 30 are a little smaller than the real EN pin voltage. So, keeping \( R_9 \) and \( R_{10} \) small helps the accuracy of the setup for \( V_{START} \). Here for example, you can set \( V_{START} = 7.5V \) for the 8-V minimum input voltage to get Equation 31. So for \( V_{START} = 7.5V \), you can choose \( R_{10} = 13.2\,k\Omega \) and \( R_9 = 62.2\,k\Omega \).

\[ \frac{64}{375} \leq \frac{R_{10}}{R_9 + R_{10}} \leq \frac{1}{4} \]  

---

*Source: Texas Instruments*
R₄ and R₅ form a voltage divider to set the VSTOP voltage. When Q1 turns on, R₆ and R₇ form a voltage divider to turn Q2 on. Then, the voltage of the EN pin equals the value Equation 30 gets. When Q1 turns off, Q2 turns off, and the voltage of the EN pin equals the VOUT voltage. Then, the IC turns off at once. From the MMBT2222A data sheet, the minimum VBE saturation voltage is 0.6 V. Given this value and the stop voltage, Equation 32 and Equation 33 are derived as follows:

\[
V_{\text{STOP}} \times \frac{R_5}{R_4 + R_5} = 0.6 \text{V} \tag{32}
\]

\[
V_{\text{STOP}} \times \frac{R_7}{R_6 + R_7} \geq 0.6 \text{V} \tag{33}
\]

Here for example, set VSTOP = 7 V, to get Equation 34 and Equation 35. Here, R₅ = 12 kΩ, R₄ = 128 kΩ, R₇=12kΩ, and R₆ = 72kΩ was chosen.

\[
\frac{R_5}{R_4 + R_5} = \frac{3}{35} \tag{34}
\]

\[
\frac{R_7}{R_6 + R_7} \geq \frac{3}{35} \tag{35}
\]

4 Experimental Results

The design shown in Figure 5 was used to generate –12-V output from 12-V input. Figure 14 to Figure 19 show some typical measured waveforms of this design.

Table 2 lists the experimental results regarding the comparison of different L and COUT. Figure 14 shows the bode plot when L = 27 µH and COUT = 22 µF × 2.

<table>
<thead>
<tr>
<th>L (µH)</th>
<th>COUT (µF)</th>
<th>Cross Frequency (kHz)</th>
<th>Phase Margin (°)</th>
<th>Gain Margin (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>27</td>
<td>10</td>
<td>22.01</td>
<td>16.61</td>
<td>2.15</td>
</tr>
<tr>
<td></td>
<td>22</td>
<td>12.14</td>
<td>37.09</td>
<td>6.81</td>
</tr>
<tr>
<td></td>
<td>22 × 2</td>
<td>7.03</td>
<td>42.21</td>
<td>11.78</td>
</tr>
<tr>
<td></td>
<td>22 × 4</td>
<td>4.36</td>
<td>38.57</td>
<td>17.48</td>
</tr>
<tr>
<td>15</td>
<td>22 × 2</td>
<td>7.31</td>
<td>52.1</td>
<td>16.12</td>
</tr>
<tr>
<td>27</td>
<td>7.03</td>
<td>42.21</td>
<td>11.78</td>
<td></td>
</tr>
<tr>
<td>33</td>
<td>7.7</td>
<td>38.1</td>
<td>9.89</td>
<td></td>
</tr>
<tr>
<td>47</td>
<td>7.83</td>
<td>22.51</td>
<td>5.6</td>
<td></td>
</tr>
</tbody>
</table>
Create an Inverting Power Supply Using a TPS54202 Buck Converter With Internal Compensation

Figure 14. Bode Plot Measurement Result
Figure 15 and Figure 16 show comparisons of the load transient waveforms from 0.4 A to 0.8 A. Table 2 shows that there are some deviations from the theoretical calculation, due to the DC bias rating and ESR-frequency curve of the ceramic capacitors. From Table 2, you can see that when $C_{\text{OUT}}$ is increased, the cross frequency decreases and the phase margin first increases and then decreases. Also, the gain margin increases too. When you increase $L$, the cross frequency almost does not change, and the phase margin and gain margin decrease significantly. Figure 15 shows that too small a $C_{\text{OUT}}$ creates a high cross frequency, but also a lack of phase margin. Figure 16 shows that too large an $L$ creates a poor phase margin.

Figure 15. Load Transient, $L = 27 \, \mu\text{H}$
Experimental Results

Copyright © 2018, Texas Instruments Incorporated

Create an Inverting Power Supply Using a TPS54202 Buck Converter With Internal Compensation

Figure 16. Load Transient, C = 22 µF × 2
Figure 17 to Figure 19 show the steady state of the Buck-Boost converter, which shows that the output ripples are small when the load is 0 A, 0.4 A, and 0.8 A. Also, while the load is light, the converter works at Eco-Mode which increases the efficiency significantly.

Figure 17. Output Voltage Ripple, $I_{\text{load}} = 0$ A
Create an Inverting Power Supply Using a TPS54202 Buck Converter With Internal Compensation

Figure 18. Output Voltage Ripple, $I_{load} = 0.4$ A

Figure 19. Output Voltage Ripple, $I_{load} = 0.8$ A
5 Summary

The TPS54202 buck converter can be configured as an inverting buck boost converter to generate a negative output voltage. This application report explains, due to the internal compensation, how to select an applicable LC value and other external components. Measured data from the example design is provided. This application report also applies to the TPS54302 and TPS54202H devices.
6 References

2. Texas Instruments, *Understanding Buck-Boost Power Stages in Switch Mode Power Supplies*
3. Texas Instruments, *Using the TPS54335A to Create an Inverting Power Supply, Milo Zhu*
4. Texas Instruments, *TPS54202 4.5-V to 28-V Input, 2-A Output, EMI Friendly Synchronous Step Down Converter Data Sheet*
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated (‘TI”) technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include, without limitation, TI’s standard terms for semiconductor products http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated