# Application Report Loop Response Considerations in Peak Current Mode Buck Converter Design

# **TEXAS INSTRUMENTS**

### Neal Zhang, Daniel Li

### ABSTRACT

The internal loop compensated Peak Current Mode (PCM) buck converter is popular. The loop response is good for normal inductor and output capacitor design, but improper inductor and output capacitor values can lead to instability or bad transient performance. This application report details the PCM buck converter, analyzes the stability constraint, and provides a simple equation to calculate bandwidth and phase margin of the converter.

The model proposed in this application report is introduced in Section 1. Section 2 provides peak current mode loop modeling. The inside current loop is simplified as a single pole. The overall loop response transfer function is obtained. The inductor and output capacitor design limits are derived considering loop response. At the end of this section, the equation to calculate bandwidth and phase margin is provided. In Section 3, the inductor and output capacitor is designed step-by-step considering loop response. The theory is verified by simulation and bench measurement results.

# **Table of Contents**

| 1 Introduction                         | 2  |
|----------------------------------------|----|
| 2 Peak Current Mode Loop Modeling      |    |
| 3 Inductor and Output Capacitor Design | 8  |
| 4 Summary                              |    |
| 5 References                           |    |
| 6 Revision History                     | 12 |

# **List of Figures**

| Figure 2-1. Simplified Schematic for PCM Buck Converter                     | 3    |
|-----------------------------------------------------------------------------|------|
| Figure 2-2. Overall Control Implementation                                  | 3    |
| Figure 2-3. Bode Plot Model for PCM Buck Converter                          | 6    |
| Figure 3-1. TPS560430XF Design With 5-V Output                              | 9    |
| Figure 3-2. Schematic of A Simplified SIMPLIS Model                         | .10  |
| Figure 3-3. Bode Plot Simulation Result at $V_{IN}$ = 12 V, $I_{O}$ = 0.6 A | . 10 |
| Figure 3-4. Bode Plot Test Result at $V_{IN}$ = 12 V, $I_O$ = 0.6 A         | . 11 |

# List of Tables

| Table 3-1. Design Example Specification                                      | 8  |
|------------------------------------------------------------------------------|----|
| Table 3-2. Calculation, Simulation, and Bench Measurement Results Comparison | 11 |

### Trademarks

All trademarks are the property of their respective owners.



# **1** Introduction

The TPS560430 regulator is an easy-to-use synchronous step-down DC/DC converter operating from 4-V to 36-V supply voltage. It is capable of delivering up to 600-mA DC load current in a very small solution size. The family has different versions applicable for different applications, 1.1-MHz and 2.1-MHz switching frequency, PFM and FPWM, adjustable and fixed output voltage. The device is suitable for a wide range of applications from industrial to automotive for power conditioning from an unregulated source. The TPS560430 employs peak-current mode control with internal loop compensation, which reduces design time, and requires few external components.

A lot of PCM loop models are available for system design. The most popular model is provided in [2]. The model predicted the sample and hold effects in the current loop, while using a three-terminal switch model to calculate power stage small signal model. Using this method, a simplified loop model is provided in [3], and an equivalent circuit is obtained to simulate the loop response. However, if all of the models require simulation tools to draw the bode plot, then find a crossover frequency and phase margin based on the bode plot. Besides, the transfer function of inner current loop is quite complex, making it hard to understand how it impacts the whole loop response. In this document, a simple equation is provided to calculate bandwidth. The phase margin is obtained by simplifying the inside current loop as a single pole. The inner current loop stability criteria can be obtained based on the model. Each zero and pole in the model has a clear physical meaning, making it easy to analyze the impact of each component value on the loop response. The inductor and output capacitor design procedure of the internally compensated PCM buck converter is given using the model. The model accuracy is verified by both simulation and bench measurement results.



# 2 Peak Current Mode Loop Modeling

# 2.1 Overall Control Block Diagram and Transfer Function Derivation

Figure 2-1 shows the simplified schematic for the PCM buck converter.



Figure 2-1. Simplified Schematic for PCM Buck Converter



Figure 2-2. Overall Control Implementation

Figure 2-2 shows the overall control block model where:

- G<sub>di</sub>(s) is the duty cycle to i<sub>L</sub> transfer function.
- Z<sub>O</sub>(s) is the transfer function of output impedance.
- G<sub>div</sub>(s) is the gain of the feedback resistor network.
- G<sub>EA</sub>(s) is the transfer function of the error amplifier with certain compensation.
- F<sub>m</sub> is the gain of PCM PWM comparator.
- R<sub>i</sub> is the current sensing resistor.
- He(s) is the transfer function model of inductor current sampling-hold effect.

Equation 1 shows the transfer function from the inductor current to the output voltage.

$$Z_{o}(s) = \frac{v_{o}(s)}{i_{L}(s)} = R_{o} \frac{1 + sR_{ESR}C_{o}}{1 + s(R_{ESR} + R_{o})C_{o}}$$
(1)

 $G_{di}(s)$  is the duty cycle to  $i_L$  transfer function.

$$G_{di}(s) = \frac{\hat{i}_{L}(s)}{\hat{d}(s)} = \frac{V_{IN}(1 + sC_{O}R_{O})}{R_{O} + sL + s^{2}LC_{O}R_{O}}$$

The internal loop compensation is designed so that the crossover frequency is much higher than the corner frequency,  $1/(2\pi\sqrt{LC_0})$ . For crossover frequency and higher frequency, Equation 2 can be simplified as Equation 3.

(2)



$$G_{di}(s) = \frac{\hat{i}_{L}(s)}{\hat{d}(s)} \approx \frac{V_{IN}}{sL}$$
(3)

The sensed inductor current, external ramp, and the output of error amplifier  $V_{COMP}$  are compared, which determines when to turn off the high side MOSFET, hence the duty cycle is determined.  $F_m$  is the comparator gain.  $f_{SW}$  is the switching frequency.  $S_n$  is the on-time slope of the sensed-current waveform and  $S_e$  is the external ramp slope.

$$F_{m} = \frac{f_{SW}}{S_{n} + S_{e}}$$
(4)

where

4

 $S_{n} = R_{i} \frac{V_{IN} - V_{O}}{L}$  $S_{e} = V_{Se} \times f_{SW}$ 

 $H_e(s)$  is the transfer function model of inductor current sampling-hold effect. [2] 2:

$$H_{e}(s) = \frac{\frac{s}{f_{SW}}}{e^{s_{f_{SW}}} - 1} \approx 1 - \frac{s}{2f_{SW}} + \frac{s^{2}}{(\pi f_{SW})^{2}}$$
(5)

Loop Response Considerations in Peak Current Mode Buck Converter Design

Peak Current Mode Loop Modeling

Equation 6 shows the transfer function of the feedback.

$$G_{div}\left(s\right) = \frac{v_{FB}\left(s\right)}{v_{O}\left(s\right)} = \frac{V_{REF}}{V_{O}}$$
(6)

Equation 7 shows the transfer function of the error amplifier with certain compensation.

$$G_{EA}(s) = \frac{v_{COMP}(s)}{\hat{r}} = \frac{G_{m}}{C_{COMP}} \frac{1 + sR_{COMP}C_{COMP}}{s(1 + sR_{COMP}C_{O\_EA})}$$
(7)

### 2.2 Inside Current Loop Model

۸

Based on Equation 3 to Equation 5 and Figure 2-2, the transfer function from control to inductor current is G<sub>ci</sub>(s):

$$G_{ci}(s) = \frac{i_{L}(s)}{v_{COMP}(s)} = \frac{1}{R_{i}} \frac{1}{1 + s \times \left[\frac{V_{Se}f_{SW}L + (0.5V_{IN} - V_{O})R_{i}}{V_{IN}R_{i}f_{SW}}\right] + s^{2} \times \frac{1}{(\pi f_{SW})^{2}}$$
(8)

For PCM buck converter, the crossover frequency is much smaller than half switching frequency, so around crossover frequency Equation 8 can be simplified as Equation 9. The inside current loop is simplified as a single pole, which is very helpful for the loop response analysis of PCM buck converter.

$$G_{ci}(s) = \frac{i_{L}(s)}{v_{COMP}(s)} = \frac{1}{R_{i}} \frac{1}{1 + s \times \left[\frac{V_{se}f_{SW}L + (0.5V_{IN} - V_{o})R_{i}}{V_{IN}R_{i}f_{SW}}\right]}$$
(9)

If the inside current loop  $G_{ci}(s)$  is not stable, subharmonic oscillation occurs. A system is stable as long as each of the poles of the closed loop transfer function lies in the left half plane. The minimum inductor value is calculated to prevent subharmonic oscillation:

$$L > \frac{R_{i} \left(V_{O} - 0.5 V_{IN}\right)}{V_{Se} f_{SW}}$$
(10)

#### 2.3 Overall Loop Model

 $f_{Z\_EA}$  and  $f_{P\_EA}$  are zeros and poles introduced by the error amplifier with certain compensation.  $f_{Z\_OUT}$  and  $f_{P\_OUT}$  are zeros and poles introduced by the output capacitor and load.  $f_{P\_ci}$  is the pole introduced by the inside current loop. Based on Equation 1, Equation 6, Equation 7, and Equation 9, the open loop transfer function L(s) around crossover frequency is obtained:

$$L(s) = Z_{O}(s) \times G_{div}(s) \times G_{EA}(s) \times G_{ci}(s) = K \frac{\left(1 + \frac{s}{2\pi f_{Z_{EA}}}\right) \times \left(1 + \frac{s}{2\pi f_{Z_{OUT}}}\right)}{s \times \left(1 + \frac{s}{2\pi f_{P_{EA}}}\right) \times \left(1 + \frac{s}{2\pi f_{P_{OUT}}}\right) \times \left(1 + \frac{s}{2\pi f_{P_{OUT}}}\right)}$$
(11)



#### where

$$\begin{split} \mathsf{K} &= \frac{\mathsf{R}_{\mathsf{O}}\mathsf{V}_{\mathsf{REF}}\mathsf{G}_{\mathsf{m}}}{\mathsf{R}_{\mathsf{i}}\mathsf{V}_{\mathsf{O}}\mathsf{C}_{\mathsf{COMP}}} \\ \mathsf{f}_{\mathsf{Z}\_\mathsf{EA}} &= \frac{1}{2\pi\mathsf{R}_{\mathsf{COMP}}\mathsf{C}_{\mathsf{COMP}}} \\ \mathsf{f}_{\mathsf{P}\_\mathsf{EA}} &= \frac{1}{2\pi\mathsf{R}_{\mathsf{COMP}}\mathsf{C}_{\mathsf{O}\_\mathsf{EA}}} \\ \mathsf{f}_{\mathsf{P}\_\mathsf{Ci}} &= \frac{\mathsf{V}_{\mathsf{IN}}\mathsf{R}_{\mathsf{i}}\mathsf{f}_{\mathsf{SW}}}{2\pi\!\left[\mathsf{V}_{\mathsf{Se}}\mathsf{f}_{\mathsf{SW}}\mathsf{L} + \left(0.5\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{O}}\right)\mathsf{R}_{\mathsf{i}}\right]} \\ \mathsf{f}_{\mathsf{Z}\_\mathsf{OUT}} &= \frac{1}{2\pi\mathsf{R}_{\mathsf{ESR}}\mathsf{C}_{\mathsf{O}}} \\ \mathsf{f}_{\mathsf{P}\_\mathsf{OUT}} &= \frac{1}{2\pi\!\left(\mathsf{R}_{\mathsf{ESR}} + \mathsf{R}_{\mathsf{O}}\right)\!\mathsf{C}_{\mathsf{O}}} \end{split}$$

### 2.4 Inductor and Output Capacitor Design Limits

Figure 2-3 shows the Bode plot with proper inductor and output capacitor design.  $f_c \gg f_{P_OUT}$ ,  $f_c \gg f_{Z_EA}$ ,  $f_c \ll f_{P_EA}$ ,  $f_c \ll f_{P_Ci}$ ,  $f_c \ll f_{Z_OUT}$ 



Figure 2-3. Bode Plot Model for PCM Buck Converter

The gain curve must go across 0 dB with a -20 dB/dec slew rate, so that the phase margin is enough. The zero introduced by the compensation network  $f_{Z\_EA}$  cancels the pole of output impedance  $f_{P\_OUT}$ , and they are placed far before crossover frequency:  $f_{P\_OUT} \ll f_c$ ,  $f_{Z\_EA} \ll f_c$ . The parasitic capacitor of error amplifier  $C_{O\_EA}$  is quite small, so  $f_{P\_EA} \gg f_c$ .

If L is too large, the pole introduced by the current loop  $f_{P_ci}$  is smaller than the crossover frequency  $f_c$ . The gain curve goes across 0 dB with a -40 dB/dec slew rate, and the phase margin is not enough. Besides, the loop response is influenced by  $V_{IN}$  since  $f_{P_ci}$  is influenced by  $V_{IN}$ . To prevent that from happening, L must be properly designed to ensure  $f_{P_ci} \gg f_c$ . Equation 12 calculates the maximum inductor value.

$$L \ll \frac{V_{IN}R_{i}}{2\pi f_{c}V_{Se}} + \frac{R_{i}(V_{O} - 0.5V_{IN})}{V_{Se}f_{SW}}$$
(12)

If the Equivalent Series Resistance (ESR) of output capacitor is too large, the zero introduced by the output capacitor  $f_{Z OUT}$  is smaller than the crossover frequency  $f_c$ . The gain curve has a 0 dB/dec slew rate after



 $f_{Z\_OUT}$ , which makes the crossover frequency too large. Some high frequency poles introduced by the parasitic parameters in the IC influence the phase margin, and the phase margin is not enough. To prevent that, ESR of the output capacitor must be properly designed to ensure  $f_{Z\_OUT} \gg f_c$ . Equation 13 calculates the maximum ESR.

$$R_{ESR} << \frac{1}{2\pi f_c C_o}$$
<sup>(13)</sup>

### 2.5 The Equation to Calculate Bandwidth and Phase Margin

From Equation 11 and considering  $f_c \gg f_{P\_OUT}$ ,  $f_c \gg f_{Z\_EA}$ ,  $f_c \ll f_{P\_EA}$ ,  $f_c \ll f_{P\_Ci}$ , and  $f_c \ll f_{Z\_OUT}$ , the magnitude of open loop transfer function at crossover frequency  $f_c$  is shown in Equation 14.

$$\left| \mathsf{L}(\mathsf{j}2\pi\mathsf{f}_{\mathsf{C}}) \right| = \mathsf{K} \frac{\left| 1 + \mathsf{j}\frac{\mathsf{f}_{\mathsf{C}}}{\mathsf{f}_{\mathsf{Z}\_\mathsf{E}\mathsf{A}}} \right| \times \left| 1 + \mathsf{j}\frac{\mathsf{f}_{\mathsf{C}}}{\mathsf{f}_{\mathsf{Z}\_\mathsf{OUT}}} \right|}{2\pi\mathsf{f}_{\mathsf{c}} \times \left| 1 + \mathsf{j}\frac{\mathsf{f}_{\mathsf{C}}}{\mathsf{f}_{\mathsf{P}\_\mathsf{C}\mathsf{I}}} \right| \times \left| 1 + \mathsf{j}\frac{\mathsf{f}_{\mathsf{C}}}{\mathsf{f}_{\mathsf{P}\_\mathsf{OUT}}} \right|} \times \left| 1 + \mathsf{j}\frac{\mathsf{f}_{\mathsf{C}}}{\mathsf{f}_{\mathsf{P}\_\mathsf{OUT}}} \right|} \right| \approx \mathsf{K} \times \frac{\frac{\mathsf{f}_{\mathsf{C}}}{\mathsf{f}_{\mathsf{Z}\_\mathsf{E}\mathsf{A}}}}{2\pi\mathsf{f}_{\mathsf{c}} \times \frac{\mathsf{f}_{\mathsf{C}}}{\mathsf{f}_{\mathsf{P}\_\mathsf{OUT}}}} = 1$$

$$(14)$$

Considering  $R_{ESR} \ll R_{O}$ , the crossover frequency  $f_{c}$  is obtained: Equation 15

$$f_{c} = \frac{V_{REF} G_{m} R_{COMP}}{2\pi V_{O} R_{i} C_{O}}$$
(15)

Phase margin is the phase of open loop transfer function at f<sub>c</sub> minus -180°: Equation 16

PhaseMargin

$$=90^{\circ} - \arctan\left(2\pi f_{c}R_{o}C_{o}\right) \times \frac{180^{\circ}}{\pi} + \arctan\left(2\pi f_{c}R_{COMP}C_{COMP}\right) \times \frac{180^{\circ}}{\pi}$$
$$-\arctan\left(2\pi f_{c}R_{COMP}C_{o_{EA}}\right) \times \frac{180^{\circ}}{\pi} - \arctan\left(\frac{2\pi f_{c}\left[V_{Se}f_{SW}L + \left(0.5V_{IN} - V_{o}\right)R_{I}\right]}{V_{IN}R_{I}f_{SW}}\right) \times \frac{180^{\circ}}{\pi}$$
$$+\arctan\left(2\pi f_{c}R_{ESR}C_{o}\right) \times \frac{180^{\circ}}{\pi}$$
(16)

# 3 Inductor and Output Capacitor Design

In this section, the inductor and output capacitor is designed in a practical application using TPS560430XF. The loop response is considered during the process. Table 3-1 lists the design specifications.

| V <sub>IN</sub> (V)          | V <sub>o</sub> (V) | I <sub>O</sub> (A) | I <sub>O_min</sub> (A) | f <sub>SW</sub> (kHz) | OUTPUT RIPPLE<br>(mV) | V <sub>REF</sub> (V) |
|------------------------------|--------------------|--------------------|------------------------|-----------------------|-----------------------|----------------------|
| 7 V to 36 V, typical<br>12 V | 5                  | 0.6                | 0.1                    | 1100                  | < 30                  | 1                    |

### Table 3-1. Design Example Specification

### 3.1 Inductor Design

Equation 17 calculates the value of the output conductor. KIND is a coefficient that represents the amount of inductor ripple current relative to the maximum output current of the device. A reasonable value of K<sub>IND</sub> is 0.2 – 0.4. Since the ripple current increases with the input voltage, the maximum input voltage is used to calculate the minimum inductance  $L_{MIN}$ , while  $K_{IND}$  = 0.4 is selected. The minimum inductor value is calculated to be 16.3  $\mu$ H. Choose the nearest standard inductor: L= 18 µH.

$$L_{min} = \frac{V_{IN_{max}} - V_{O}}{I_{O} \times K_{IND}} \times \frac{V_{O}}{V_{IN_{max}} \times f_{SW}}$$
(17)

From Equation 12, the maximum inductor value is calculated to get enough phase margin. Three times margin is suggested and the limit is Equation 18 with the TPS560430 internal parameter. If you assume the target crossing over frequency  $f_c$  is about 20 kHz, then the result is L < 40  $\mu$ H at the minimum V<sub>IN</sub>. The selected 18- $\mu$ H inductor meets the requirement.

$$L < \frac{1}{3} \left[ \frac{V_{IN}}{2\pi f_{c} \times 0.476} + \frac{\left(V_{O} - 0.5V_{IN}\right)}{f_{SW} \times 0.476} \right]$$
(18)

The TPS560430 is protected from over-current conditions by the cycle-by-cycle current limit. To prevent inductor saturation in case of short circuit conditions, the inductor saturation current must be greater than the device maximum peak current limit, which is 1.4 A for the TPS560430.

### 3.2 Output Capacitor Design

The output capacitor is designed based on output ripple and loop response. The output voltage ripple is composed of two parts. One is caused by the inductor current ripple going through the ESR of the output capacitor, see Equation 19. The other is caused by the inductor current ripple charging and discharging the output capacitor, see Equation 20. The target output ripple is 30 mV, so  $\Delta V_O$  <sub>ESR</sub> < 30 mV and  $\Delta V_O$  <sub>C</sub> < 30 mV, then  $R_{ESR}$  < 125 m $\Omega$  and  $C_O$  > 0.91  $\mu$ F.

$$\Delta V_{O\_ESR} = I_{O} \times K_{IND} \times R_{ESR}$$
<sup>(19)</sup>

$$\Delta V_{o_{C}} = \frac{I_{o} \times K_{IND}}{8 \times f_{SW} \times C_{o}}$$
<sup>(20)</sup>

From Equation 13, the maximum ESR value is calculated to get a reasonable crossover frequency and enough phase margin. If you assume the target crossing over frequency f<sub>c</sub> is about 20 kHz, then the result is  $R_{ESR} \ll$ 612 mΩ. Three times margin is suggested and the result is  $R_{ESR}$  < 204 mΩ.

Output capacitor value determines loop response in internally compensated PCM buck converters, as Equation 15 and Equation 16. With TPS560430 internal parameter, the calculation equation is as Equation 21 and Equation 22. The target f<sub>c</sub> is about 20 kHz, so C<sub>O</sub> is about 15 µF. Consider of derating, one 22-µF, 16-V ceramic capacitor with 4-m $\Omega$  ESR is used. The capacitance after derating is 13 µF: C<sub>0</sub> = 13 µF, R<sub>ESR</sub> = 4 m $\Omega$ . The

crossover frequency is  $f_c = 23.4$  kHz and the phase margin is calculated as  $64.2^{\circ}$  at  $V_{IN} = 12$  V,  $I_O = 0.6$  A. The equation also indicates that the worst phase margin happens at minimum  $V_{IN}$  and minimum  $I_O$ , while the calculation result is  $59.2^{\circ}$  at  $V_{IN} = 7$  V,  $I_O = 0.1$  A. They meet design specs.

$$f_{c} = \frac{9.54}{2\pi V_{O}C_{O}}$$
 (21)

PhaseMargin

### 3.3 Simulation and Bench Verification

Figure 3-1 shows the schematic for bench verification. SIMPLIS is used to simulate the loop response as shown in Figure 3-2. Figure 3-3 and Figure 3-4 are the loop responses from the SIMPLIS simulation and bench test under  $V_{IN}$  = 12 V,  $V_O$  = 5 V,  $I_O$  = 0.6 A, and  $f_{SW}$  = 1.1 MHz. Table 3-2 compares the calculation results, simulation results, and bench measurement at different  $V_{IN}$ . It can be seen that the proposed model in this application report is accurate.



Copyright © 2018, Texas Instruments Incorporated

Figure 3-1. TPS560430XF Design With 5-V Output





Figure 3-2. Schematic of A Simplified SIMPLIS Model









Figure 3-4. Bode Plot Test Result at  $V_{IN}$  = 12 V,  $I_O$  = 0.6 A

|                     |                    | CALCULATION RESULTS  |                     | SIMULATIO            | N RESULTS           | BENCH MEA            | SUREMENT            |
|---------------------|--------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|
| V <sub>IN</sub> (V) | I <sub>O</sub> (A) | f <sub>c</sub> (kHz) | PHASE<br>MARGIN (°) | f <sub>c</sub> (kHz) | PHASE<br>MARGIN (°) | f <sub>c</sub> (kHz) | PHASE<br>MARGIN (°) |
| 7                   | 0.1                | 23.4                 | 59.2                | 22.8                 | 61.3                | 23.6                 | 58.4                |
| 7                   | 0.6                | 23.4                 | 62.2                | 22.7                 | 64.4                | 24.7                 | 61.7                |
| 12                  | 0.1                | 23.4                 | 61.2                | 22.9                 | 62.8                | 24.6                 | 60.3                |
| 12                  | 0.6                | 23.4                 | 64.2                | 22.8                 | 65.9                | 25.1                 | 64                  |
| 36                  | 0.1                | 23.4                 | 63                  | 22.9                 | 64.3                | 23.7                 | 61.1                |
| 36                  | 0.6                | 23.4                 | 66                  | 22.9                 | 67.4                | 23.9                 | 66.3                |

|  | Table 3-2. Calculation | Simulation | , and Bench | Measurement | Results | Comparison |
|--|------------------------|------------|-------------|-------------|---------|------------|
|--|------------------------|------------|-------------|-------------|---------|------------|



# 4 Summary

For an internally compensated, peak current mode buck converter, consider the loop response when designing inductor and output capacitor. This application report simplifies the inside current loop as a single pole, provides the constraint to ensure loop stability, and gives out an equation to calculate bandwidth and phase margin. The inductor and output capacitor is designed step-by-step considering loop response. The theory is verified by simulation and bench measurement results.

# **5** References

- 1. Texas Instruments, TPS560430 4-V to 36-V, 600-mA Synchronous Step-Down Converter Data Sheet
- 2. R.B. Ridley, A New Small-Signal Model for Current-Mode Control, PhD Dissertation, Virginia Polytechnic Institute and State University, November, 1990.
- 3. Texas Instruments, TPS65270 Loop Compensation Design Consideration Application Report
- 4. Texas Instruments, How to Evaluate the Maximum Inductor in an Internal Compensation PCM Buck Converter Application Report

# **6 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (April 2019) to Revision B (August 2021)                        | Page    |
|-----------------------------------------------------------------------------------------|---------|
| Updated the numbering format for tables, figures and cross-references throughout the do | cument2 |
| Changes from Revision * (July 2018) to Revision A (April 2019)                          | Page    |
| Edited application report for clarity                                                   | 1       |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated