ADC08D1000, ADC08D1500, ADC10DL065, ADC12DL040, ADC12DL065, ADC12QS065, LMH6550, LMH6551, LMH6703

*Understanding High-Speed Signals, Clocks, and Data Capture*

Literature Number: SNAA121
As today's data conversion sample rates for analog-to-digital converters are moving into the Giga Samples Per Second (GSPS) range, systems need to be capable of such high conversion rates and the supporting analog components have to generate and amplify high-frequency signals. In addition to the analog signal path, the circuit areas that the designer should thoroughly understand are the sampling clock and the capturing of digital data at high bit rates. This issue of the Signal Path Designer will provide suggested solutions for these two key areas. The following information is particularly relevant for systems that require high-performance ADCs.

Clock Sources

One of the most important sub-circuits within a high-speed data conversion system is the clock source. This is because the timing accuracy of the clock signal can directly affect the dynamic performance of the ADC. To minimize this influence, an ADC clock source must exhibit very low levels of timing jitter or phase noise. If this factor is not considered when choosing a clock circuit, the system could deliver poor dynamic performance irrespective of the quality of the front-end analog input circuitry or ADC. A perfect clock will always deliver edge transitions at precise time intervals. In practice, clock edges will arrive at continuously varying intervals. As a result of this timing uncertainty,
High-Performance Solutions for Medical Imaging

Simplified Positron-Emission Tomography (PET) Scanner Block Diagram

High-Speed ADCs for Medical Imaging

<table>
<thead>
<tr>
<th>Product ID</th>
<th>Resolution</th>
<th>Speed (MSPS)</th>
<th>Supply Voltage (V)</th>
<th>Power (mW)</th>
<th>SFDR (dB)</th>
<th>THD (dB)</th>
<th>ENOB (bit)</th>
<th>SNR (dB)</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC10065</td>
<td>10 bit</td>
<td>68</td>
<td>3.3 V</td>
<td>2.0</td>
<td>60</td>
<td>66</td>
<td>7.5</td>
<td>7.5</td>
<td>SOIC-8</td>
</tr>
<tr>
<td>ADC10080</td>
<td>10 bit</td>
<td>68</td>
<td>3.3 V</td>
<td>2.0</td>
<td>60</td>
<td>66</td>
<td>7.5</td>
<td>7.5</td>
<td>SOIC-8</td>
</tr>
<tr>
<td>ADC1201SHB</td>
<td>12-bit dual</td>
<td>68</td>
<td>3.3 V</td>
<td>2.0</td>
<td>60</td>
<td>66</td>
<td>7.5</td>
<td>7.5</td>
<td>SOIC-8</td>
</tr>
<tr>
<td>ADC1202BH</td>
<td>12-bit dual</td>
<td>68</td>
<td>3.3 V</td>
<td>2.0</td>
<td>60</td>
<td>66</td>
<td>7.5</td>
<td>7.5</td>
<td>SOIC-8</td>
</tr>
<tr>
<td>ADC1202SHB</td>
<td>12-bit dual</td>
<td>68</td>
<td>3.3 V</td>
<td>2.0</td>
<td>60</td>
<td>66</td>
<td>7.5</td>
<td>7.5</td>
<td>SOIC-8</td>
</tr>
<tr>
<td>ADC1202SHB</td>
<td>12-bit dual</td>
<td>68</td>
<td>3.3 V</td>
<td>2.0</td>
<td>60</td>
<td>66</td>
<td>7.5</td>
<td>7.5</td>
<td>SOIC-8</td>
</tr>
<tr>
<td>ADC14040</td>
<td>14-bit</td>
<td>68</td>
<td>3.3 V</td>
<td>2.0</td>
<td>60</td>
<td>66</td>
<td>7.5</td>
<td>7.5</td>
<td>SOIC-8</td>
</tr>
</tbody>
</table>

High-Speed Amplifiers and Comparators for Medical Imaging

<table>
<thead>
<tr>
<th>Product ID</th>
<th>Type</th>
<th>Response Time (μs)</th>
<th>Rise/ Fall (ns)</th>
<th>IOV (V)</th>
<th>CMRR (dB)</th>
<th>Output Current (mA)</th>
<th>Voltage Range (V)</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMV2219</td>
<td>7.5ns 2.5 V to 3.3 V comparator (ICMOS)</td>
<td>5.5</td>
<td>0.2</td>
<td>0-2V to 3.3V</td>
<td>Push-pull</td>
<td>200</td>
<td>120</td>
<td>SOIC-28</td>
</tr>
</tbody>
</table>

---

NEW!

NEW!

NEW!
the signal-to-noise ratio of a sampled waveform can be compromised by the data conversion process. The maximum clock jitter that can be tolerated from all jitter sources before the noise due to jitter exceeds the quantization noise (1/2 LSB). This is defined from the following equation:

$$T_{j(rms)} = \frac{V_{IN(p-p)}}{V_{INFSR}} \times \frac{1}{(2^{(N+1)} \times \pi \times f_{in})}$$

If the Input Voltage ($V_{IN}$) is optimized to equal the full scale range of the ADC ($V_{INFSR}$), then the jitter requirement becomes a factor of the ADC’s resolution ($N$ bits) and the input frequency being sampled ($f_{in}$).

For input frequencies up to the Nyquist rate (500 MHz for a 1 GSPS conversion rate), the total jitter requirement would be:

$$T_{j(rms)} = 1 \times \frac{1}{(2^{(8+1)} \times \pi \times 500 \times 10^6)}$$

$$T_{j(rms)} = 1.2 \text{ ps}$$

This value represents the total jitter from all sources. A source of jitter that can be accounted for within the ADC device itself is called the aperture jitter. This is a timing uncertainty associated with the input sample and hold circuit of the device and should be considered when determining the maximum allowable clock jitter of the clock source.

Clock Circuit Jitter =

$$\text{SORT} \cdot T_{j(rms)} - (\text{ADC Aperture Jitter})$$

Using the ADC08D1000 as an example, the aperture jitter is given in the datasheet as 0.4 ps, this value tightens the jitter specification for the ADC clock to ~1.1 ps.

However, simply matching an oscillator’s performance to the requirements specification may not be enough to obtain the expected result when used in the data conversion system. This is because frequency components that exist alongside the fundamental also play a significant role. It is therefore important to examine the clock signal with a spectrum analyzer and make sure that the energy associated with the fundamental frequency is not spread over too wide a range. Spurs that extend to higher frequencies may be visible and will also have a direct impact on jitter performance.

Figure 1 compares an example of a poor performance clock signal alongside the frequency spectrum that would be expected from a good, clean low-jitter clock source.

Figure 2 shows the recommended clock circuit for the ADC08D1000. It consists of a Phase Locked Loop (PLL) device (LMX2312) connected to a Vari-L Voltage Controlled Oscillator (VCO). The PLL and VCO maintains the required signal to noise ratio (46 dB) for the ADC08D1000 product up to the Nyquist input frequency. The FFT plot in Figure 3 shows the dynamic performance of the ADC when clocked at 1 GSPS.
Signal-Path Solutions for Test and Measurement

Simplified Oscilloscope

8-bit 1-3 GSPS ADC Family Performance (typical)
- 7.3 to 7.5 Effective Number of Bits (ENOB) at Nyquist
- 1.75 GHz full power bandwidth
- Bit error rate $10^{-18}$
- DNL $\pm0.25$ LSB
- Crosstalk -71 dB
- Operating power of only 1W to 1.8W (no heat sink required)

Features
- Interleaved dual-edge sampling (DES) mode enables up to 3.4 GSPS operation
- Choice of single or dual data rate output clocking
- Multiple ADC synchronization capability
- Serial interface for extended control (gain, offset)
- Demultiplexed LVDS outputs simplify data capture

Clock Generator

Product ID | Description
--- | ---
ADC081000 | 8-Bit, 1 GSPS
ADC081500 | 8-Bit, 1.5 GSPS
ADC08D500 | 8-Bit, dual, 500 MSPS (1 GSPS in DES mode)
ADC08D1000 | 8-Bit, dual, 1 GSPS (2 GSPS in DES mode)
ADC08D1500 | 8-Bit, dual, 1.5 GSPS (3 GSPS in DES mode)

Step Response

2x16b 4
1 input, 2 GSPS interleaved operation

2x16b 4
1 input, 2 GSPS interleaved operation
Simplified Receiver Path

Applications:
- Spectrum analyzer
- Radar system
- Microwave links
- Wireless infrastructure

Local Oscillator PLLatinum™ Frequency Synthesizers

<table>
<thead>
<tr>
<th>Product ID</th>
<th>Type</th>
<th>Frequency Range</th>
<th>Normalized Phase Noise</th>
<th>Phase Noise at Offset Frequency</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMX2504</td>
<td>Dual PLL</td>
<td>1.0 - 3.0 GHz</td>
<td>-114 dBc/Hz</td>
<td>-</td>
<td>UTCSP-20, TSOP-20</td>
</tr>
<tr>
<td>LMX2645</td>
<td>Integer-N PLL</td>
<td>0.5 - 3.0 GHz</td>
<td>-112 dBc/Hz</td>
<td>-</td>
<td>UTCSP-20, TSOP-20</td>
</tr>
<tr>
<td>LMX2646</td>
<td>Fractional-N PLL</td>
<td>0.5 - 3.0 GHz</td>
<td>-114 dBc/Hz</td>
<td>-</td>
<td>UTCSP-20, TSOP-20</td>
</tr>
<tr>
<td>LMX2547</td>
<td>Integer-N Single PLL</td>
<td>0.5 - 2.7 GHz</td>
<td>-112 dBc/Hz</td>
<td>-</td>
<td>UTCSP-18, TSOP-16</td>
</tr>
</tbody>
</table>

ADCs for Test and Measurement

<table>
<thead>
<tr>
<th>Product ID</th>
<th>Resolution</th>
<th>Speed (MSPS)</th>
<th>Supply Voltage (V)</th>
<th>Power (mW)</th>
<th>SFDR (dB)</th>
<th>THD (dB)</th>
<th>ENOB (bit)</th>
<th>SNR (dB)</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC08D1000</td>
<td>8-bit dual</td>
<td>1000</td>
<td>1.9</td>
<td>1600</td>
<td>55</td>
<td>-55</td>
<td>7.4</td>
<td>47</td>
<td>LQFP-128 Exp. Pad</td>
</tr>
<tr>
<td>ADC08D1500</td>
<td>8-bit dual</td>
<td>1500</td>
<td>1.9</td>
<td>1800</td>
<td>53</td>
<td>-53</td>
<td>7.1</td>
<td>45</td>
<td>LQFP-128 Exp. Pad</td>
</tr>
</tbody>
</table>

Amplifiers and Comparators for Test and Measurement

<table>
<thead>
<tr>
<th>Product ID</th>
<th>Type</th>
<th>Gain (dB)</th>
<th>Input Voltage (V)</th>
<th>Dc Gm (mS)</th>
<th>Noise (nV/√Hz)</th>
<th>Power (mW)</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMH6500</td>
<td>800 MHz, unity gain stable, VFB op amp</td>
<td>400</td>
<td>330</td>
<td>120</td>
<td>100</td>
<td>0.001</td>
<td>SOT-23</td>
</tr>
<tr>
<td>LMH6500</td>
<td>12-bit</td>
<td>300</td>
<td>300</td>
<td>120</td>
<td>0.001</td>
<td>0.2</td>
<td>SOT-23</td>
</tr>
</tbody>
</table>

ADCS for Test and Measurement

<table>
<thead>
<tr>
<th>Product ID</th>
<th>Resolution</th>
<th>Speed (MSPS)</th>
<th>Supply Voltage (V)</th>
<th>Power (mW)</th>
<th>SFDR (dB)</th>
<th>THD (dB)</th>
<th>ENOB (bit)</th>
<th>SNR (dB)</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC08D1000</td>
<td>8-bit dual</td>
<td>1000</td>
<td>1.9</td>
<td>1600</td>
<td>55</td>
<td>-55</td>
<td>7.4</td>
<td>47</td>
<td>LQFP-128 Exp. Pad</td>
</tr>
<tr>
<td>ADC08D1500</td>
<td>8-bit dual</td>
<td>1500</td>
<td>1.9</td>
<td>1800</td>
<td>53</td>
<td>-53</td>
<td>7.1</td>
<td>45</td>
<td>LQFP-128 Exp. Pad</td>
</tr>
</tbody>
</table>

Amplifiers and Comparators for Test and Measurement

<table>
<thead>
<tr>
<th>Product ID</th>
<th>Type</th>
<th>Gain (dB)</th>
<th>Input Voltage (V)</th>
<th>Dc Gm (mS)</th>
<th>Noise (nV/√Hz)</th>
<th>Power (mW)</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMH6500</td>
<td>800 MHz, unity gain stable, VFB op amp</td>
<td>400</td>
<td>330</td>
<td>120</td>
<td>100</td>
<td>0.001</td>
<td>SOT-23</td>
</tr>
<tr>
<td>LMH6500</td>
<td>12-bit</td>
<td>300</td>
<td>300</td>
<td>120</td>
<td>0.001</td>
<td>0.2</td>
<td>SOT-23</td>
</tr>
</tbody>
</table>

Applications:
- Spectrum analyzer
- Radar system
- Microwave links
- Wireless infrastructure
using the circuit in Figure 2 to sample an input frequency of 489 MHz.

Data Capture

Sampling signals at high frequencies (1 GSPS and above) means that the digital output data produced by the conversion has to be stored or at least transferred at very fast speeds. The two key issues when handling a billion conversions a second is that of signal integrity between the digital components in the system and also the rate of data transfer for each clock cycle.

To maximize the signal integrity of the digital outputs, high-speed ADCs use Low Voltage Differential Signaling or LVDS (see Figure 4).

The main advantage of the LVDS signaling method is that high data rates can be reached for a very low power budget. This is achieved through the use of 2 wires for each discrete signal that is to be carried across a circuit board or cable. The voltages on each of these conductors swing in opposite directions and also have a very small amplitude (typically 350 mV) when compared to single-ended signaling such as CMOS or TTL. It is because of the inherent noise immunity of the differential circuit that low voltage swings can be used. This in turn means that the signal frequency can be faster as the rise time is shorter.

The signal lines that carry the differential waveform on a circuit board should be designed to have a characteristic impedance of 100 Ohms (defined by the LVDS standard). These lines are then differentially terminated at the receiver with a 100 Ohm resistor to match the line. A signal voltage is generated across this 100 Ohm resistor by a 3.5 mA current source within the transmitter circuit which provides the 350 mV signal swing for the receiving circuit to detect.
Transmitting the data at high speeds is only half of the problem. Storing the data into a memory array for post processing is also to be considered. The ADC provides a de-multiplexed data output for each of its two channels. Instead of providing a single 8-bit bus running at a data rate equal to the sample rate, the device outputs two consecutive samples simultaneously on two 8-bit data buses. This method reduces the data rate by a half but increases the number of bits. For a 1 GS/s sample rate, the conversion data output from the ADC is 500 MHz. Even at this reduced speed, most discrete or internal FPGA memories would have problems capturing this data reliably. It is therefore beneficial to use a Dual Data Rate (DDR) method where data is presented to the outputs on both the rising and falling edges of the clock. While the data rate remains the same for DDR signaling, the clock frequency is halved again to a more manageable 250 MHz. This frequency is now in the realm of CMOS memory circuits. Before the data can be stored to memory, it requires an intermediate pair of data latches at the input to the FPGA device. The first latch of the pair is clocked using an in-phase data clock, while the second latch is clocked using a signal that is 180 degrees out of phase or an inverted data clock (see Figure 5).

To simplify this clocking requirement, FPGAs come equipped with digital clock managers in the form of PLLs (Phase Locked Loop) or DLLs (Delay Locked Loop). These devices allow clock signals to be generated internally that are phase locked to an input clock, and offer phase delay taps of 0, 90, 180, and 270 degrees. This clock management feature allows a DDR clocking scheme to work effectively by providing a precise 180 degree phase-shifted clock. This in turn allows the incoming data synchronous to the falling edge to be captured reliably into a data latch. After being latched, the incoming data can be transferred to a FIFO memory or Block RAM. From there the data can be easily retrieved by the system microcontroller at a much slower speed for post-capture processing.

Summary

Ultra high-speed data conversion offers many challenges to the system designer. This is truly a mixed-signal environment in which all the sub circuits have to be considered carefully to allow the ADC to deliver the optimum dynamic performance. Clock systems that meet the low jitter requirements can be realized economically using off-the-shelf components. Similarly, FPGAs are available today with many supporting features for systems that include full LVDS support and clock management circuits.
Design Tools

**INTRODUCING...**

**Signal-Path Design Tool**

National's newest online innovation is the Signal-Path Designer toolset on the WEBENCH platform. This unique analog design tool allows you to synthesize an anti-aliasing filter, amplifier selection, and analog-to-digital converter combination that is precisely tailored to your needs.

Once you select a filter, it allows you to choose a matching ADC. Or, you can select an ADC first, then have the tool guide you to selecting the optimal filter to fit the ADC. This fast and easy tool allows you to select the best combination of components that are designed to work together and achieve your system goals for cost and performance.

Visit webench.national.com to start designing today.

**WaveVision 4.0 Evaluation Board**

Test and evaluate A/D converters with National’s easy-to-use WaveVision 4.0 evaluation board. Each evaluation board comes complete with USB cable and support software.

**Features and benefits:**
- Plug-n-play ADC evaluation board
- USB interface to PC
- PC-based data capture
- Easy data capture and evaluation
- Highlighted harmonic and SFDR frequencies
- Easy waveform examination
- Produces and displays FFT plots
- Dynamic performance parameter readout with FFT
- Produces and displays histograms

**Don’t miss a single issue!**

Subscribe now to receive email alerts when new issues of Signal Path Designer™ are available: signalpath.national.com/designer

Also, be sure to check out our Power Designer! View online today at power.national.com/designer
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal and regulatory requirements concerning such use. TI products are neither designed nor intended for use in automotive applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the specific TI products are designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products**

- Audio: www.ti.com/audio
- Amplifiers: amplifier.ti.com
- Data Converters: dataconverter.ti.com
- DLP® Products: www.dlp.com
- DSP: dsp.ti.com
- Clocks and Timers: www.ti.com/clocks
- Interface: interface.ti.com
- Logic: logic.ti.com
- Power Mgmt: power.ti.com
- Microcontrollers: microcontroller.ti.com
- RFID: www.ti-rfid.com
- OMAP Mobile Processors: www.ti.com/omap
- Wireless Connectivity: www.ti.com/wirelessconnectivity

**Applications**

- Communications and Telecom: www.ti.com/communications
- Computers and Peripherals: www.ti.com/computers
- Consumer Electronics: www.ti.com/consumer-apps
- Energy and Lighting: www.ti.com/energy
- Industrial: www.ti.com/industrial
- Medical: www.ti.com/medical
- Security: www.ti.com/security
- Space, Avionics and Defense: www.ti.com/space-avionics-defense
- Transportation and Automotive: www.ti.com/automotive
- Video and Imaging: www.ti.com/video

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated