ABSTRACT
The purpose of this document is to define the 100Mb Transmit and Receive latencies of the Texas Instruments Semiconductor DP83848 and DP83849 Ethernet Transceiver family, and to document their contributions for end-to-end packet transfer in both MII and RMII modes of operation.

Contents
1 Introduction .................................................................................................................. 3
  1.1 Non-Dependencies .................................................................................................. 3
2 MII System Latency .................................................................................................... 3
  2.1 MII Transmit Latency ............................................................................................. 4
  2.2 MII Receive Latency .............................................................................................. 5
  2.3 MII System Latency Measurements in Twisted Pair Mode ...................................... 5
  2.4 MII System Latency Measurements in Fiber Mode ................................................. 7
3 RMII System Latency .................................................................................................. 7
  3.1 RMII Transmit Latency .......................................................................................... 8
  3.2 RMII Receive Latency ............................................................................................ 9
  3.3 RMII System Latency Measurements ..................................................................... 11
4 Conclusions ................................................................................................................ 15

List of Figures
1 MII System Timing Diagram for Twisted Pair ................................................................ 4
2 Phy Transmit Delay Diagram ....................................................................................... 4
3 Phy Receive Delay Diagram ......................................................................................... 5
4 MII System Delay Measurement .................................................................................. 6
5 Example Trace for MII Latency Measurement ............................................................... 6
6 MII System Timing Diagram ....................................................................................... 8
7 Phy RMII Transmit Delay Diagram ............................................................................. 8
8 Phy Receive Delay Diagram ......................................................................................... 9
9 RMII Total Packet Transfer time .................................................................................. 10
10 RMII System Delay Measurement ............................................................................. 11
11 Example Trace for RMII Latency Measurement ...............

List of Tables
1 Measurements of tpTotalPhyMII with 10m Cable ......................................................... 6
2 Measurements of tpTotalPhyMII with 0m Loopback Cable ........................................... 7
3 Measurements of tpTotalPhyMII with FX transceivers and 10ft Fiber Cable .................. 7
4 Measurements of tpTotalPhyRMII with 10m Cable ..................................................... 12
5 Measurements of tpTotalPhyRMII with 0m Loopback Cable ....................................... 13
6 Measurements of tpTotalPhyRMII Dropping Link (10m Cable) .................................... 13
7 Measurements of tpTotalPhyRMII with 10ft Cable ..................................................... 13
8 Measurements of tpTotalPhyRMII with 0m Loopback Cable ....................................... 14
<table>
<thead>
<tr>
<th></th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>Measurements of tpTotalPhyRMII Dropping Link (10m Cable)</td>
<td>14</td>
</tr>
<tr>
<td>10</td>
<td>Measurements of tpTotalPhyRMII with 10ft of Fiber Cable</td>
<td>14</td>
</tr>
<tr>
<td>11</td>
<td>Summary of Transmit and Receive Latencies</td>
<td>15</td>
</tr>
</tbody>
</table>
1 Introduction

In many real-time system implementations, the Ethernet packet data transfer latencies are important parameters for proper system operation. The fixed and variable components of the transmit and receive latencies within the Ethernet Physical Layer can be critical components of the system latency calculations.

The architecture of the DP83848 Ethernet Transceiver and the DP83849 Dual Ethernet Transceiver is designed to limit the variability of the receive data latencies and therefore provides for very deterministic system delay. In particular, the DP83848 and DP83849 do not suffer from a common non-determinism due to aligning receive data to the receive clock, thus providing significantly more deterministic receive data latency in both MII and RMII modes. In addition, the DP83849 reduces a common non-determinism in the Transmit RMII latency.

Product Applicability:

DP83848C
DP83848I
DP83848VYB
DP83848YB
DP83848M
DP83848T
DP83848O-Q1
DP83848H
DP83848J
DP83848K
DP83849C
DP83849I
DP83849ID
DP83849IF

1.1 Non-Dependencies

The DP83848 and DP83849 do not suffer from dependencies on certain modes of operation. These include the following functions or modes of operation:

- MDI vs. MDIX
- Auto vs. Manual MDI/MDIX configuration
- Auto-negotiation vs. Forced modes of operation
- Half- vs. Full-Duplex operation

2 MII System Latency

MII system latency is the delay from the transmitting Mac to the receiving Mac as measured at the MII interface. Transmit MII data is generated synchronous to the Transmit MII clock generated by the Transmit Phy. Receive MII data is generated synchronous to the Receive MII clock. The Receive MII clock is recovered from the data by the Receive Phy. Because the Receive MII clock is recovered from the Receive data, the skew between the Transmit and Receive MII clocks is more a function of the data delay and does not have a relationship to the Receive Phy’s reference clock, REF_CLK2.

Figure 1 shows the basic components of a single transmit to receive Ethernet path from the Transmit Mac to the Receive Mac over twisted pair cable (100BASE-TX). The total transmit time of the link, from measurement at the Transmit MII to the Receive MII is:

$$tp_{TotalPhyMII} = tp_{PhyTxMII} + tp_{Cable} + tp_{PhyRxMII}$$
In addition to twisted pair mode, the DP83849 also supports fiber mode (100BASE-FX). The system is similar to the above diagram with the addition of fiber transceivers between the Phy and the fiber medium. In this case, \( tpCable \) could be replaced with:

\[
\text{tpCable} = \text{txXcvrTX} + \text{tpFxCable} + \text{txXcvrRX}
\]

where \( \text{txXcvrTX} \) and \( \text{txXcvrRX} \) are the transmit and receive latencies for the fiber transceivers. \( \text{tpFxCable} \) is the propagation delay for the signal on the fiber medium.

### 2.1 MII Transmit Latency

MII Transmit latency is measured from transmit data at the MII interface to the first bit transmitted on the wire (usually Cat5 cable). To eliminate system dependencies (transmit data setup to TX_CLK), measurement is made from the rising edge of TX_CLK that samples the transmit data. The latency measurement is made from TX_EN assertion to first bit of JK symbol on the wire. As the latency is consistent for all transmit data nibbles, measurements could be made from the Start of Frame Delimiter (SFD) or any other data in the packet. While the measurements are not made relative to the reference clock, REF_CLK1, it is worth noting that TX_CLK is phase aligned to REF_CLK1.

As illustrated in Figure 2, Transmit Delay time, \( \text{tpPhyTxMII} \), is comprised of a fixed delay and an uncertainty in propagation delay due to Process, Voltage, and Temperature (PVT) variations. The fixed delay is nominally 5 bit times (bit time = 10ns) and the uncertainty is significantly less than 1 bit time. Transmit Delay time is the same for both twisted pair and fiber modes of operation.
2.2 MII Receive Latency

MII Receive latency is measured from the first symbol bit received on the wire (usually Cat5 cable) to the data symbol on the Receive MII data bus. The measurement is made from the first bit of JK to the wire to the first bit of preamble (which replaces JK) on the MII interface. As with the transmit side, the measurements are made to the RX_CLK rising edge which samples the receive data. The measurement may also be made from the first bit of SFD on the wire to the SFD (0xD) on the RX MII.

![Figure 3. Phy Receive Delay Diagram](image)

Many 100Mb Ethernet Phy devices will have delay uncertainty of 1 to 5 bit times (in 8ns bit time increments). This is the result of aligning the incoming receive data to an arbitrary phase of the 125MHz recovered clock. The DP83848 and DP83849 eliminate this uncertainty in the receive latency by deriving the receive clock (RX_CLK) from the data alignment. This process can in theory occur at the beginning of each packet (following assertion of CRS), but in practice will only occur for the first packet. Since IDLE data is sent as data symbols, subsequent packets will all arrive with the same alignment as the initial received packet. By eliminating this variability, the DP83848 and DP83849 provide significantly more deterministic receive latency.

Receive Delay time, \( t_{p\text{PhyRxMII}} \) (see Figure 3), is comprised of a fixed delay and an uncertainty in propagation delay due to Process, Voltage, and Temperature (PVT) variations. The fixed delay, as measured to the rising RX_CLK edge, is nominally 25.5 bit times (bit time = 10ns) for twisted pair mode and 16 bit times for fiber mode. The PVT uncertainty is less than 1 bit time.

If a realignment of the RX_CLK is required at the start of a packet (again, this should only occur for the first packet), the realignment is accomplished by holding the RX_CLK high for an extra 8ns to 32ns prior to the assertion of RX_DV. This mechanism guarantees that RX_DV and RXD transition coincident with the falling edge of RX_CLK, thus guaranteeing setup and hold times are consistent. In addition, the mechanism guarantees that the minimum clock high and low times will not be violated. The result is that the RX_CLK high time may be between 20ns and 52ns prior to RX_DV assertion for the first packet.

2.3 MII System Latency Measurements in Twisted Pair Mode

The following End-to-End measurements were made for the total propagation delay between two DP83848 devices operating in 100Mb full-duplex and MII mode and connected through a Cat5 twisted pair cable. Measurements were made from the TX_CLK which samples TX_EN at the Transmit MII, to RX_CLK which samples first preamble data on the Receive MII. The measurements were repeated 10 times with a power cycle between each measurement. A power cycle is more likely to reveal any phase alignment issues than just dropping link. Measurements were made using a logic analyzer with 250ps resolution. Note that measurements were made on a single device at nominal voltage and room temperature. Results will vary slightly across Process/Voltage/Temperature. See Figure 4 and Figure 5.
The first set of measurements was made using a straight 10m cable.

Table 1. Measurements of \( t_{p\text{TotalPhyMII}} \) with 10m Cable

<table>
<thead>
<tr>
<th></th>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>356.75</td>
<td>357.5</td>
<td>356.5</td>
<td>358</td>
<td>356.5</td>
<td>357.25</td>
<td>356.5</td>
<td>358</td>
<td>357.25</td>
<td>358</td>
</tr>
</tbody>
</table>

- Min: 356.50ns
- Max: 358.00ns
- Range: 1.5ns

A second set of measurements was made in loopback using a loopback plug (0m cable).
Table 2. Measurements of tpTotalPhyMII with 0m Loopback Cable

<table>
<thead>
<tr>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>310.5</td>
<td>310.5</td>
<td>310.5</td>
<td>310.5</td>
<td>310.5</td>
<td>311.25</td>
<td>310.5</td>
<td>310.5</td>
<td>310.5</td>
</tr>
</tbody>
</table>

- Min: 310.50ns
- Max: 311.25ns
- Range: 0.75ns

Based on these results, the 10m Cat5 cable delay (tpCable) is approximately 46ns greater than the delay for the loopback plug. Measurements of the 10m cable showed a delay of approximately 49ns as measured at the pins of the RJ45 connectors. In both cases the variability in the system tests is significantly less than 1 bit time.

2.4 MII System Latency Measurements in Fiber Mode

The following End-to-End measurements were made for the total propagation delay between two DP83849 devices operating in 100Mb full-duplex and MII mode. The devices were connected through Agilent HFBR5803 fiber transceivers and 10ft of fiber cable. The test procedure was otherwise identical to the procedure in Section 2.3.

The following measurements were made for delay through the system:

Table 3. Measurements of tpTotalPhyMII with FX transceivers and 10ft Fiber Cable

<table>
<thead>
<tr>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>233.5</td>
<td>233.25</td>
<td>233.25</td>
<td>233</td>
<td>233</td>
<td>233.5</td>
<td>233.25</td>
<td>233.25</td>
<td>233.75</td>
</tr>
</tbody>
</table>

- Min: 233.00ns
- Max: 233.75ns
- Range: 0.75ns

The nominal Phy transmit and receive delays add to 21 bit times (or 210ns). This leaves an approximate tpCable of 23ns for delay through the fiber transceivers and the fiber cable. As expected, the variability in the system tests is significantly less than 1 bit time.

3 RMII System Latency

RMII system latency is the delay from the transmitting Mac to the receiving Mac as measured at the RMII interface. Transmit RMII data is generated based on the Transmitting Station’s 50MHz reference clock, REF_CLK1. Receive RMII data is generated based on the Receiving Station’s 50MHz reference clock, REF_CLK2. The two reference clocks are independent.

Figure 6 shows the basic components of a single transmit to receive Ethernet path from the Transmit Mac to the Receive Mac over twisted pair cable (100BASE-TX). The total transmit time of the link, from measurement at the Transmit RMII to the Receive RMII is:

\[ tpTotalPhyRMII = tpPhyTxRMII + tpCable + tpPhyRxRMII \]
In addition to twisted pair mode, the DP83849 also supports fiber mode (100BASE-FX). The system is similar to the above diagram with the addition of fiber transceivers between the Phy and the fiber medium. In this case, \( t_c \) could be replaced with:

\[
\begin{align*}
\text{tpCable} &= \text{txXcvrTX} + \text{tpFxCable} + \text{tpXcvrRX} \\
\end{align*}
\]

where \( \text{txXcvrTX} \) and \( \text{tpXcvrRX} \) are the transmit and receive latencies for the fiber transceivers. \( \text{tpFxCable} \) is the propagation delay for the signal on the fiber medium.

### 3.1 RMII Transmit Latency

RMII Transmit latency is measured from transmit data at the RMII interface to the first bit transmitted on the wire (usually Cat5 cable). To eliminate system dependencies (transmit data setup to REF_CLK1), measurement is made from the rising edge of REF_CLK1 that samples the transmit data. The measurement is made from TX_EN assertion to first bit of JK on the wire. As the latency is consistent for all transmit data nibbles, measurements could be made from the Start of Frame Delimiter (SFD) or any other data in the packet. See Figure 7 for this illustration.

#### 3.1.1 DP83848 RMII Transmit Latency

In RMII mode, the DP83848 derive a 25MHz clock from the 50MHz Reference clock, REF_CLK1. The DP83848 then generates an internal 125MHz transmit clock from this 25MHz clock. The 25MHz clock is also used to generate the alignment of symbol data for serialization, including the transmission of IDLE symbols. The symbol clock may not be aligned with the first two bits (or di-bit) of data on the RMII interface. When the device switches from sending IDLEs to sending packet data, it must keep the same
symbol alignment. Thus if the RMII data is not aligned to the symbol clock, the data must be delayed by 20ns to match the symbol alignment. Because of this, there is a 20ns variability in the Transmit Delay time (note that the delay is either 0 or 20ns, not any intermediate value). This variability will be selected at initialization time (reset) and will not change once the device is operational. This variability will be referred to as the RMII Transmit variability in subsequent paragraphs.

Transmit Delay time, $t_{pPhyTxRMII}$, includes an uncertainty in propagation delay due to Process, Voltage, and Temperature (PVT) variations. Due to the 20ns (2 bit times) RMII Transmit variability, the delay is nominally 17 or 19 bits times. The PVT uncertainty is significantly less than 1 bit time.

### 3.1.2 DP83849 RMII Transmit Latency

In RMII mode, the DP83849 reduces the Transmit Latency variability in RMII mode. An IEEE 802.3 receiver must be able to detect the Start of Stream Delimiter at any alignment and does not require that IDLE bits arrive in an integer number of symbols. The receiver must operate on a stream of single bits as recovered from the physical medium. If the RMII data is not aligned to the symbol clock, the DP83849 will realign the symbol clock with the closest 125MHz Transmit clock. In this case, the DP83849 will send a series of IDLE symbols plus 1 to 4 additional IDLE bits before sending the Start of Stream Delimiter. Since the 125MHz Transmit clock is not an integer multiple of the frequency of the reference clock, one phase of the reference clock is aligned with the negative edge of the 125MHz Transmit clock. In this case there is an additional 4ns latency to sample data to the positive edge of the Transmit clock. The result is a 4ns variability in RMII Transmit latency, which will be selected at initialization time (reset) and should not change once the device is operational.

Transmit Delay time, $t_{pPhyTxRMII}$, includes an uncertainty in propagation delay due to Process, Voltage, and Temperature (PVT) variations. In addition to minimizing the RMII Transmit variability, the DP83849 also reduced the nominal delay. Due to the 4ns (0.4 bit times) RMII Transmit variability, the delay is nominally 10.8 or 11.2 bits times. The PVT uncertainty is significantly less than 1 bit time. Transmit Delay time is the same for both Twisted Pair and Fiber modes of operation.

### 3.2 RMII Receive Latency

RMII Receive latency is measured from the first symbol bit received on the wire (usually Cat5 cable) to the data symbol on the Receive RMII data bus. The measurement is made from the first bit of JK on the wire to the first bit of preamble (which replaces JK) on the RMII interface. As with the transmit side, the measurements are made to the REF_CLK2 rising edge which samples the receive data. The measurement may also be made from the first bit of SFD on the wire to the SFD on the RX MII. Although not an official part of the RMII specification, RX_DV is shown in Figure 8 rather than the combined CRS_DV signal.

![Phy Receive Delay Diagram](attachment:phy-receive-delay.png)

**Figure 8. Phy Receive Delay Diagram**

Many 100Mb Ethernet Phy devices will have delay uncertainty of 1 to 5 bit times (in 8ns bit time increments). This is the result of aligning the incoming receive data to an arbitrary phase of the 125MHz recovered clock. The DP83848 eliminates this uncertainty in the receive latency by deriving the receive clock from the data alignment. This process can in theory occur at the beginning of each packet (following assertion of CRS), but in practice will only occur for the first packet. Since IDLE data is sent as data symbols, subsequent packets will all arrive with the same alignment as the initial received packet. By eliminating this variability, the DP83848 provides significantly more deterministic receive latency.
RMII latency includes additional delays to transfer data from the recovered Receive clock domain to the reference clock domain (REF_CLK2). The result is an uncertainty of up to 20ns due to the potential skew between the reference clocks. This 20ns variation will be referred to as the RMII Receive variability in subsequent paragraphs. In addition the RMII interface must include an elasticity buffer to tolerate frequency differences between the transmitting and receiving stations. Due to the clock domain boundary and the elasticity buffer, the overall magnitude of the delay is greater than in MII mode.

Receive Delay time, tpPhyRxRMII, includes an uncertainty in propagation delay due to Process, Voltage, and Temperature (PVT) variations. The receive delay, as measured to the rising REF_CLK2 edge, is nominally 40 to 42 bit times (bit time = 10ns) for Twisted Pair mode and 29 to 31 bit times for Fiber mode. The PVT uncertainty is less than 1 bit time.

### 3.2.1 Effects of RMII Frequency Offset on Latency

Because RMII data is transferred between two clock domains with a frequency offset, data latency can vary across a single packet. The initial latency (for preamble/SFD) is essentially fixed, but the latency for subsequent data in a packet could have an increasing or decreasing latency dependent on the difference in the clock frequency. Assuming each reference clock is +/-50ppm, then the worst case frequency difference is a total of +/-100ppm.

For example, assume the transmitting clock is at 0ppm, but the destination clock is running at -50ppm. This means the destination clock is running slower (49.9975 MHz) than the source clock (50.0000 MHz). This corresponds to a REF_CLK2 clock period of 20.001ns. For each di-bit transferred on the RMII, the subsequent data will have an increased latency of 1ps.

For a 64-byte packet, data transferred is 8 preamble + 64 data bytes = 72 bytes = 288 di-bits. Thus, the final nibble of data will have a latency approximately 288ps longer than for the first nibble of preamble. For a 1514 byte packet, data transferred is 8 preamble + 1514 data bytes = 1522 bytes = 6088 di-bits. Thus, the final nibble of data will have a latency approximately 6.088ns greater than for the first nibble of preamble.

For the worst case where source and destination are +50ppm and -50ppm, the initial/final latency difference will be as large as 1.2 bit times for a full-size Ethernet frame. On the other hand, the total packet transfer time is dependent on the destination reference clock frequency. This is because the total packet latency is the initial latency plus the packet transfer time across the destination RMII.

Total packet transfer time can be determined as:

\[
\text{tpPacketTotal} = \text{tpTotalPhyRMII} + ((\text{PktLength} + 8) \times \frac{4}{\text{Clk2Freq}})
\]

Clock2Freq is the frequency of the destination RMII clock, REF_CLK2.

Figure 9 illustrates RMII total packet transfer time.

![Figure 9. RMII Total Packet Transfer time](image)

The final data latency, tpFinalPhyRMII can be determined based on the difference between the clock periods and the packet length:

\[
\text{tpFinalPhyRMII} = \text{tpPacketTotal} + (\text{PktLength} + 8) \times \frac{4}{\text{Clk2Freq}} - (\text{PktLength} + 8) \times \frac{1}{\text{Clk1Freq}}
\]
The system designer needs to be aware of which latency times are important: initial data latency, final data latency, or the total packet transfer time.

3.2.2 RMII Programmable Elasticity Buffer

The DP83848 has a programmable Elasticity Buffer to provide tolerance for frequency offset between the transmitting and receiving devices. The typical latency numbers assume the minimum FIFO setting for the elasticity buffer, which is appropriate for standard Ethernet Frames at frequency tolerance of +/-50ppm. For larger frame sizes or to tolerate larger frequency offsets, the Elasticity Buffer can be programmed to handle the larger amount of data variation by changing the FIFO threshold. The first stage (default setting) provides 2 bits of tolerance, which is plenty to handle the 1.2bit variance for standard Ethernet frames at +/-50ppm. Each of the 3 additional FIFO stages adds 4-bits to the total tolerance, but in doing so, also adds 4 bits to the receive latency. Thus if a system changes the Elasticity Buffer setting, the designer should expect an equal change in initial data latency.

3.3 RMII System Latency Measurements

The following End-to-End measurements were made for the total propagation delay between two DP83848 devices operating in 100Mb full-duplex and RMII mode. Measurements were made from the REF_CLK1 which samples TX_EN at the Transmit RMII, to REF_CLK2 which samples first preamble data on the Receive RMII. The measurements were repeated 20 times with a power cycle between each measurement. Doing a full power cycle on both transmit and receive Phy devices is necessary to show the variability due to the transmitter alignment. Just dropping the link could show any receive effects but, in some cases, will not show the RMII Transmit variability described in Section 3.

In addition to the delay number, a measurement was made of the reference clock skew between the transmitting and receiving Phy devices (REF_CLK1 to REF_CLK2). Measurements were made using a logic analyzer with 250ps resolution. Note that measurements were made on a single device at nominal voltage and room temperature. Results will vary slightly across Process/Voltage/Temperature.

Measurements were repeated for the DP83849 using the same method.

![Figure 10. RMII System Delay Measurement](image-url)
3.3.1 DP83848 RMII System Latency Measurements

The first set of measurements was made using a straight 10m cable.

Table 4. Measurements of tpTotalPhyRMII with 10m Cable

<table>
<thead>
<tr>
<th></th>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>638.5</td>
<td>645.5</td>
<td>629.5</td>
<td>637</td>
<td>644.25</td>
<td>633.5</td>
<td>646</td>
<td>619.25</td>
<td>619</td>
<td>650</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>17.75</td>
<td>5</td>
<td>9.5</td>
<td>17</td>
<td>3.75</td>
<td>13.75</td>
<td>6</td>
<td>19.5</td>
<td>19.25</td>
<td>10.25</td>
</tr>
<tr>
<td></td>
<td>#11</td>
<td>#12</td>
<td>#13</td>
<td>#14</td>
<td>#15</td>
<td>#16</td>
<td>#17</td>
<td>#18</td>
<td>#19</td>
<td>#20</td>
</tr>
<tr>
<td>Delay (ns)</td>
<td>620.25</td>
<td>650.75</td>
<td>618.5</td>
<td>647</td>
<td>620.5</td>
<td>634.5</td>
<td>654</td>
<td>621.5</td>
<td>627</td>
<td>651.75</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>0.25</td>
<td>10.75</td>
<td>18.5</td>
<td>6.75</td>
<td>0.5</td>
<td>14.5</td>
<td>13.75</td>
<td>1.5</td>
<td>7</td>
<td>11.25</td>
</tr>
</tbody>
</table>

- Min: 618.50ns
- Max: 654.00ns
- Range: 35.50ns

The limited number of data points and the range of reference clock skews does not quite show the possible range of values. As described in Section 3, the total range of variability for the DP83848 is 40ns. The contributors are the 0ns/20ns step RMII Transmit variability (Section 3.1.1) and the 0ns-20ns range for RMII Receive variability (Section 3.2).

3.3.2 DP83848 RMII Transmit Variability

A second set of measurements was made with a loopback plug (0m cable). In loopback, the reference clock is the same for transmit and receive (0ns skew), eliminating that source of variability. Since the variability is limited, only 10 sets of measurements were made. This test shows just the 0ns/20ns step variability due to the phase of the Transmit Reference clock.
Table 5. Measurements of tpTotalPhyRMII with 0m Loopback Cable

<table>
<thead>
<tr>
<th></th>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>580.25</td>
<td>580.25</td>
<td>580.25</td>
<td>580.25</td>
<td>580.25</td>
<td>580.25</td>
<td>600</td>
<td>600</td>
<td>597.75</td>
<td>600.25</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

- Min: 580.25ns
- Max: 600.25ns
- Range: 20ns

Note that a 46ns approximate cable delay, as determined from MII measurements, places these data within the range of values for the 10m cable. Also, note that this is not necessarily the minimum delay since the minimum delay is likely to be at a clock skew value that is non-zero.

3.3.3 DP83848 RMII Receive Variability

A third set of measurements was made using just a re-link (by unplug/plug the cable). This mechanism shows the limitations in this test as it eliminates any variation on the transmit RMII. The uncertainty that remains is just the Receive variability. For this test, 20 measurements were made with a 10m straight cable.

Table 6. Measurements of tpTotalPhyRMII Dropping Link (10m Cable)

<table>
<thead>
<tr>
<th></th>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>644.75</td>
<td>646.75</td>
<td>637.5</td>
<td>649.25</td>
<td>651.5</td>
<td>645.75</td>
<td>650.25</td>
<td>645.5</td>
<td>647.5</td>
<td>640.75</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>4.25</td>
<td>6.25</td>
<td>17</td>
<td>8.75</td>
<td>10.75</td>
<td>5.25</td>
<td>9.75</td>
<td>5</td>
<td>7</td>
<td>0.25</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th>#11</th>
<th>#12</th>
<th>#13</th>
<th>#14</th>
<th>#15</th>
<th>#16</th>
<th>#17</th>
<th>#18</th>
<th>#19</th>
<th>#20</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>640.25</td>
<td>638.75</td>
<td>652.5</td>
<td>652.75</td>
<td>638.25</td>
<td>645.25</td>
<td>649</td>
<td>651.75</td>
<td>638</td>
<td>646</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>19.5</td>
<td>18.25</td>
<td>12</td>
<td>12.25</td>
<td>17.75</td>
<td>4.75</td>
<td>8.5</td>
<td>11.25</td>
<td>17.5</td>
<td>5.5</td>
</tr>
</tbody>
</table>

- Min: 638.00ns
- Max: 652.75ns
- Range: 14.75ns

The limited number of data points and the range of reference clock skews does not show the possible range of values. Since only receive variability applies, the total range of variability is 20ns.

3.3.4 DP83849 RMII System Latency Measurements in Twisted Pair Mode

The first set of measurements was made using a straight 10m cable.

Table 7. Measurements of tpTotalPhyRMII with 10ft Cable

<table>
<thead>
<tr>
<th></th>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>562.75</td>
<td>569.5</td>
<td>557.25</td>
<td>557.25</td>
<td>556.75</td>
<td>562.5</td>
<td>567</td>
<td>561.5</td>
<td>559.25</td>
<td>555.25</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>2.75</td>
<td>9.5</td>
<td>17.25</td>
<td>17.25</td>
<td>16.75</td>
<td>2.5</td>
<td>7</td>
<td>1.5</td>
<td>19.25</td>
<td>15.25</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th>#11</th>
<th>#12</th>
<th>#13</th>
<th>#14</th>
<th>#15</th>
<th>#16</th>
<th>#17</th>
<th>#18</th>
<th>#19</th>
<th>#20</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>560.75</td>
<td>555.75</td>
<td>570</td>
<td>560.5</td>
<td>566.75</td>
<td>571.75</td>
<td>550.75</td>
<td>555.5</td>
<td>560.5</td>
<td>572.75</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>0.75</td>
<td>15.75</td>
<td>10</td>
<td>0.5</td>
<td>6.75</td>
<td>11.25</td>
<td>10.75</td>
<td>15.5</td>
<td>0.5</td>
<td>12.75</td>
</tr>
</tbody>
</table>

- Min: 550.75ns
- Max: 572.75ns
- Range: 22.0ns

The limited number of data points and the range of reference clock skews does not quite show the possible range of values. As described in Section 3 and Section 3.2, the total range of variability for the DP83849 is 24ns. The contributors are the 0ns/4ns step RMII Transmit variability (Section 3.1.2) and the 0ns-20ns range for RMII Receive variability (Section 3.2).
3.3.5 DP83849 RMII Transmit Variability

A second set of measurements was made with a loopback plug (0m cable). In loopback, the reference clock is the same for transmit and receive (0ns skew), eliminating that source of variability. Since the variability is limited, only 10 sets of measurements were made. Since the step variability is only 4ns for the DP83849, the test is unable to show this variability. Since the reference clocks are identical, only variations in multiples of reference clocks will be detected. The results showed a consistent value of 520ns. This test shows just the Transmit Variability is less than 1 reference clock period.

<table>
<thead>
<tr>
<th>Table 8. Measurements of tpTotalPhyRMII with 0m Loopback Cable</th>
</tr>
</thead>
<tbody>
<tr>
<td>#</td>
</tr>
<tr>
<td>-----</td>
</tr>
<tr>
<td>#1</td>
</tr>
<tr>
<td>#2</td>
</tr>
<tr>
<td>#3</td>
</tr>
<tr>
<td>#4</td>
</tr>
<tr>
<td>#5</td>
</tr>
<tr>
<td>#6</td>
</tr>
<tr>
<td>#7</td>
</tr>
<tr>
<td>#8</td>
</tr>
<tr>
<td>#9</td>
</tr>
<tr>
<td>#10</td>
</tr>
</tbody>
</table>

- Min: 520.00ns
- Max: 520.00ns
- Range: 0ns

Note that a 46ns approximate cable delay, as determined from MII measurements, places these data within the range of values for the 10m cable. Also, note that this is not necessarily the minimum delay since the minimum delay is likely to be at a clock skew value that is non-zero.

3.3.6 DP83849 RMII Receive Variability

A third set of measurements was made using just a re-link (by unplug/plug the cable). This mechanism shows the limitations in this test as it eliminates any variation on the transmit RMII. The uncertainty that remains is just the Receive variability. For this test, 20 measurements were made with a 10m straight cable.

<table>
<thead>
<tr>
<th>Table 9. Measurements of tpTotalPhyRMII Dropping Link (10m Cable)</th>
</tr>
</thead>
<tbody>
<tr>
<td>#</td>
</tr>
<tr>
<td>-----</td>
</tr>
<tr>
<td>#1</td>
</tr>
<tr>
<td>#2</td>
</tr>
<tr>
<td>#3</td>
</tr>
<tr>
<td>#4</td>
</tr>
<tr>
<td>#5</td>
</tr>
<tr>
<td>#6</td>
</tr>
<tr>
<td>#7</td>
</tr>
<tr>
<td>#8</td>
</tr>
<tr>
<td>#9</td>
</tr>
<tr>
<td>#10</td>
</tr>
</tbody>
</table>

- Min: 555.75ns
- Max: 575.75ns
- Range: 20.00ns

Although the test involved a limited number of datapoints, it does appear to show the full possible range of values. Since only receive variability applies, the total range of variability is 20ns.

3.3.7 DP83849 RMII System Latency Measurements in Fiber Mode

The RMII system latency measurements were also made between two DP83849 devices operating in 100Mb full-duplex Fiber mode. The devices were connected through Agilent HFBR5803 fiber transceivers and 10ft of fiber cable. The test procedure was otherwise identical to the procedure described in Section 3.3.1.

<table>
<thead>
<tr>
<th>Table 10. Measurements of tpTotalPhyRMII with 10ft of Fiber Cable</th>
</tr>
</thead>
<tbody>
<tr>
<td>#</td>
</tr>
<tr>
<td>-----</td>
</tr>
<tr>
<td>#1</td>
</tr>
<tr>
<td>#2</td>
</tr>
<tr>
<td>#3</td>
</tr>
<tr>
<td>#4</td>
</tr>
<tr>
<td>#5</td>
</tr>
<tr>
<td>#6</td>
</tr>
<tr>
<td>#7</td>
</tr>
<tr>
<td>#8</td>
</tr>
<tr>
<td>#9</td>
</tr>
<tr>
<td>#10</td>
</tr>
</tbody>
</table>

- Min: 430.25ns
- Max: 446.75ns
- Range: 6.50ns

Copyright © 2006–2013, Texas Instruments Incorporated
Table 10. Measurements of tpTotalPhyRMII with 10ft of Fiber Cable (continued)

<table>
<thead>
<tr>
<th></th>
<th>#1</th>
<th>#2</th>
<th>#3</th>
<th>#4</th>
<th>#5</th>
<th>#6</th>
<th>#7</th>
<th>#8</th>
<th>#9</th>
<th>#10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay (ns)</td>
<td>430.75</td>
<td>430.75</td>
<td>437</td>
<td>429.25</td>
<td>434.25</td>
<td>434.75</td>
<td>440.5</td>
<td>430.25</td>
<td>438</td>
<td>430</td>
</tr>
<tr>
<td>Clock Skew (ns)</td>
<td>10.75</td>
<td>10.75</td>
<td>17</td>
<td>9.25</td>
<td>14.25</td>
<td>14.75</td>
<td>0.5</td>
<td>10.25</td>
<td>18</td>
<td>10</td>
</tr>
</tbody>
</table>

- Min: 426.25ns
- Max: 446.75ns
- Range: 21.50ns

The limited number of data points and the range of reference clock skews does not quite show the possible range of values. As described in Section 3 and Section 3.2, the total range of variability for the DP83849 is 24ns. The contributors are the 0ns/4ns step RMII Transmit variability (Section 3.1.2) and the 0ns-20ns range for RMII Receive variability (Section 3.2).

4 Conclusions

This document provides detailed information on the transmit and receive latencies of the National Semiconductor DP83848 and DP83849 Ethernet Transceiver family. The information should be used as a guide for system designers who are concerned with the overall system latencies for data transfer. The following table summarizes the transmit and receive latencies for various modes of operation (1 bit time = 10ns). The table also includes the uncertainty due to clock alignment for each mode of operation. The uncertainty does not include the small amount of variability due to variations in Process, Voltage, or Temperature.

Table 11. Summary of Transmit and Receive Latencies

<table>
<thead>
<tr>
<th>MII</th>
<th>Transmit Latency (bit times)</th>
<th>Uncertainty (ns)</th>
<th>Receive Latency (bit times)</th>
<th>Uncertainty (ns)</th>
<th>Total TX+RX Uncertainty (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>DP83848 100BASE-TX</td>
<td>5</td>
<td>0</td>
<td>25.5</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>DP83849 100BASE-TX</td>
<td>5</td>
<td>0</td>
<td>25.5</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>DP83849 100BASE-FX</td>
<td>5</td>
<td>0</td>
<td>16</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>RMII</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DP83848 100BASE-TX</td>
<td>10.8 or 11.2</td>
<td>4</td>
<td>40 or 42</td>
<td>20</td>
<td>24</td>
</tr>
<tr>
<td>DP83849 100BASE-TX</td>
<td>10.8 or 11.2</td>
<td>4</td>
<td>40 or 42</td>
<td>20</td>
<td>24</td>
</tr>
</tbody>
</table>

The results show that in MII mode, the device has minimal uncertainty in latency, even in the receive direction. The DP83848 and DP83849 do not suffer from a common 1 to 5 bit variability due to aligning receive data to the receive clock.

In RMII mode, the main sources of non-determinism are due to uncertainty in data alignment relative to the 50MHz reference clock. Some variability is due to the nature of the RMII interface and will exist with any RMII Ethernet device. The DP83849 reduces the RMII Transmit variability from 20ns to 4ns. The DP83849 produces the minimum RMII Receive variability of 20ns. Again, RMII receive latency does not include the 1 to 5 bit time variability due to receive data alignment.

In addition, it is important to note that system latencies are very much dependent on the cable connecting the two devices. This document has not attempted to quantify variations due to cable length or cable type, other than to show that the variation does exist and can be significant.

Opportunities exist to further reduce fixed components and variances in end-end system latency. By better understanding customer needs and system requirements, National Semiconductor will continue to offer devices delivering industry leading performance for Industrial and Real-time Ethernet applications.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products

Audio
Amplifiers
Data Converters
DLP® Products
DSP
Clocks and Timers
Interface
Logic
Power Mgmt
Microcontrollers
RFID
OMAP Applications Processors
Wireless Connectivity

www.ti.com/audio
www.amplifier.ti.com
dataconverter.ti.com
www.dlp.com
dsp.ti.com
www.ti.com/clocks
interface.ti.com
logic.ti.com
power.ti.com
microcontroller.ti.com
www.ti-rfid.com
www.ti.com/omap
www.ti.com/wirelessconnectivity

Applications

Automotive and Transportation
Communications and Telecom
Computers and Peripherals
Consumer Electronics
Energy and Lighting
Industrial
Medical
Security
Space, Avionics and Defense
Video and Imaging

www.ti.com/automotive
www.ti.com/communications
www.ti.com/computers
www.ti.com/consumer-apps
www.ti.com/energy
www.ti.com/industrial
www.ti.com/medical
www.ti.com/security
www.ti.com/space-avionics-defense
www.ti.com/video

www.ti.com/E2E_Community
www.e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated