DS90C387, DS90C387A, DS90C387R, DS90CF388, DS90CF388A

LVDS goes the distance!
LVDS goes the distance!

J. Goldie

Interface Products, National Semiconductor Corp.

Abstract

LVDS is the indisputable de-facto standard for notebook digital displays today. LDI (LVDS Display Interface) extends this technology to desktop applications, supporting high-resolution panels (QXGA), and enhances the cable drive capability to provide a robust, long, low cost interface. This paper discusses the performance of the new DS90C387/DS90CF388 LDI chipset.

Introduction

LDI (LVDS Display Interface) is the optimal interface for the high-resolution flat panel monitor applications. The chipset employs LVDS, (Low Voltage Differential Signaling) as its physical layer. Products are based on the de-facto LVDS standard interface widely used in notebook displays. This allows for backward compatibility with today’s notebook displays, and enables a notebook to interface directly to a flat panel monitor through a desktop docking station. LDI includes new features and architecture improvements to drive long, low-cost cables required by monitor applications.

LDI Block Diagram

The LDI chipset from National provides a dual-pixel interface between the graphics controller (GUI/VGA) and the panel. The standard interface is 9 pairs wide (8 for data and one for clock) as shown in figure 1. This was chosen to provide the best balance between timing margins / EMI / and required bandwidth. Control signals are passed across the interface during blanking intervals. With the 7:1 serialization and the dual-pixel interface, line speed is kept under 1Gbps for optimal data recovery and long cable drive. LDI supports cables 5-10 meters in length at maximum throughput. It can drive longer cables at lower rates too. With the dual-pixel architecture and a 112MHz clock rate an effective bandwidth of 224MHz is obtained that is sending data at 5.38Gbps. LDI has three major enhancements over FPD-Link to extend the cable drive and to enhance signal quality. These are: pre-emphasis, DC balancing, and cable deskew. Each are discussed in detail below.

Versatile LDI Configurations

The transmitter (DS90C387) can support a 24-bit wide RGB interface from the graphics controller and performs the single-pixel to dual-pixel conversion. In this mode data can be clocked into the transmitter at a maximum pixel clock frequency of 170MHz (see figure 2B). The transmitter can also
support a 48-bit wide dual-pixel RGB interface from the graphics controller. In dual-pixel mode, 48 bit wide data can be clocked into the transmitter at a maximum pixel clock frequency of 112MHz (see figure 2A).

The LDI chipset also supports two other unique modes of operation as shown in figures 2C and 2D above. The first is for a single-pixel application. Twenty-four RGB data bits can be clocked to the transmitter and serialized across 4 data pairs to the receiver. Maximum clock rate for this mode is 112MHz. This configuration is useful for lower resolution monitors (XGA-SXGA) where power consumption and cable size may be of a concern.

The fourth mode provides backward compatibility to FPD-Link Receivers. Note that the LDI TX provides a second optional clock output for this application. This allows for connectivity with existing panels that are available today which use a dual-pixel FPD-Link interface. This has been demonstrated in a 20 meter cable application with pre-emphasis enhancement alone.

The LVDS physical layer is shown above in figure 3. The driver is a current mode driver, that sources and sinks current. This creates equal and opposite current flow in the twisted pair interconnect (odd mode transmission) which helps to minimize emissions. The resulting ring antenna is also very small in area, thus reducing EMI and minimizing the number of ground connections required. A dedicated drain wire per pair is also not required, simplifying the cable construction and lowering cost. A simple, single across-pair termination resistor is all that is required at the receiver end. No pull-up resistors, bias resistors, or AC coupling capacitors are required for LVDS. The receiver is very noise tolerant and can reject common mode noise up to +/-1V in magnitude. It features a sensitivity of less than 100mV, and robust ESD tolerance. A 20% difference in power supply potential can be tolerated between the transmitter and the receiver with LVDS! All in all, LVDS provides a strong physical layer foundation for FPD-Link and LDI.

Pre-emphasis reduces cable loading

LDI uses a new pre-emphasis feature to counteract the adverse low pass effects of the long cable at the start of the cable. During transitions, additional dynamic current is supplied to ‘overdrive’ the signal. This compensates for the edge rate attenuation that occurs at the far-end of the cable. The resulting signal has a sharp transition edge and a wide open eye pattern appears at the receiver’s input. This high quality signal is easily sampled by the receiver’s strobes. The wide open eye pattern is obtained without the need for any “special” encoding that just burns up bandwidth and reduces bit time. With LDI, signal quality is improved with pre-emphasis which enhances the edge rate with out reducing the information bandwidth of the line. This provides a more efficient bus. Pre-emphasis is performed by the LDI transmitter, allowing the feature to be used for improved cable drive of longer cables between the LDI transmitter and the FPD-Link receiver. This application takes full advantage of backward compatibility with existing panels.
Simple DC Balancing reduces ISI distortion

DC balance is provided with an efficient, low-overhead scheme that limits the charge disparity on the interconnect and maintains a ‘balance’ on the cable. A simple representation of this is shown in figure 5. Again countering the effects of the cable loading and inter-symbol interference (ISI), this time by minimizing a charge build-up due to repetitive signal transmissions (such as a long stream of 0’s). Such a scheme allows single bit transitions – a single ‘1’ amid a stream of ‘0’s’ – to be received correctly at the end of a long cable. The overhead for DC balancing is low. Only 1 bit per 7 bit serialized word is used for this purpose per line. This makes LDI a low overhead bus at 86% efficiency (6 information bit every 7 bits).

Skew – there are two

Skew across the interconnect is yet another concern with long cable data transmission applications. The more controlled (minimized) the skew, the more expensive the cable. Since cost is typically a factor in system design, a tolerance for cable skew is required. The LDI receiver compensates for this interconnect skew allowing standard cables (standard twisted pair with single overall shield) to be used in typical desktop applications. The receiver self-calibrates for skew between the clock and each data channel. Skew may be a product of unequal electrical lengths between interconnect pairs (cables and/or PCB traces) due to twisting factors and or pair placement in the cable assembly. This deskew calibration is independent for each channel to guarantee that data from each pair is sampled with the greatest accuracy. During the deskew operation, which is done during blanking, the switching frequency on the data pairs is minimized. Data pairs toggle at the clock rate – transitions are not MAXIMIZED during blanking. The entire deskew operation is accomplished in 4 clock cycles, allowing the chipset to be used in “Reduced Blanking” applications. EMI is also minimized due to the low toggle rate.

Intra-pair skew (skew between the true and complement wires of a differential pair) is also of concern for differential transmission. Deskew techniques do not address this type of skew, so the inherent tolerance of the receiver’s input is critical. An LDI receiver can tolerate >300ps of intra-pair skew, enabling the use of a cost effective cable solution. A well controlled and monitored cable assembly operation typically keeps this parameter in check. LDI intra-pair skew limit is not specified as a percentage (ie 10%) of a bit time.

5.38Gbps / 5meter EYE Pattern

The eye pattern shown in figure 6 shows a LVDS data bit time of 1.28ns. Pseudo random data (PRBS) is being driven down 5 meters of twisted pair cable. Bit times are equal, jitter is low, and the data is recovered by the receiver error free. ISI and cable loading effects are kept in check with the pre-emphasis transmitter feature and also the DC balancing of the data.
**Bench Marks / BERT**

LDI has been evaluated with a 48-bit wide bit error rate tester (TEK MB100s). Testing has been over extreme conditions for many different high-resolution application configurations. Zero bit errors were detected in this testing. This includes the following benchmark tests:

<table>
<thead>
<tr>
<th>Data Rate</th>
<th>Clock Rate</th>
<th>Cable</th>
<th>Errors</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.38 Gbps</td>
<td>112MHz (224)</td>
<td>5m</td>
<td>0</td>
</tr>
<tr>
<td>3.84 Gbps</td>
<td>80MHz (160)</td>
<td>10m</td>
<td>0</td>
</tr>
<tr>
<td>2.69 Gbps</td>
<td>56MHz (112)</td>
<td>10m</td>
<td>0</td>
</tr>
</tbody>
</table>

In all cases, the LDI links have proven to be error free. This testing was conducted with all 48 inputs switching, and a PRBS pattern which is random between inputs. This creates a worse case test as internal noise on the chip die is maximized.

LDI has been deployed in the SGI 1600SW Desktop Monitor (SXGAW) and is also deployed in several UXGA applications in the pre-production phase.

**Conclusions**

LDI delivers the bandwidth for today’s (SXGA) and tomorrow’s (UXGA/HDTV/QXGA) high-resolution display applications. It utilizes LVDS, an open industry standard, as its physical layer to deliver Gigabits @ milliwatts across long low cost cables. It provides enhancements over the standard FPD-Link interface in the area of long cable drive with the inclusion of three new features to extend its’ reach. This includes transmitter pre-emphasis, DC balancing of the data, and also a cable deskew feature. It also provides a compatibility path to the de-facto notebook digital interface (FPD-Link) without the need for adapters or dongles!

**References**

IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal and regulatory requirements concerning their products and any use of TI products in such safety-critical applications. Neither TI nor any of its affiliated companies will be liable for any such use of TI products which TI has not designated as military-grade or enhanced plastic.

Buyers acknowledge and agree that any use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any damages arising out of the use of TI products in such safety-critical applications.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Audio</td>
<td>Communications and Telecom</td>
</tr>
<tr>
<td>Amplifiers</td>
<td>Computers and Peripherals</td>
</tr>
<tr>
<td>Data Converters</td>
<td>Consumer Electronics</td>
</tr>
<tr>
<td>DLP® Products</td>
<td>Energy and Lighting</td>
</tr>
<tr>
<td>DSP</td>
<td>Industrial</td>
</tr>
<tr>
<td>Clocks and Timers</td>
<td>Medical</td>
</tr>
<tr>
<td>Interface</td>
<td>Security</td>
</tr>
<tr>
<td>Logic</td>
<td>Space, Avionics and Defense</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>Transportation and Automotive</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>Video and Imaging</td>
</tr>
<tr>
<td>RFID</td>
<td></td>
</tr>
<tr>
<td>OMAP Mobile Processors</td>
<td></td>
</tr>
<tr>
<td>Wireless Connectivity</td>
<td></td>
</tr>
</tbody>
</table>

TI E2E Community Home Page e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated