Application Note 775 Specifications and Architectures of Sample-and-Hold Amplifiers

Literature Number: SNOA223
Specifications and Architectures of Sample-and-Hold Amplifiers

I. INTRODUCTION
Sample-and-Hold (S/H) amplifiers track an analog signal, and when given a “hold” command they hold the value of the input signal at the instant when the “hold” command was issued, thereby serving as an analog storage device. An ideal S/H amplifier would be able to track any kind of input signal, and upon being given a hold command store at its output, without delay, the precise value of the signal, and maintain this value indefinitely. Unfortunately, ideal S/H amps do not yet exist, and to be able to pick a S/H amp to suit a particular application, one must be familiar with how S/H amps are characterized, and how the S/H specifications will affect performance. In addition, it is helpful to be familiar with the common architectures that are used for S/H amps, as the architecture has a profound effect on the performance.

In this application note, we discuss the meaning and significance of the various specifications for S/H amps, and also discuss several common S/H architectures, and how the performance is influenced by the architectures. In the appendices, we give a table which lists the key specifications for a number of S/H amps. Since the primary use of S/Hs is in data conversion, we will refer to such applications when discussing some of the specifications.

II. MEANING OF THE SPECIFICATIONS
When discussing S/H specifications, it is helpful to have the circuit diagram of a S/H amp at hand. Figure 1 shows a schematic of the open loop configuration, which will be discussed later in more detail. Since a S/H amp has two modes (the sample mode and the hold mode), and two transitions between the modes (sample-to-hold and hold-to-sample), it is convenient to discuss the specifications in these four groupings. Figure 2 shows a S/H timing diagram that displays these two modes and two mode transitions.

SAMPLE MODE SPECIFICATIONS
Offset Voltage is the deviation from zero of the output voltage when the input voltage is zero and the S/H amp is in sample mode. To maintain absolute accuracy in an A/D converter application, the offset voltage must be less than $1/2$ LSB, or

$$V_{OS} < \frac{FS}{2^n + 1}.$$  

where FS is full scale and n is the resolution of the analog-to-digital converter (ADC). Many S/H amps have provision for nulling the offset voltage; however, manual nulling can be expensive. Sometimes the offset is specified as an input offset voltage; this is particularly useful if the S/H can be configured for a gain other than unity.

Gain Error is the fractional voltage difference between the input voltage and the output voltage (excluding the effects of offset voltage) when the S/H amp is in sample mode; here we assume the ideal gain is unity. If absolute accuracy is required in an A/D application, the gain error should be less than $1/2$ LSB, or

$$\Delta A_g = \frac{V_{OUT}}{V_{IN}} < \frac{1}{2^n + 1},$$  

where n is the resolution of the converter.

![Figure 1. A Simple S/H Amplifier Consists of a Switch, Hold Capacitor, and Input and Output Buffers](image-url)
Gain Linearity Error is the maximum deviation of the S/H's transfer curve from an ideal straight line connecting the end points of the transfer curve (the effects of offset and gain error are excluded). Spectral distortion is a consequence of gain linearity error in the S/H.

Full-Power Bandwidth is commonly defined in two ways. Some manufacturers define it as the frequency at which the voltage gain of the S/H amplifier drops by 3 dB relative to the gain at dc for a full-scale input. Others derive the full power bandwidth from a measurement of the S/H's slew rate. According to this definition, the full power bandwidth is equal to the frequency of the full-scale sine wave which has its maximum rate of change equal to the slew rate. This is given by

\[ \text{BW}_{\text{ip}} = \frac{\text{SR}}{2\pi V_p} \]

where \(2V_p\) is full scale and \(\text{SR}\) is the slew rate of the S/H.

Small Signal Bandwidth is the frequency at which the voltage gain of the S/H amplifier drops 3 dB relative to the gain at dc for an input that is much smaller than full scale, such as 20 dB or 40 dB below full scale. The small signal bandwidth is generally larger than the full power bandwidth; this would be the case if the full-power bandwidth is slew rate limited, for example. The small signal bandwidth is important for those applications which do not require the conversion of large amplitude, high frequency signals. Relying on the full power bandwidth specification in these cases would constrain one to a smaller bandwidth than can actually be attained in practice.

Slew Rate is the maximum rate of change of the output voltage when the S/H amplifier is in sample mode. Because the slew rate depends on the value of the hold capacitor, this capacitance must be specified if the hold capacitor is external. The slew rate is important because it affects the full-power bandwidth and acquisition time of the S/H.

SAMPLE-TO-HOLD TRANSITION SPECIFICATIONS

Aperture Time, also known as aperture delay, is a specification that is defined differently by different manufacturers. The strict definition is that it is the time during which the signal is being disconnected from the hold capacitor after a hold command has been given (Figure 3). The broader definition is that it is the time between the application of the hold command and when the signal has been completely disconnected from the hold capacitor. The second definition includes the digital delay which occurs between when the hold command is applied and when the switch connecting the input signal to the hold capacitor begins to open.

Unlike aperture jitter, the aperture time is not a limiting factor on the maximum frequency for sinusoidal signals because for a sinusoidal signal, the voltage error caused by the aperture time manifests itself as a phase change, not an amplitude or frequency change.

Effective Aperture Delay Time is the time delay between the generation of the hold command and the appearance at the input of the final "held" voltage that exists on the hold capacitor (Figure 3). If precise timing is required, the hold command must be given an "effective aperture delay time" before the instant at which the input value is desired.
Aperture Jitter, also known as aperture uncertainty, is the uncertainty in the aperture time. Aperture jitter results from noise which is superimposed on the hold command, which affects its timing. Aperture jitter is often specified as an rms value, which represents the standard deviation in the aperture time.

The aperture jitter sets an upper limit on the maximum frequency sinusoidal signal that can be accurately sampled by a S/H. In order not to lose accuracy, the rule of thumb is that the signal must not change by more than ±1⁄2 LSB during the aperture jitter time. Using a full-scale sinusoidal signal \( V = A \sin (2\pi ft) \), we have

\[
\frac{dV}{dt} = 2\pi fA \cos (2\pi ft) < \frac{\pm \frac{1}{2} \text{ LSB}}{t_{aj}}
\]

where \( A \) is half the analog input voltage range and \( t_{aj} \) is the aperture jitter. Since \( \frac{1}{2} \text{ LSB} = A/2^n \), where \( n \) is the resolution of the converter, we get

\[
f < \frac{1}{2\pi \times 2^n \times t_{aj}}
\]

As an example of using this criterion, a 12-bit converter whose S/H amplifier has an aperture jitter of 100 ps could convert full-scale signals having frequencies as high as 388 kHz. Of course, this would only be possible if the converter’s sampling rate is at least twice as high as this frequency, in order to satisfy the Nyquist criterion.

**Charge Transfer**, or charge injection, is the amount of charge transferred to the hold capacitor upon opening the switch after a hold command has been given. It is caused by capacitive coupling between the hold capacitor and the gate of the transistor that serves as the switch. Because of this charge transfer, there is a hold step at the output. For architectures in which the hold capacitor “sees” the input voltage, the charge transfer is a function of the input voltage, and can be a nonlinear function, leading to harmonic distortion.

**Hold Step**, also known as pedestal and sample-to-hold offset, is the voltage step that appears at the output due to the sample-to-hold transition (Figure 4). It is caused by a transfer of charge to the hold capacitor due to the opening of the switch. The hold step can be determined from the charge transfer by

\[
V_{HS} = \frac{Q}{C_H}
\]

where \( Q \) is the charge transferred to the hold capacitor. Hence, the hold step can be reduced by increasing the value of the hold capacitor. This will, however, result in a larger acquisition time. For A/D applications, it is desirable that the hold step be independent of the input voltage and less than 1⁄2 LSB.

**Hold Mode Settling Time** is the time required for the output to settle within a specified error band after a hold command has been given. This error band is commonly specified as 1%, 0.1% or 0.01% of a full-scale step input. For A/D converter applications, one needs the output to settle within ±1⁄2 LSB before a conversion is started. The hold mode settling time is also important because the sum of the acquisition time, the hold mode settling time, and the A/D conversion time determines the maximum sampling rate of the S/H-ADC system. (If the conversions are pipelined, the sampling rate can be higher).

\[
(t_{s})_{max} = \frac{1}{t_{ac} + t_{hs} + t_c}
\]

**Sample-to-Hold Transient** is the transient that appears at the output due to a sample-to-hold transition. The maximum amplitude of the transient is usually specified. S/Hs used to deglitch the output of digital-to-analog converter must have a small sample-to-hold transient.

**HOLD MODE SPECIFICATIONS**

**Hold Capacitor Leakage Current** is the current which flows in or out of the hold capacitor while the S/H amplifier is in hold mode. The leakage current consists of three parts: leakage through the dielectric of the hold capacitor, leakage...
through the analog switch, and the input bias current of the output amplifier. (The leakage currents do not all necessarily have the same polarity). This specification is important because the droop rate is proportional to the hold capacitor leakage current.

**Droop Rate** is the rate at which the output voltage is changing due to leakage from the hold capacitor. If the S/H has an internal hold capacitor, the droop rate is specified in the data sheets. However, if the hold capacitor must be added externally, the droop rate depends on the value of the hold capacitor and is calculated from the equation

$$\frac{dV_{CH}}{dt} = \frac{I_L}{C_H}$$

where $I_L$ is the hold capacitor leakage current.

**Droop Rate** is the rate at which the output voltage is changing due to leakage from the hold capacitor. If the S/H has an internal hold capacitor, the droop rate is specified in the data sheets. However, if the hold capacitor must be added externally, the droop rate depends on the value of the hold capacitor and is calculated from the equation

$$\frac{dV_{CH}}{dt} = \frac{I_L}{C_H}$$

where $I_L$ is the hold capacitor leakage current.

**Feedthrough Attenuation Ratio** is the fraction of the input signal that appears at the output while the S/H amplifier is in hold mode. The feedthrough attenuation ratio is generally specified for a specific frequency of input signal. For A/D applications, the feedthrough must be less than $1/2$ LSB for a full amplitude input. Hence, the feedthrough attenuation ratio must be at least

$$A_F > 20 \log \left(2^{n+1}\right) \text{ dB}$$

which can be simplified to

$$A_F > 6(n+1) \text{ dB, where } n \text{ is the resolution of the converter.}$$

**HOLD-TO-SAMPLE TRANSITION SPECIFICATIONS**

**Acquisition Time** is the maximum time required to acquire a new input voltage once a sample command has been given (Figure 5). A signal is "acquired" when it has settled within a specified error band around its final value of output voltage. The error band is usually either $0.1\%$, $0.01\%$, $1 \text{ mV}$, or $1/2$ LSB (in applications that involve an ADC). The maximum value of the acquisition time occurs when the hold capacitor must charge to a full-scale voltage change. The acquisition time depends on the value of the hold capacitor, and this value must be specified if the hold capacitor is supplied externally. The acquisition time can be reduced by choosing a smaller hold capacitance; however, this will increase the hold step and droop rate.

**III. SAMPLE-AND-HOLD ARCHITECTURES**

The symbol that is frequently used for the S/H amplifier in system block diagrams is a switch in series with a capacitor (Figure 6). Although the switch can control the mode of the device, and the capacitor can store a voltage, a S/H using just these components would have very poor performance.

**FIGURE 4. Sources of Error in Hold Mode and during the Sample-to-Hold Transition**

**FIGURE 5. Acquisition Time**
By studying the deficiencies of such a configuration, one can better appreciate the components that are added to this basic core to comprise a practical S/H amplifier.

First, when in sample mode the charging time of the hold capacitor for the S/H in Figure 6 is dependent on the source impedance of the input. A large source impedance would give a large RC time constant, leading to a high acquisition time. To ameliorate this effect, one buffers the hold capacitor from the input with an operational amplifier (assuming that the op amp is capable of driving a capacitive load). The acquisition time will then be independent of the source impedance, and will in fact be low due to the low output impedance of an operational amplifier.

Second, when in hold mode the hold capacitor will discharge through the load. Hence, the droop rate will be load dependent and could be very high. To ameliorate this problem, one buffers the hold capacitor from the output with an op amp. The droop rate will then be independent of the load, and will actually be rather low, due to the large input impedance of an op amp.

Hence, in addition to a switch and a hold capacitor, a practical S/H amplifier must include input and output buffers. The two main variations of this structure, the open-loop and closed-loop architectures, differ in the manner of their feedback.

In the open-loop architecture Figure 7 the input and output buffer amps are each configured as voltage followers. The advantage of this architecture is its speed — the acquisition time and settling time are short because there is no feedback between the buffer amps. The disadvantage of this architecture is in its accuracy, which suffers because of the lack of feedback, causing the dc errors of both amplifiers to add. For applications requiring high accuracy, one can use the closed-loop architecture, with either a follower output (Figure 8) or an integrator output (Figure 9). The feedback significantly improves the accuracy of the S/H relative to the open-loop configuration, although the speed is somewhat less.

In both the open-loop architecture and the closed-loop architecture with follower output, the charge transfer, and hence the hold step, is a function of the input voltage. This is because the hold capacitor is connected to the input signal (through the input buffer amp). The closed-loop architecture with integrator output ameliorates this problem by connecting the hold capacitor to virtual ground instead of the input signal. Hence the charge transfer is constant.

A new architecture which combines the speed of the open-loop configuration and the accuracy of the closed-loop configuration is the current-multiplexed architecture shown in Figure 10. The LF6197, National’s High Performance VIP™ Sample-and-Hold Amplifier used this architecture. This architecture provides for a cancellation of charge injection, allowing one to use a small hold capacitor to get high speeds without the disadvantage of a large hold step.

In the sample mode, the transconductance input stage $g_{m1}$ is connected to the output buffer, while switches S2 and S3 are closed, thereby shunting the dummy capacitor $C_D$ and grounding one end of the hold capacitor, allowing it to charge. The hold command connects input stage $g_{m2}$ to the output buffer and opens switches S2 and S3. The voltage differential caused by charge injection into the hold capacitor is cancelled by an equal but opposite polarity of charge injection into the dummy capacitor, which is the same value as the hold capacitor. Hence, the common mode rejection of $g_{m2}$ results in a greatly reduced hold step.

---

**FIGURE 6. S/H Symbol**

First, when in sample mode the charging time of the hold capacitor for the S/H in Figure 6 is dependent on the source impedance of the input. A large source impedance would give a large RC time constant, leading to a high acquisition time. To ameliorate this effect, one buffers the hold capacitor from the input with an operational amplifier (assuming that the op amp is capable of driving a capacitive load). The acquisition time will then be independent of the source impedance, and will in fact be low due to the low output impedance of an operational amplifier.

**FIGURE 7. Open-Loop Architecture**

**FIGURE 8. Closed-Loop Architecture with Follower Output**
IV. CONCLUSION
The selection of a S/H amplifier for a particular application requires an understanding of how S/Hs are specified and how a particular specification will affect system performance. When comparing S/H amplifiers one must also be aware that the test conditions and even the definitions of the specifications may vary from manufacturer to manufacturer. A clear understanding of the meanings of the specifications should make it easier to compare S/Hs that are tested using different definitions of the specifications.

APPENDIX
What follows is a table which presents values of the specifications for a number of National’s S/H amplifiers. Additional information, such as the values of the acquisition time and hold mode settling time at other hold capacitor values and to other accuracies, can be found in the data sheets. Additional S/H amplifiers made by National are the LH0023, LH0043, and LH0053.
## SPECIFICATIONS FOR SELECTED S/H AMPLIFIERS

<table>
<thead>
<tr>
<th>Spec (Note 1)</th>
<th>LF398</th>
<th>LH4860</th>
<th>LF6197</th>
</tr>
</thead>
<tbody>
<tr>
<td>Architecture</td>
<td>Closed-Loop, Follower Output</td>
<td>Closed-Loop, Integrator Output</td>
<td>Current Multiplexed</td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>±2 mV</td>
<td>±0.5 mV</td>
<td>±3 mV</td>
</tr>
<tr>
<td>Gain Error</td>
<td>0.004%</td>
<td>±0.005%</td>
<td>0.03%</td>
</tr>
<tr>
<td>Small Signal BW</td>
<td>16 MHz</td>
<td>25 MHz</td>
<td></td>
</tr>
<tr>
<td>Slew Rate</td>
<td>300 V/µs</td>
<td>145 V/µs</td>
<td></td>
</tr>
<tr>
<td>Aperture Time</td>
<td>200 ns</td>
<td>6 ns</td>
<td>4 ns</td>
</tr>
<tr>
<td>Aperture Jitter</td>
<td>35 ps_{rms}</td>
<td>8 ps_{rms}</td>
<td></td>
</tr>
<tr>
<td>Hold Step (Note 2)</td>
<td>±1.0 mV</td>
<td>±2.5 mV</td>
<td>±10 mV</td>
</tr>
<tr>
<td>Hold Mode Setting</td>
<td>1 µs</td>
<td>60 ns</td>
<td>50 ns</td>
</tr>
<tr>
<td>Time to 0.01%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hold Capacitor</td>
<td>30 pA</td>
<td>5 pA</td>
<td>6 pA</td>
</tr>
<tr>
<td>Leakage Current</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Droop Rate</td>
<td></td>
<td>±0.5 µV/µs</td>
<td>0.6 µV/µs</td>
</tr>
<tr>
<td>Feedthrough Attenuation</td>
<td>90 dB</td>
<td></td>
<td>83 dB</td>
</tr>
<tr>
<td>Ratio at 1 kHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Acquisition Time to 0.1% (Notes 3, 4)</td>
<td>4 µs</td>
<td>100 ns</td>
<td>130 ns</td>
</tr>
</tbody>
</table>

**Note 1:** The table lists the typical values of these specifications.

**Note 2:** LF398: C_{H} = 0.01 µF, V_{OUT} = 0V.

**Note 3:** ΔV_{OUT} = 10V.

**Note 4:** LF398: C_{H} = 1000 pF.
LIFE SUPPORT POLICY

NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.
## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal and regulatory requirements concerning such use.

 Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th><a href="http://www.ti.com/audio">www.ti.com/audio</a></th>
<th><a href="http://www.ti.com/communications">www.ti.com/communications</a></th>
</tr>
</thead>
<tbody>
<tr>
<td>Audio</td>
<td>amplifier.ti.com</td>
<td><a href="http://www.ti.com/computers">www.ti.com/computers</a></td>
</tr>
<tr>
<td>Amplifiers</td>
<td>dataconverter.ti.com</td>
<td><a href="http://www.ti.com/consumer-apps">www.ti.com/consumer-apps</a></td>
</tr>
<tr>
<td>Data Converters</td>
<td><a href="http://www.dlp.com">www.dlp.com</a></td>
<td><a href="http://www.ti.com/energy">www.ti.com/energy</a></td>
</tr>
<tr>
<td>DLP® Products</td>
<td>dsp.ti.com</td>
<td><a href="http://www.ti.com/industrial">www.ti.com/industrial</a></td>
</tr>
<tr>
<td>DSP</td>
<td><a href="http://www.ti.com/clocks">www.ti.com/clocks</a></td>
<td><a href="http://www.ti.com/medical">www.ti.com/medical</a></td>
</tr>
<tr>
<td>Clocks and Timers</td>
<td>interface.ti.com</td>
<td><a href="http://www.ti.com/security">www.ti.com/security</a></td>
</tr>
<tr>
<td>Interface</td>
<td>logic.ti.com</td>
<td><a href="http://www.ti.com/space-avionics-defense">www.ti.com/space-avionics-defense</a></td>
</tr>
<tr>
<td>Logic</td>
<td>power.ti.com</td>
<td><a href="http://www.ti.com/automotive">www.ti.com/automotive</a></td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>microcontroller.ti.com</td>
<td><a href="http://www.ti.com/video">www.ti.com/video</a></td>
</tr>
<tr>
<td>Microcontrollers</td>
<td><a href="http://www.ti-rfid.com">www.ti-rfid.com</a></td>
<td></td>
</tr>
<tr>
<td>RFID</td>
<td><a href="http://www.ti.com/omap">www.ti.com/omap</a></td>
<td></td>
</tr>
<tr>
<td>OMAP Mobile Processors</td>
<td><a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a></td>
<td></td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated