

## Application Report

SNOA364C-November 1992-Revised April 2013

# **OA-31 Current Feedback Amplifiers**

#### **ABSTRACT**

In their effort to approximate the ideal op amp, manufacturers must not only maximize the open-loop gain and minimize input-referred errors such as offset voltage, bias current, and noise, but must also ensure adequate band-width and settling-time characteristics. Amplifier dynamics are particularly important in applications like high-speed DAC buffers, subranging ADCs, S/H circuits, ATE pin drivers, and video and IF drivers [1].

|           |          | Contents                                                                                          |    |
|-----------|----------|---------------------------------------------------------------------------------------------------|----|
|           | 1        | Introduction                                                                                      |    |
|           | 2        | The Conventional Op Amp                                                                           |    |
|           | 3        | Gain Bandwidth Tradeoff                                                                           |    |
|           | 4        | Slew-Rate Limiting                                                                                |    |
|           | 5        | Current-Feedback Amplifier                                                                        |    |
|           | 6        | No Gain-Bandwidth Tradeoff                                                                        |    |
|           | 7        | Absence of Slew-Rate Limiting                                                                     |    |
|           | 8        | Second-Order Effects                                                                              |    |
|           | 9        | CF Applications Considerations                                                                    |    |
|           | 10       | CF Integrators                                                                                    |    |
|           | 11       | Stray Input-Capacitance Compensation                                                              |    |
|           | 12       | References                                                                                        | 16 |
|           |          | List of Figures                                                                                   |    |
|           | 1        | Circuit Model of the Conventional Op Amp                                                          | ;  |
|           | 2        | Connection as a Non-Inverting Amplifier                                                           | 2  |
|           | 3        | Test Circuit to Find the Loop Gain                                                                | ţ  |
|           | 4        | Graphical Method to Determine the Closed-Loop Bandwidth f <sub>A</sub> .                          | ļ  |
|           | 5        | Simplified Slew-Rate Model of a Conventional Op Amp                                               | 7  |
|           | 6        | Circuit Model of the Current-Feedback Amplifier                                                   | 7  |
|           | 7        | Connection as a Non-Inverting Amplifier                                                           | 8  |
|           | 8        | Simplified Circuit Diagram                                                                        | ç  |
|           | 9        | Block Diagram of a Current-Feedback Amplifier                                                     | 9  |
|           | 10       | Test Circuit to Find the Loop Gain                                                                | 10 |
|           | 11       | Graphical Method to Determine the Close-Loop Bandwidth f <sub>A</sub>                             | 10 |
|           | 12       | Comparing the Gain-Bandwidth Relationship of Conventional Op Amps and Current-Feedback Amplifiers | 11 |
|           | 13       | Comparing the Gain-Bandwidth Relationship of Conventional Op Amps and Current-Feedback Amplifiers | 1: |
|           | 14       | Test Circuit to Investigate the Effect of R <sub>o</sub>                                          | 13 |
|           | 15       | Noise-Gain Curves                                                                                 | 13 |
|           | 16       | Actively-Compensated CF Integrator                                                                | 1  |
|           | 17       | DAC Output Capacitance Compensation                                                               | 1  |
| All trade | emarks a | are the property of their respective owners.                                                      |    |

## OBSOLETE



www.ti.com



www.ti.com Introduction

#### 1 Introduction

Being basically voltage-processing devices, op amps are subject to the speed limitations inherent to voltage-mode operation, stemming primarily from the stray capacitances of nodes and the cutoff frequencies of transistors. Particularly severe is the effect of the stray capacitances between the input and output nodes of high-gain inverting stages because of the Miller effect which multiplies the stray capacitance by the voltage gain of the stage.

On the other hand, it has long been recognized that current manipulation is inherently faster than voltage manipulation. The effect of stray inductances in a circuit is usually less severe than that of its stray capacitances, and BJTs can switch currents much more rapidly than voltages. These technological reasons form the basis of emitter-coupled logic, bipolar DACs, current conveyors, and the high-speed amplifier topology know as *current-feedback* [2].

For true current-mode operation, all nodes in the circuit should ideally be kept at fixed voltages to avoid the slow-down effect by their stray capacitances. However, since the output of the amplifier must be a voltage, some form of high-speed voltage-mode operation must also be provided at some point. This is achieved by employing gain configurations that are inherently immune from the Miller effect, such as the common-collector and the cascode configurations, and by driving the nodes with push-pull stages to rapidly charge/discharge their stray capacitances.

To ensure symmetric rise and fall times, the npn and pnp transistors must have comparable characteristics in terns of cutoff frequency f<sub>t</sub>. Traditionally, monolithics pnp's have been plagued by much poorer performance characteristics than their npn counterparts. However, the recent development of truly complementary high-speed processes makes it possible to achieve monolithics speeds that were hitherto available only in hybrid form.

The advantages of the current-feedback topology are best appreciated by comparing it against that of the conventional op amp [3], [4].

## 2 The Conventional Op Amp

The conventional op amp consists of a high input-impedance differential stage followed by additional gain stages, the last of which is a low output-impedance stage. As shown in the circuit model of Figure 1, the op amp transfer characteristic is

$$V_{o} = a(jf) V_{d}$$
 (1)

where,  $V_O$  is the output voltage;  $V_d = V_p - V_n$  is the differential input voltage; and a (jf), a complex function of frequency  $f_t$ , is the open-loop gain.

Connecting an external network as in Figure 2 creates a feedback path along which a signal in the form of a voltage is derived from the output and applied to the non-inverting input.



Figure 1. Circuit Model of the Conventional Op Amp





Figure 2. Connection as a Non-Inverting Amplifier

Substituting into Equation 1, collecting, and solving for the ratio  $V_0/V_1$  yields the familiar non-inverting amplifier transfer characteristic:

$$A(if) \stackrel{\triangle}{=} \frac{V_o}{V_i} = \left(1 + \frac{R_2}{R_1}\right) \frac{1}{1 + 1/T(if)}$$
(3)

where, A (jf) represents the closed-loop gain, and,

$$T(jf) = \frac{a(jf)}{1 + R_2/R_1} \tag{4}$$

represents the loop gain.

The designation loop gain stems from the fact that if we break the loop as in Figure 3 and inject a test signal  $V_x$  with  $V_i$  suppressed, the circuit will first attenuate  $V_x$  to produce  $V_n = V^x/(1 + R_2/R_1)1$  and then amplify  $V_n$  to produce  $V_o = -aV_n$ . Hence, the gain experienced by a signal in going around the loop is  $V_o/V_x = -a/(1 + R_2/R_1)$ . The negative of this ratio represents the loop gain ,  $T = -(V_o/V_x)$ . Hence, Equation 4.

The loop gain gives a measure of how close A is to the ideal value  $1 + R_2/R_1$ , also called the noise gain of the circuit. By Equation 3, the larger T, the better. To ensure substantial loop gain over a wide range of closed-loop gains, op amp manufacturers strive to make a as large as possible. Consequently,  $V_d$  will assume extremely small values since  $V_d = V_o/a$ . In the limit,  $a \to \infty$  you obtain  $V_d \to 0$ , that is,  $V_n \to V_p$ . This forms the basis of the familiar op amp rule: when operated with negative feedback, an op amp will provide whatever output voltage and current are needed to ideally force  $V_p$  to follow  $V_p$ .

www.ti.com Gain Bandwidth Tradeoff



Figure 3. Test Circuit to Find the Loop Gain



Figure 4. Graphical Method to Determine the Closed-Loop Bandwidth f<sub>A</sub>.

## 3 Gain Bandwidth Tradeoff

Large open-loop gains can physically be realized only over a limited frequency range. Past this range, gain rolls off with frequency. Most op amps are designed for a constant rolloff of -20dB/dec, so that the open-loop response can be expressed as:

$$a(jf) = \frac{a_0}{1 + j(f/f_a)}$$
 (5)

where,  $a_o$  represents the dc gain, and  $f_a$  is the  $\neg 3dB$  frequency of the open-loop response. Both parameters can be found from the data sheets. For example, the 741 op amp has  $a_o \cong 2 \times 10^5$  and  $f_a \cong 5Hz$ .

TEXAS INSTRUMENTS

Slew-Rate Limiting www.ti.com

Substituting Equation 5 into Equation 4 and then into Equation 3, and exploiting the fact that  $(1 + R_2/R_1)$   $a_0$  <<, you can obtain:

$$A(if) = \frac{1 + R_2/R_1}{1 + j(f/f_A)}$$
(6)

where,

$$f_{A} = \frac{f_{t}}{1 + R_{2}/R_{1}} \tag{7}$$

represents the closed-loop bandwidth, and  $f_t = a_0 f_a$  represents the open-loop unity-gain frequency, that is the frequency at which |a| = 1. For instance, the 741 op amp has  $f_t = 2 \times 10^5 \times 5 = 1$  MHz.

Equation 7 reveals a gain-bandwidth tradeoff. As we raise the  $R_2/R_1$  ratio to increase the closed-loop gain, we also decrease its bandwidth in the process. Moreover, by Equation 4, the loop-gain is also decreased, thus leading to a greater closed-loop gain error.

The above concepts can also be visualized graphically. Since Equation 4 implies  $|T| dB \equiv 20 \log |T| = 20 \log |a| - 20 \log (1 + R_2/R_1) \equiv |a| dB - (1 + R_2/R_1)_{dB}$ , it follows that the loop gain can be found graphically as the difference between the open-loop gain and the noise gain. This is shown in Figure 4. The frequency at which the two curves meet is called the crossover frequency. At this frequency we have T = -j, that is,  $|A| = (1 + R_2/R_1)/\sqrt{2}$ . Thus, the crossover frequency represents the -3dB frequency of the closed-loop response, that is, the closed-loop bandwidth  $f_A$ .

Note that increasing the closed-loop gain shifts the noise-gain curve upward, thus reducing the loop gain, and causes the crosspoint to move up the |a| curve, which decreases the closed-loop bandwidth. Clearly, the circuit with the widest bandwidth and the highest loop gain is also the one with the lowest closed-loop gain. This is the voltage follower, for which  $R_2/R_1 = 0$ , so that A = 1 and  $A_1 = 1$ .

### 4 Slew-Rate Limiting

To fully characterize the dynamic behavior of an op amp, we also need to know its transient response. If an op amp with the response of Equation 5 is operated as a unity-gain voltage follower and is subjected to a suitably small voltage step, its dynamic behavior will be similiar to that of an RC network. Applying an input step  $\Delta V_i$  will cause the output to undergo an exponential transition with magnitude  $\Delta V_o = \Delta V_i$ , and with time-constant  $\tau = 1/(2\pi f_i)$ . For the 741 op amp we have  $\tau = 1/(2\pi \times 10^6) \approx 170$ ns.

The rate at which the output changes with time is highest at the beginning of the exponential transition, when its value is  $\Delta V_o/\tau$ . Increasing the step magnitude increases this initial rate of change, until the latter will saturate at a value called the slew-rate (SR). This effect stems from the limited ability of the internal circuitry to charge/discharge capacitive loads, especially the compensation capacitor responsible for open-loop bandwidth  $f_a$ .

To illustrate, see the circuit model of Figure 5, which is typical of many op amps. [4] The input stage is a transconductance block consisting of differential pair  $Q_1$ – $Q_2$  and current mirror  $Q_3$ – $Q_4$ . The remaining stages are lumped together as an integrator block consisting of an inverting amplifier and the compensation capacitor C. Slew-rate limiting occurs when the transconductance stage is driven into saturation, so that all the current available to charge/discharge C is the bias current / of this stage. For example, the 741 op amp has  $I = 20\mu A$  and C = 30 pF, so that SR = I/C = 0.67 V/ $\mu s$ .

The step magnitude corresponding to the onset of slew-rate limiting is such that  $\Delta V_i/\tau = SR$ , that is,  $\Delta V_i = SR \times \tau = (0.67 \text{ V/µs}) \times (170 \text{ns}) = 116 \text{mV}$ . As long as the step is less than 116 mV, a 741 voltage follower will respond with an exponential transition governed by  $\tau \cong 170 \text{ ns}$ , whereas for a greater input step the output will slew at a constant rate of 0.67 V/µs.





Figure 5. Simplified Slew-Rate Model of a Conventional Op Amp

In many applications the dynamic parameter of greatest concern is the settling time, that is, the time it takes for the output to settle and remain within a specified band around its final value, usually for a full-scale output transition. Clearly, slew-rate limiting plays an important role in the settling-time characteristic of the device.

#### 5 Current-Feedback Amplifier

As shown in the circuit model of Figure 6, the architecture of the current-feedback amplifier (CF amp) differs from the conventional op amp in two respects: [2]

1. The input stage is a unity-gain voltage buffer connected across the inputs of the op amp. its function is to force V<sub>n</sub> to follow V<sub>p</sub>, very much like a conventional op amp does via negative feedback. However, because of the low output impedance of this buffer, current can easily flow in or out of the inverting input, though you will see that in normal operation this current is extremely small.



Figure 6. Circuit Model of the Current-Feedback Amplifier





Figure 7. Connection as a Non-Inverting Amplifier

2. Amplification is provided by a transimpedance amplifier that senses the current delivered by the buffer to the external feedback network, and produces an output voltage V<sub>o</sub> such that:

$$Vo = z(jf)I_{n}$$
(8)

where. A z(jf) represents the transimpedance gain of the amplifier, in V/A or  $\Omega$ , ind  $I_n$  is the current out of the inverting input.

To fully appreciate the inner workings of the CF amp, it is instructive to examine the simplified circuit diagram of Figure 8. The input buffer consists of transistors  $Q_1$  through  $Q_4$ . While  $Q_1$  and  $Q_2$  form a low output-impedance push-pull stage,  $Q_3$  and  $Q_4$  provide  $V^{BE}$  compensation for the push-pull pair, as well as a Darlington function to raise the input impedance.

Summing currents at the inverting node yields  $I_1 - I_2 = I_n$ ,  $I_1$  and  $I_2$  are the push-pull transistor currewherents. Two Wilson current mirrors, consisting of transistors  $Q_9 - Q_{10} - Q_{11}$  and  $Q_{13} - Q_{14} - Q_{15}$ , reflect these currents and recombine them at a common node, whose equivalent capacitance to ground has been designated as C. By mirror action, the current through this capacitance is  $I_c = I_1 - I_2$ , that is

$$I_{c} = I_{n} \tag{9}$$

The voltage developed by C in response to this current is then conveyed to the output via a second buffer, consisting of  $Q_5$  through  $Q_8$ . The salient features of the CF amp are summarized in block diagram form in Figure 9.

When the amplifier loop is closed as in Figure 7, and whenever an external signal tries to imbalance the two inputs, the input buffer will begin sourcing (or sinking) an imbalance current  $I_n$  to the external resistances. This imbalance is the conveyed by the Wilson mirrors to capacitor C, causing  $V_o$  to swing in the positive (or negative) direction until the original imbalance  $I_n$  is neutralized via the negative feedback loop. thus,  $I_n$  plays the role of error signal in the system.





Figure 8. Simplified Circuit Diagram



Figure 9. Block Diagram of a Current-Feedback Amplifier

To obtain the closed-loop transfer characteristic, see Figure 7. Summing currents at the inverting node yields:

$$I_{n} = \frac{V_{n}}{R_{1}} - \frac{V_{o} - V_{n}}{R_{2}} \tag{10}$$

since the buffer ensures  $V_n \ V_p \ V_i$  we can rewrite as:

$$I_{n} = \frac{V_{i}}{R_{1} \parallel R_{2}} - \frac{V_{o}}{R_{2}} \tag{11}$$

confirming that the feedback signal  $V_o/R_2$  is now in the form of a current. Substituting into Equation 8, collecting and solving for the ratio  $V_o/V_i$  yields:

$$A(jf) \stackrel{\triangle}{=} \frac{V_{o}}{V_{j}} = \left(1 + \frac{R_{2}}{R_{1}}\right) \frac{1}{1 + 1/T(jf)}$$
(12)

where, A (jf) represents the closed-loop gain of the circuit, and,

$$T(jf) = \frac{z(jf)}{R_2}$$
 (13)



represents the loop gain. This designation stems again from the fact that if we break the loop as in Figure 10, and inject a test voltage  $V_x$  with the input  $V_i$  suppressed, the circuit will first convert  $V_x$  to the current  $I_n = -V_x/R_2$ , and then convert  $I_n$  to the voltage  $V_0 = zI_n$ , so that  $T \equiv -(V_0/V_x) = z/R_2$ , as expected.

In an effort to ensure substantial loop gain to reduce the closed-loop gain error, manufacturers strive to make z as large as possible relative to the expected values of  $R_2$ . Consequently, since  $I_n = V_o/z$ , the inverting-input current will be very small, though this input is a low-impedance node because of the buffer. In the limit  $z \to \infty$  we obtain  $I_n \to 0$ , indicating that a CF amp will provide whatever output voltage and current are needed to ideally drive  $I_n$  to zero. Thus, the conventional op amp conditions  $V_n = V_p$  and  $I_n = I_p = 0$  hold for CF amps as well.



Figure 10. Test Circuit to Find the Loop Gain



Figure 11. Graphical Method to Determine the Close-Loop Bandwidth f

#### 6 No Gain-Bandwidth Tradeoff

The transimpedance gain of a practical CF amp rolls off with frequency according to Equation 14:

$$z(jf) = \frac{z_0}{1 + j(ff_a)}$$
 (14)

where,  $z_o$  is the dc value of the transimpedance gain, and  $f_a$  is the frequency at which rolloff begins. For instance, from the *CLC401 Fast Settling, Wideband High Gain Monolithic Data Sheet* (SNOS849), you will find  $z_o = 710 \text{ k}\Omega$ , and  $f_a = 350 \text{ kHz}$ .

www.ti.com No Gain-Bandwidth Tradeoff

Substituting Equation 14 into Equation 13 and then into Equation 12, and exploiting the fact that  $R^2/z_o \ll 1$ , you will obtain:

$$A(jf) = \frac{1 + R_2/R_1}{1 + j(f/f_A)}$$
 (15)

where,

$$f_A = \frac{z_0 f_a}{R_2}$$
 (16)

represents the closed-loop bandwidth, for  $R_2$  in the  $k\Omega$  range,  $f_A$  is typically in the 100MHz. Retracing previous reasoning, you see that the noise-gain curve is now  $R_2$ , and that  $f_A$  can be found graphically as the frequency at which this curve meets the |z| curve, see Figure 11.

Compared with Equation 6 and Equation 7, note that the closed-loop gain expressions are formally identical.

However, the bandwidth now depends only on  $R_2$  rather than on the closed-loop gain  $1 + R_2/R_1$ . Consequently, you can use  $R_2$  to select the bandwidth, and  $R_1$  to select the bandwidth, and  $R_1$  to select the bandwidth, and  $R_1$  to select the gain. The ability to control gain independently of bandwidth constitutes a major advantage of CF amps over conventional op amps, especially in automatic gain control applications. This important difference is highlighted in Figure 12.



Figure 12. Comparing the Gain-Bandwidth Relationship of Conventional Op Amps and Current-Feedback Amplifiers





Figure 13. Comparing the Gain-Bandwidth Relationship of Conventional Op Amps and Current-Feedback Amplifiers

## 7 Absence of Slew-Rate Limiting

The other major advantage of CF amps is the inherent absence of slew-rate limiting. This stems from the fact that the current available to charge the internal capacitance at the onset of a step is proportional to the step regardless of its size. Indeed, applying a step  $\Delta V_i$  induces, by Equation 11, an initial current imbalance  $I_n = \Delta V_i/(R_1 \mid\mid R_2)$ , which the Wilson mirrors then convey to the capacitor. The initial rate of charge is, therefore,  $I_c/C = I_n/C = \Delta V_i/[(R_1 \mid\mid R_2)C] = [\Delta V_i(1 + R_2/R_1)] / (R_2C) = \Delta V_c/(R_2C)$ , indicating an exponential output transition with time-constant  $\tau = R_2C$ . Like the frequency response, the transient response is governed by  $R_2$  alone, regardless of the closed-loop gain. With  $R_2$  in the  $k\Omega$  range and C in the pF range,  $\tau$  comes out in the ns range.

The rise time is defined as the amount of time  $t_r$  it takes for the output to swing from 10% to 90% of the step size. For an exponential transition,  $t_r = \tau \times \ln (0.9/0.1) = 2.2\tau$ .

For example, the CLC401 has  $t_r$  = 2.5 ns for a 2V output step, indicating an effective  $\tau$  of 1.14 ns. The time it takes for the output to settle within 0.1% of the final value is  $t_s$  =  $\tau$  In 1000  $\cong$  7 $\tau$ . For the CLC401, this yields  $t_s$   $\cong$  8 ns, in reasonable agreement with the data sheet value of 10 ns.

The absence of slew-rate limiting not only allows for faster settling times, but also eliminates slew-rate related nonlinearities such as intermodulation distortion. This makes CF amps attractive in high-quality audio amplifier applications.

#### 8 Second-Order Effects

The above analysis indicates that once  $R_2$  has been set, the dynamics of the amplifier are unaffected by the closed-loop gain setting. In practice it is found that bandwidth and rise time do vary with gain somewhat, though not as drastically as with conventional op amps.

The main cause is the non-zero output impedance of the input buffer, whose effect is to alter the loop gain and, hence, the closed-loop dynamics.

Referring to Figure 14 and denoting this impedance as  $R_o$ , note that the circuit first converts  $V_x$  to a current  $I_{R2} = V_x/(R_2 + R_1 \mid R_o)$ , then it divides  $I_{R2}$  to produce  $I_n = I_{R2}R_1/(R_1 + R_o)$ , and finally it converts  $I_n$  to the voltage  $V_o = zI_n$ . Eliminating  $I_{R2}$  and  $I_n$  and letting  $T = -V_o/V_x$  yields  $T = z/Z_2$ , where:

$$Z_2 = R_2 \left( 1 + \frac{R_0}{R_1 \parallel R_2} \right) \tag{17}$$

Thus, the effect of  $R_0$  is to increase the noise gain from  $R_2$  to  $R_2[1 + R_0/(R_1 \mid R_2)]$ , see Figure 15, curve 1. Consequently, both bandwidth and rise time will be reduced by a proportional amount.



www.ti.com Second-Order Effects



Figure 14. Test Circuit to Investigate the Effect of Ro



- (1) Purely resistive feedback
- (2) A capacitance in parallel with R<sub>2</sub>
- (3) The same capacitance in parallel of  $R_{\mbox{\scriptsize 1}}$ .

Figure 15. Noise-Gain Curves

Replacing  $R_2$  with  $Z_2$  in Equation 16 yields, after simple manipulation,

$$f_{A} = \frac{f_{t}}{1 + \frac{R_{o}}{R_{2}} \left(1 + \frac{R_{2}}{R_{1}}\right)} \tag{18}$$

where,  $f_t = z_o f_a/R_2$  represents the extrapolated value of  $f_A$  in the limit  $R_o \rightarrow 0$ . Equation 19 indicates that bandwidth reduction due to  $R_o$  will be more pronounced at high closed-loop gains. As an example, suppose a CF amp has  $R_o = 50\Omega$ .  $R_2 = 1.5$  k $\Omega$ , and  $f_t = 100$ MHz, so that  $f_A = 10^8/[1 + (50/1500)A^o] = 10^8/(1 + A_o/30)$ , where,  $A_o = 1 + R_2/R_1$ . Then, the bandwidths corresponding to  $A_o = 1$ , 10, and 100 are, respectively,  $f_1 = 96.8$  MHz,  $f_{10} = 75.0$  MHz, and  $f_{100} = 23.1$  MHz. Note that these values still compare favorably with a conventional op amp, whose bandwidth would be reduced, respectively, by 1, 10, and 100.

If so desired, the external resistance values can be pre-distorted to compensate for the bandwidth reduction at high gains. Turning Equation 18 around yields the required value of  $R_2$  for a given bandwidth  $f_A$  and gain  $A_o$ .

$$R_2 = \frac{z_0 f_a}{f_A} - R_0 A_0 \tag{19}$$

while the required value of R<sub>1</sub> for the given gain A<sub>0</sub> is:

$$R_1 = \frac{R_2}{A_0 - 1} \tag{20}$$

www.ti.com

As an example, suppose you we want the above amplifier to retain its 100 MHz bandwidth at a closed-loop gain of 10. Since with  $R_2 = 1.5 \text{k}\Omega$  this device has  $z_0 f_a / R_2 = 100$  MHz, it follows that  $z_0 f^a = 10^8 \times 1500 = 1.5 \times 10^{11}$   $\Omega \times$  Hz. Then, the above equations yield  $R_2 = 1.5 \times 10^{11}$  /  $10^8 - 50 \times 10 = 1$  k $\Omega$ , and  $R_1 = 1000$ / (10 - 1) = 111  $\Omega$ .

Besides the dominant pole at f<sub>a</sub>, the open-loop response of a practical amplifier presents additional poles above the crossover frequency. As shown in Figure 15, the effect of these poles is to cause a stepper gain rolloff at this frequency, further reducing the closed-loop bandwidth.

Moreover, the additional phase-shift due to these poles decreases the phase margin somewhat, thus causing a small amount of peaking in the frequency response, and ringing in the transient response.

Finally, it must be said that the rise time of a practical CF amp does increase with the step size somewhat, due primarily to transistor current gain degradation at high current levels. For instance, the rise time of the CLC401 changes from 2.5 ns to 5 ns as the step size is changed from 2V to 5V. In spite of second-order limitations, CF amps still provide superior dynamics.

## 9 CF Applications Considerations

Although, the above treatment has focused on the non inverting configuration, the CF amp will work as well in most other resistive feedback configurations, such as the inverting amplifier, the summing and differencing amplifier, I-V and V-I converters, and KRC active filters [4]. In fact, the derivation of the transfer characteristic of any of these circuits proceeds along the same lines as conventional op amps. Special consideration, however, require the cases in which the feedback network includes reactive elements, either intentional or parastic.

Consider first the effect of a feedback capacitance  $C_2$  in parallel with  $R_2$  in the basic circuit of Figure 14. Letting  $Z = R_2||(1/sC_2)$ , the noise gain, becomes  $Z_2 = Z$  [1 +  $R_0/(R_1||Z)$ ]. After expanding, it is readily seen that the noise-gain curve has a pole at  $f_p = 1/(2\pi R_2C_2)$  and a zero at  $f_z = 1/[2\pi(R_0||R_1||R_2)C_2]$ , as shown in Figure 15, curve 2. Consequently, the crossover frequency will be pushed into the region of substantial phase shift due to the higher-order poles of z. If the overall shift reaches  $-180^\circ$  at this frequency then T = -1 there, indicating that A will become infinite by Equation 12, and the circuit will oscillate. Even if the phase shift fails to reach  $-180^\circ$ , the closed-loop response may still exhibit intolerable peaking and ringing. Hence, capacitive feedback must be avoided with CF amps. To minimize the effect of stray feedback capacitances, manufacturers often provide  $R_2$  internally.

#### 10 CF Integrators

To synthesize the integrator function in CF form, which provides the basis for dual-integrator-loop filters and oscillators as well as other popular circuits, we must use configurations that avoid a direct capacitance between the output and the inverting input. One possibility is offered by the Deboo integrator, [4] which belongs to the class of KRC filters and is therefore amenable to CF realization. Its drawback is the need for tightly matched resistances, if lossless integration is desired. The alternative of Figure 16 not only meets the given constraint, but also provides active compensation, a highly desirable feature to cope with Q-enhancement problems in dual-integrator-loop filters. [4] Using standard op amp analysis techniques, it is readily seen that the unity-gain frequency of this integrator is  $f_0 = (R_2/R_1) / (2\pi RC)$ .





Figure 16. Actively-Compensated CF Integrator

## 11 Stray Input-Capacitance Compensation

Next, consider the effect of an input capacitance  $C_1$  in parallel with  $R_1$  in the basic circuit of Figure 14. Letting  $Z = R_1 \mid (1/sC_1)$ , the noise gain is now  $Z_2 = R_2[1 + R_0/(Z \mid R_2)]$ . After expanding, it is readily seen that the noise-gain curve has a zero at  $f_z = 1/[2\pi(R_0 \mid R_1 \mid R_2) C_1]$ , as shown in Figure 15, curve 3. If  $C_1$  is sufficiently large, the phase of T at the crossover frequency will again approach  $-180^\circ$ , bringing the circuit on the verge of instability. This is of particular concern in current-mode DAC output buffering, where  $C_1$  is the output capacitance of the DAC, typically in the range of a few tens to a few hundreds of picofarads, depending on the DAC type.

Like a conventional op amp, the CF amp can be stabilized by using a feedback capacitance  $C_2$  to introduce sufficient phase-lead to compensate for the phase-lag due to the input capacitance  $C_1$ . For a phase margin of 45°, choose the value of  $C_2$  so that the noise-gain pole  $f_p = 1/(2\pi R_2 C_2)$  coincides with the crossover frequency  $f_A$ , as shown in Figure 17. Using asymptotic Bode-plot reasoning, [4], it is easily seen that  $f_A = [z_0 f_a f_z/(R_0 + R_2)]^{\frac{12}{2}}$ , where,  $f_z = 1/[2\pi (R_0 || R_2)C_1]$ . Imposing  $f_p = f_A$  yields:

$$C_2 = \left(\frac{R_0}{2\pi R_2 z_0 f_a} C_1\right)^{1/2} \tag{21}$$



Figure 17. DAC Output Capacitance Compensation



References www.ti.com



Figure 18. DAC Output Capacitance Compensation

To cope with impractically low values of  $C_2$ , it is convenient to drive  $C_2$  with a voltage divider as in Figure 18, since this will scale the value of  $C_2$  to the more practical value.

$$C_{c} = \left(1 + \frac{R_{B}}{R_{A}}\right) C_{2} \tag{22}$$

It can be shown that for this technique to be effective you must choose  $R_B << R_2$ . As an example, suppose a DAC having  $C_1 = 100$  pF feeds the CF amp considered earlier. Then, Equation 21 yields  $C_2 = [50 \times 100 \times 10^{-12} / (2\pi \times 1.5 \times 10^3 \times 1.5 \times 10^{11})]^{\frac{1}{2}} = 1.88$  pF. To scale it to a more practical value use [5]  $R_A = 50\Omega$  and  $R_B = 500\Omega$ . Then,  $C_C = (1 + 500/50)$  1.88  $\cong$  21 pF. This estimate may require some fine tuning to optimize the transient response.

Additional useful application hints can be found in [5].

#### 12 References

- P. Harold, Current-Feedback Op Amps Ease High-Speed Circuit Design, to be published in EDN, 1988.
- 2. A New Approach to Op Amp Design, Comlinear Corporation Application Note 300-1, March 1985.
- 3. 1988 Current-Feedback Seminar, Comlinear Corp.
- 4. Sergio Franco, Design with Operational Amplifiers and Analog ICs, McGraw-Hill Book Company, 1988.
- 5. OA-07 Current Feedback Op Amp Applications Circuit Guide (SNOA365)
- 6. CLC401 Fast Settling, Wideband High Gain Monolithic Data Sheet (SNOS849)

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>