# LM25037,LM5020,LM5037,LM5112 

An Alternative Approach to Higher-Power Boost Converters

# POWER designer 

Expert tips, tricks, and techniques for powerful designs

## An Alternative Approach to Higher-Power Boost Converters

\author{

- By David Baba, Product Applications Engineer
}

A higher-power boost converter often requires special consideration to minimize power losses and temperature rise in the FETs, diode, and inductor. Regarding FETs, many designers opt to place FETs in parallel to reduce conduction losses. However, placing FETs in parallel can increase transitional losses. This article discusses a number of approaches that can be considered to reduce total losses in boost FETs. Possible options include selecting lower gate-charge FETs, selecting alternative controllers with higher gate-drive current, or using a gate driver such as the LM5112. An alternative approach using National Semiconductor's PowerWise ${ }^{\circ}$ LM25037 dual-output gate-drive controller and its benefits are considered as compared to using a single gate-drive controller such as the LM5020. Further, this article will examine ways to approximate total FET losses and then make a selection from the potential approaches that best suits the application requirement.

## General Overview of a Boost Converter

Figure 1 shows: a boost converter with its basic components, (a); the operation of the boost converter during the on period D , (b); and the operation during the off period (1-D), (c).
All three waveforms in Figure 2 illustrate behavior over one complete switching cycle. In (a), the inductor current can be seen; in (b), the switch current is depicted; and in (c), the voltage across the FET is illustrated.

The boost converter supplies a voltage that is always greater than its source voltage. The volt-second balance of the inductor L , for the D period, is added to the input voltage during the (1-D) period and is rectified to the
(a)

(b)

(c) $\mathbf{v}$


Figure 1. The Boost Converter during the $D$ and (1-D) Switching Period


Figure 2. Basic Behavioral Waveforms of the Boost Converter

## An Alternative Approach to Higher-Power Boost Converters

output through the diode. The longer the D period, the shorter the 1-D period becomes, thereby increasing the voltage during the off time in order to maintain volt-second balance.

A benefit to the alternative approach using the LM25037 PWM controller is evident in applications where the output voltage is many times greater than the input. The relationship of input and output voltage as it relates to the duty ratio is highlighted in the following equation:

$$
\text { E01 } \quad \frac{V_{\text {OUT }}}{V_{I N}}=\frac{1}{(1-D)}
$$

From Equation 1, it is apparent that a singlechannel gate-drive solution with a limited maximum duty ratio can inhibit large step-up ratios. Some controllers have a maximum period of $80 \%$ which will limit the step-up ratio to five times the input. However, using the LM25037 controller presents no such limitations. The reason for this is that the alternating outputs of the LM25037 gate driver have only a small dead time between the two outputs which allows a maximum duty ratio beyond $80 \%$. And therefore, it is possible to obtain output voltages that are 10 times the input.

## Losses in the Boost FET

Losses due to the boost FET can be separated into three different categories, namely, conduction, transition, and switching losses. Conduction and transition losses are discussed as they are dissipated directly in the FET which impacts thermal performance.

## Conduction Losses

Conduction losses in the boost FET are directly related to the output power of the boost converter, the input voltage, the output voltage (relating to D ), and the $\mathrm{RDS}_{\text {ON }}$ of the FET.

Conduction loss is an $\mathrm{I}^{2} \mathrm{R}$ term where I is the RMS switch current and R is the $\mathrm{RDS}_{\text {ON }}$ of the FET. For a boost converter, the conduction losses are shown in the following equations.

E02

$$
S W_{\text {COND }}=I_{S W_{\text {RMS }}}{ }^{2} \times R D S_{O N}
$$

Where

E03 $I_{S W_{\text {FMS }}}=\sqrt{\frac{D}{3} \times\left(I_{\text {PEAK }}{ }^{2}+I_{\text {PEAK }} \times I_{\text {TBOUGH }}+I_{\text {TBOUGH }}{ }^{2}\right)}$

EO4

$$
I_{\text {PEAK }}=1.25 \times I_{I_{A V E}}
$$

E05

$$
I_{\text {TROUGH }}=0.75 \times I_{I_{\text {AVE }}}
$$

E06

E07

$$
I_{N_{A V E}}=\frac{I_{\text {OUT }}}{(1-D)}
$$

Note: Equations 3 and 4 relate to the peak-to-peak inductor current which is $50 \%$ of the average input current.

## Transitional Losses

Transitional losses occur during the time period when the FET is turning on or off. During steadystate operation before the FET turns on, the output voltage is across the drain and the source of the FET. As the FET begins to turn on, current begins flowing from the drain to the source after which the voltage begins to fall. During this time, the current is increasing as the voltage remains across the FET and losses are incurred. During turn off, the exact reverse occurs.

As the frequency increases, transitional losses increase as more transitions occur per second.
Also, if transition times increase, transitional losses increase because the FET endures a longer period of time within the described loss period. Transitional losses can be approximated by the following equations:

$$
\text { E08 } \quad \operatorname{Trans}_{\text {LOSSES }}=2 \times V_{\text {OUT }} \times I_{I_{\text {AVE }}} \times T_{\text {TRANS }} \times F_{\text {SW }}
$$

Where

E09

$$
V_{\text {OUT }}=\frac{V_{I N}}{(1-D)}
$$

$$
\mathrm{E010} \quad I_{\mathbb{N}_{A V E}}=\frac{I_{\text {OUT }}}{(1-D)}
$$

$\mathrm{F}_{\text {SW }}$ is the switching frequency and $\mathrm{T}_{\text {TRANS }}$ is the transitional switching time.
Figure 3 depicts a graph showing the drain current and the voltage across the FET and illustrates how much charge is required to fully turn on the FET.


Figure 3. Approximating Transitional Switching Time
The charge relates to time and is proportional to the gate-drive current being supplied to the gate of the FET. The more available current, the quicker the FET will turn on. Conversely, turning off the FET requires that the gate driver sinks current out of the gate, and thus, the more current the gate driver can sink, and the faster the FET will turn off. For the purpose of simplicity, it is assumed the turnon time is equal to the turn-off time, with the gate driver providing the same source and sink-current capability.

Many FET datasheets include a graph that relates the $\mathrm{V}_{\mathrm{GS}}$ on the Y axis with the charge on the X axis. Figure 3 has additional $V_{D S}$ and $I_{D}$ curves for relating the topic being discussed. To estimate the charge required to fully switch on a FET, the designer must estimate the differential charge, shown as the Miller charge. Another approximation can be made by estimating the Miller charge to be approximately $60 \%$ of the typical gate charge.
The gate drive resistance for MOSFET gate drivers is typically quoted in its datasheet. For the Bipolar Junction Transistor (BJT) output stage, it will not be quoted as a resistance. $V_{\text {SAT }}$ is quoted for a BJT

## An Alternative Approach to Higher-Power Boost Converters

output-driver stage. However, the $\mathrm{V}_{\text {SAT }}$ information provided can be used to approximate the drive resistance as is seen in the following equation. The $\mathrm{V}_{\mathrm{G} \text { DROP }}$ is the $\mathrm{V}_{\text {SAT }}$ of the transistor output stage.

$$
\text { E011 } \frac{V_{G \text { DROP }}}{\text { Gate }_{\text {CURRENT }}}=\text { Drive }_{R}
$$

The voltage available to drive a FET needs to be determined. This is simply calculated by subtracting the Miller plateau voltage from the total output voltage at the gate drive. The voltage available to drive the FET after its threshold is met is:

E012

$$
V_{G \text { AVAIL }}=V_{G A T E}-V_{G S}(M P)
$$

Equation 11 calculates the resistance of the gate driver. From this calculation, the gate-drive current is therefore:

> E013

$$
I_{\text {GATE }}=\frac{V_{G \text { AVALL }}}{\text { Drive }_{R}+R_{G}}
$$

where, $\mathrm{R}_{\mathrm{G}}$ is the gate resistance of the FET.
Once the gate-drive current is determined, the transitional time can be calculated:

$$
\text { E014 } \quad T_{\text {TRANS }}=\frac{\text { Charge }_{\text {Miller }}}{I_{\text {GATE }}}
$$

And the evaluation of transition losses (Equation 8) is now possible.

By way of example, a boost specification will be considered using the two-switch approach and compared to the single gate-drive, parallel-switch approach.

$$
\begin{aligned}
& V_{I N}=12 \mathrm{~V} \\
& V_{\text {OUT }}=24 \mathrm{~V} \\
& I_{\text {OUT }}=6 \mathrm{~A} \\
& F_{\text {SW }}=300 \mathrm{kHz} \\
& L=3.6 \mu \mathrm{H}
\end{aligned}
$$

## Single Gate-Drive Parallel-FET Approach using the LM5020 Controller

Considering the previously-identified specification, the designer may opt to use National's LM5020 PWM controller. The LM5020 controller is a common selection for many boost applications and serves as a good comparison in a typical design scenario.
Placing two FETs in parallel will increase switching losses as the gate charge will double and therefore switching transition times will double. With high RMS switch currents and the doubling of gate charge, it is essential to select FETs that have a low RDS $_{\text {ON }}$ and a low gate charge. These types of FETs tend to be more costly than FETs that have similar $\mathrm{RDS}_{\text {ON }}$ with a higher gate charge. To address this transitional loss issue, the FET selected for this example is the SiR472DP FET from Vishay.


Figure 4. A Single Gate-Drive Controller Switching Two FETs in Parallel

A traditional method of using a single gate-drive controller switching two FETs in parallel is shown in Figure 4.
From the calculation in Equation 7,

$$
D=0.5
$$

and from Equation 6, the average input current is calculated as:

$$
I_{\mathbb{N}_{A V E}}=12 A
$$

Choosing $50 \%$ of the average input current as being the peak-to-peak current in the inductor and using Equations 4 and 5, this yields the following peak and trough values:

$$
\begin{aligned}
& I_{\text {PEAK }}=15 A \\
& I_{\text {TROUGH }}=9 A
\end{aligned}
$$

Using Equation 3, the switch RMS currents can be calculated:

$$
I_{\text {SWITCH }_{\text {BMS }}}=8.57 \mathrm{~A}
$$

And the conduction losses also can now be calculated. The $\mathrm{RDS}_{\text {ON }}$ for the SiR472DP is $0.012 \Omega$ at 10 V of gate-drive voltage. As two of these FETs are placed in parallel, the effective $\mathrm{RDS}_{\text {ON }}$, is half of this value ( $0.006 \Omega$ ).

$$
S W_{\text {CoND }}=0.441 \mathrm{~W}
$$

In order to evaluate Equation 8, the transitional switching time must be estimated. It is assumed the $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ of the SiR472DP is 1.85 V (typical) from the
datasheet. By referencing the SiR472DP datasheet and using the $\mathrm{V}_{\mathrm{GS}}$ verses total gate charge ( nC ) in a graph similar to the one shown in Figure 3, the Miller charge is shown to be 4 nC for a $\mathrm{V}_{\mathrm{DS}}$ of 24 V . The effective Miller charge doubles ( 8 nC ) due to two FETs being placed in parallel.
The LM5020 datasheet does not provide gatedrive resistance data as it has a BJT output stage, but the source resistance of the gate drive can still be estimated. The table on page 5 of the LM5020 datasheet shows the voltage drop $(0.25 \mathrm{~V})$ of the gate-drive output for a given sourcing current ( 0.05 A ). By dividing the current flowing out of the gate drive into the voltage drop, the gate resistance can be estimated. Using Equation 11 yields:

$$
\text { Drive }_{R}=5 \Omega
$$

The LM5020 controller has an output gate-drive voltage of 7.6 V supplied by the $\mathrm{V}_{\mathrm{CC}}$ regulator; from Equation 12:

$$
V_{G A V A I L}=4.6 \mathrm{~V}
$$

A gate resistance of $1.8 \Omega$ (typical) is specified in the SiR472DP datasheet. Using Equation 13, the gate-drive current can be calculated:

$$
I_{\text {GATE }}=0.68 \mathrm{~A}
$$

Using Equation 14, the transitional time yields:

$$
T_{\text {TRANS }}=11.76 \mathrm{~ns}
$$

Using Equation 8, the transitional losses can be approximated to:

$$
\text { Trans }_{\text {LOSSES }}=2 \mathrm{~W}
$$

## An Alternative Approach to Higher-Power Boost Converters

By adding the conduction losses with transitional losses, the total FET losses are obtained. Total FET losses using the single gate-drive parallel-FET method is:

$$
F E T_{\text {LOSS TOTAL }}=2.47 \mathrm{~W}
$$

Half of the calculated power (1.24W) is dissipated in each FET.
There are alternative approaches in circumstances where the single gate-drive approach is causing the FET to dissipate too much power. For example, a single gate-drive controller with higher drive current (if one is available) can be employed or an additional IC using the gate driver (LM5112) can be used. Another alternative is to consider the dual gatedriver approach.

## Dual-Output Gate-Driver Approach using the LM25037 Controller

A basic schematic of the LM25037 dual gate driver switching the gates of two FETs independently is shown in Figure 5.


Figure 5. LM25037 Dual-Output Gate Drivers Switching Two FETs Independently

Switching two independent FETs from a dual gatedrive controller typically allows the designer to select low $\mathrm{RDS}_{\text {ON }}$ FETs with a higher gate charge. Higher gate-charge FETs tend to be less expensive than their lower gate-charge counterparts.
The two FETs selected to be switched independently are the SiR468DP. As previously mentioned, driving two FETs in parallel produces a $50 \%$ reduction in

RDS $_{\text {ON }}$. Switching FETs independently, however, no longer yields the $50 \%$ reduction in $\mathrm{RDS}_{\text {ON }}$ but transitional losses are reduced.
The $\mathrm{RDS}_{\text {ON }}$ of the $\operatorname{SiR} 468 \mathrm{DP}$ is $0.0057 \Omega$. The duty ratio (D) for each FET is now reduced to $25 \%$ due to the independent switching of the FETs. Using Equation 2 and using the revised effective D, we yield:

$$
\begin{aligned}
& I_{\text {SWITCHBMS }}=6.06 \mathrm{~A} \\
& S W_{\text {COND }}=0.209 \mathrm{~W}
\end{aligned}
$$

There are two FETs dissipating the above conduction losses. The total conduction losses are twice this amount, therefore the total conduction losses in both FETs are:

$$
S W_{\text {Cond total }}=0.42 \mathrm{~W}
$$

Each gate drive of the LM25037 controller has the same gate-current drive capability as the LM5020 controller. The datasheet specifications can be referred to for more details.
A gate resistance of $1.1 \Omega$ (typical) is specified in the SiR468DP datasheet. Using Equation 13, the gate-drive current can be calculated as:

$$
I_{\text {GATE }}=0.75 \mathrm{~A}
$$

It is assumed the $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ of the $\operatorname{SiR} 468 \mathrm{DP}$ is 2 V (typical) from the datasheet. From the SiR468DP datasheet, using the $\mathrm{V}_{\mathrm{GS}}$ versus total gate charge similar to the graph shown in Figure 3, the Miller charge is shown to be 6 nC for a $\mathrm{V}_{\mathrm{DS}}$ of 22.5 V . Using a dual gate-drive controller switching independent FETs reduces the transitional losses due to the halving of the effective Miller charge which decreases the transitional switching times. Transitional switching time is calculated using Equation 14:

$$
T_{\text {TRANS }}=7.96 \mathrm{~ns}
$$



Figure 6. Application Example of a 12V IN, 24V OUT at 6A

From Equation 8:

$$
\text { Trans }_{\text {LoSSES }}=1.37 \mathrm{~W}
$$

Including the conduction losses, the total losses in both FETs are:

$$
F E T_{\text {LOSS TOTAL }}=1.79 \mathrm{~W}
$$

The total FET losses recovered using two independent gate drives are:

$$
F E T_{\text {Loss }} \text { REC }=2.47 \mathrm{~W}-1.79 \mathrm{~W}=0.675 \mathrm{~W}
$$

Each FET will dissipate 0.34 W less.
Figure 6 shows an example schematic of the boost example considered.

## Summary

Using the LM25037 controller for higher-power boost applications is a simple straightforward approach that can provide benefits over using a typical single gate-drive controller. The benefits can include higher step-up ratios and lower FET losses due to the reduction in transitional losses. Although there are a number of possible approaches to reduce total FET losses in higher-power boost converters, the equations in this article can be used to calculate total losses in the boost FETs for a number of different approaches. Considering the 150 W boost converter example, it has been shown that total losses in the FETs are reduced when comparing the LM25037 dual-output gate-drive controller with the LM5020 single-output gate-drive controller.

## Power Design Tools

WEBENCH<br>Online Design Tools

Design, build, and test analog circuits in this online design and prototyping environment. www.national.com/webench

Expand your knowledge and understanding of analog with our free online educational training tool.
www.national.com/training


National's monthly analog design technical journal.
www.national.com/edge

## Tools for Energy-Efficient Designs

Access white papers, reference designs, and application notes on PowerWise ${ }^{\circledR}$ products and systems. www.national.com/powerwise

National Semiconductor
2900 Semiconductor Drive Santa Clara, CA 95051
18002729959

Mailing address:
PO Box 58090
Santa Clara, CA 95052
Visit our website at:
www.national.com

For more information, send email to:
support@nsc.com

## Don't miss a single issue!

Subscribe now to receive email alerts when new issues of Power Designer are available:
www.national.com/powerdesigner
Read our Signal Path Designer ${ }^{\circledR}$ online today at:
www.national.com/spdesigner


## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. Tl is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI . Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products |  | Applications |  |
| :---: | :---: | :---: | :---: |
| Audio | www.ti.com/audio | Communications and Telecom | www.ti.com/communications |
| Amplifiers | amplifier.ti.com | Computers and Peripherals | www.ti.com/computers |
| Data Converters | dataconverter.ti.com | Consumer Electronics | www.ti.com/consumer-apps |
| DLP® Products | www.dlp.com | Energy and Lighting | www.ti.com/energy |
| DSP | dsp.ti.com | Industrial | www.ti.com/industrial |
| Clocks and Timers | www.ti.com/clocks | Medical | www.ti.com/medical |
| Interface | interface.ti.com | Security | www.ti.com/security |
| Logic | logic.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Power Mgmt | power.ti.com | Transportation and Automotive | www.ti.com/automotive |
| Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video |
| RFID | www.ti-rfid.com |  |  |
| OMAP Mobile Processors | www.ti.com/omap |  |  |
| Wireless Connectivity | www.ti.com/wirelessconnectivity |  |  |
|  | TI E2E Commu | y Home Page | e2e.ti.com |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

