

# **DSP/BIOS Timers and Benchmarking Tips**

Harish Thampi S

Software Development Systems

#### ABSTRACT

Digital signal processors (DSPs) typically have one or more on-chip timers that generate hardware interrupts at periodic intervals. DSP/BIOS<sup>™</sup> normally uses one of the available on-chip timers as a source for its system clock. The on-chip timer can also be used to generate periodic hardware interrupts from the user application. DSP/BIOS also has a PRD module that allows the user to trigger periodic functions based on events that are triggered by certain sources. This application report describes the DSP/BIOS timers, clock (CLK), and periodic function (PRD) modules of DSP/BIOS. This document also explains how to configure a periodic function, and how to configure an on-chip timer to generate periodic hardware interrupts. The report also gives some tips on benchmarking with regard to the timers and the clock module. Examples that run on TMS320C6711 DSP starter kit (DSK) and TMS320C5402 DSK are included. The examples demonstrate how to configure timers, and periodic and clock functions using the configuration tool.

#### Contents

| 1   | Introduction                                                               | 2    |
|-----|----------------------------------------------------------------------------|------|
| 2   | DSP/BIOS Timers                                                            | 3    |
|     | 2.1 DSP On-Chip Timers                                                     | 3    |
|     | 2.2 Timer Operation                                                        | 4    |
|     | 2.3 Configuring the On-Chip Timer to Generate Periodic Hardware Interrupts | 4    |
| 3   | DSP/BIOS System Clock                                                      | 8    |
| -   | 3.1 System Clock                                                           | 8    |
|     | 3.2 High- and Low-Resolution Times                                         | 8    |
|     | 3.3 Clock Functions and Operation                                          | 9    |
|     | 3.4 Configuring and Understanding a CLK Function                           | . 10 |
| 4   | DSP/BIOS PRDs and Periodic Functions                                       | . 11 |
|     | 4.1 The PRD Module                                                         | . 11 |
|     | 4.2 PRD Functions and Operation                                            | . 12 |
|     | 4.3 Configuring and Understanding a Periodic Function                      | . 14 |
| 5   | Benchmarking Tips                                                          | . 16 |
|     | 5.1 Why Tips on Benchmarking                                               | . 16 |
|     | 5.2 Timer-Free Runs                                                        | . 16 |
|     | 5.3 Benefits of Instrumentation APIs Over Profiler                         | . 16 |
|     | 5.4 Limitations of CLK_gethtime/CLK_getItime                               | . 17 |
|     | 5.5 Timer ISR Overhead                                                     | . 18 |
| 6   | References                                                                 | . 18 |
| Арр | endix A Hello.c listing                                                    | . 19 |

DSP/BIOS is a trademark of Texas Instruments.

Trademarks are the property of their respective owners.

### List of Figures

| Figure 1. | Relation Between Timers, PRDs, and CLKs | . 3 |
|-----------|-----------------------------------------|-----|
| Figure 2. | Timer Object Properties (a)             | . 5 |
| Figure 3. | Timer Object Properties (b)             | . 5 |
| Figure 4. | Timer Device Properties                 | . 6 |
| Figure 5. | HWI_INT15 Properties                    | . 7 |
| Figure 6. | Clock Function Sequence                 | 10  |
| Figure 7. | CLK Manager Properties                  | 11  |
| Figure 8. | PRD Function Sequence (a)               | 13  |
| Figure 9. | PRD Function Sequence (b)               | 14  |
| Figure 10 | . PRD Manager Properties                | 15  |

#### **List of Tables**

| Table 1. | Timer Clock for DSPs | 4 |
|----------|----------------------|---|
| Table 2. | Timer Clock for DSPs | 8 |

## 1 Introduction

Digital signal processors typically have one or more on-chip timers that generate hardware interrupt at periodic intervals. DSP/BIOS normally uses one of the available on-chip timers as a source for its system clock. The on-chip timer can also be used to generate periodic hardware interrupts from the user application. DSP/BIOS also has a PRD module that allows the user to trigger periodic functions based on events that are triggered by certain sources. The purpose of this application report is to help DSP/BIOS users to understand more about the system clock, understand the difference between a clock function and a PRD function, and also learn how to use the on-chip timer to generate periodic interrupts for a user application. The document also gives some tips on benchmarking with regard to the timers and the clock module. Examples that run on TMS320C6711 DSK and TMS320C5402 DSK are included. The examples demonstrate how to configure timers, and periodic and clock functions using the configuration tool. The essence of what is covered in this application report is described in Figure 1. After going through this application report, you will be able to understand the relation between the DSP/BIOS system clock, PRDs, and timers.



Figure 1. Relation Between Timers, PRDs, and CLKs

By default, an on-chip timer drives the DSP/BIOS system clock. Alternatively, It may also be driven by an external source. The DSP/BIOS application programming interfaces (APIs) get the timer period values from the configuration files, except for TMS320C54x<sup>™</sup>, where the value is actually read from the PRD register. The on-chip timers are driven by the divided-down central processing unit (CPU) clock. The divide-down ratio for the various TI chips is shown in Figure 1.

## 2 DSP/BIOS Timers

### 2.1 DSP On-Chip Timers

Digital signal processors typically have one or more on-chip timers that generate the hardware interrupt at periodic intervals. They can be used to time or count events, generate pulses or interrupt the CPU. The timers have two signaling modes, and can be clocked by an external clock or the CPU clock. By default they are clocked internally. The timer output can be configured as a timer output or a general-purpose output. When an internal clock drives the timer, the frequency on the timer input clock varies across the processor generations. Table 1 gives the timer input frequency for different TI chips as a ratio of the CPU clocking rate.

TMS320C54x is a trademark of Texas Instruments.



| Feature                     | TMS320C620x/<br>C670x | TMS320C621x/<br>C671x | TMS320C64x   | TMS320C54x/C55x      |
|-----------------------------|-----------------------|-----------------------|--------------|----------------------|
| Timer input clock frequency | CPU rate / 4          | CPU rate / 4          | CPU rate / 8 | CPU rate / (TDDR +1) |

| Fable 1. Timer Clock for DSF |
|------------------------------|
|------------------------------|

### 2.2 Timer Operation

For TMS320C6000<sup>™</sup> devices, the on-chip timer has a period count register (PRD), timer count register (CNT), and a timer control register (CTL). The timer's CTL register contains the control bits for configuring the timer. It also contains bits for setting the mode of operation, input source, and function. Apart from setting the appropriate values in the control register (CTL), the timer period value is set in the timer PRD register. When the timer starts from reset, the timer CNT register equals the timer PRD register, the timer input clock. When the value in the timer CNT register equals the timer PRD register, the timer is reset to 0 in the next CPU clock. Thus, the counter counts from 0 to the value set in the timer PRD register, a timer interrupt occurs. In the default configuration, this timer interrupt advances the DSP/BIOS system clock by one tick.

For TMS320C5000<sup>™</sup> devices the on-chip timer has a period count register (PRD), timer register (TIM), and a timer control register (TCR). Bits 0 to 3 of the TCR is for the timer divide-down ratio (TDDR) field, and bits 6 to 9 are for the prescalar (PSC) field. Unlike the C6000<sup>™</sup> devices, where the CPU clock is divided by a fixed value and fed to the timer input, C5000<sup>™</sup> devices make use of the TDDR value to divide down the CPU clock. The value in the TDDR field specifies the divide-down ratio of the CPU clock. The value in TDDR is copied to the prescaler counter (PSC) field and decremented on each CPU clock tick. Whenever the PSC reaches zero, the value in TDDR is reloaded to PSC, and the TIM register is decremented by one. When the TIM register reaches zero, a timer interrupt is triggered and the value in PRD is reloaded to the TIM register. Effectively, the CPU clock is divided by (TDDR +1) and fed to the timer.

### 2.3 Configuring the On-Chip Timer to Generate Periodic Hardware Interrupts

This section shows how to configure the on-chip timer 1 to generate periodic hardware interrupts on a TMS320C6711DSK. Copy the hello2 example, shipped with Code Composer Studio<sup>™</sup> and available in the folder <install directory>\tutorials\dsk6711\hello2, to the myprojects directory, and open the hello2 project. Open the configuration file of the hello2 project, and in the Chip Support Library (CSL) section of the configuration file, expand **TIMER – Timer Device**. There are two subsections: a **TIMER Configuration Manager** and a **TIMER Resource Manager**. Right-click on the TIMER Configuration Manager, and insert a **timercfg** object called "timercfg0". Right-click, and select the properties of the new timercfg object. In the properties window, the **General** tab can be ignored; it has only a comment field. Choose the **Pin Control** tab, and set the FUNC field to "timer output". This sets the TOUT pin to be used as a timer output. The value in the INVOUT does not matter because the internal CPU clock is used here. Now select the **Counter Control** tab, and set the value of 0x2000 in the Period Value field. This means that the timer interrupt will occur every time the timer CNT register reaches 0x2000. The counter value is optional. The Timer Operation field determines the state of the timer. It can be set to start when reset, or restart or start with the reset option. Select the "start with reset" option.

TMS320C6000, TMS320C5000, C6000, C5000, and Code Composer Studio are trademarks of Texas Instruments.

Now, move on to the **Clock Control** tab. In the CLKSRC field, you can select the source of the timer input clock. Select (CPU clock)/4 option because for the TMS3206711 DSK, the timer input clock is one-fourth the frequency on the CPU clock. The timer can be set to run in clock mode or pulse mode by the appropriate selection of the CP field. Select clock mode. If pulse mode is selected, the pulse width will have to be specified. Move on to the **Advanced** tab. The PRD and CNT fields will reflect the values in the **Counter control** tab. In this section, you need to configure the timer control register appropriately. Set the timer control register to 0x3C1. This field will be automatically set according the settings selected in the properties window. The value of 0x3C1 in the timer control register will set the clock source to internal clock, operating mode to clock mode, TOUT pin to be a timer output, HLD to 1, and the GO bit to one. Since the HLD and GO bits are set to 1, the timer is reset, and it starts counting from 0. Apply the settings. See Figure 2 and Figure 3.

| timerCfg0 Properties                      | 1               | ×                      |  |
|-------------------------------------------|-----------------|------------------------|--|
| General<br>Pin Control                    | Counter Control | Clock Control Advanced |  |
| Function of TOUT (FUNC)                   |                 |                        |  |
| DATA output (TO                           |                 |                        |  |
| TOUT Inverter Control (INVOUT) Uninverted |                 |                        |  |
| TINP Inverter Co                          | ntrol (INVINP)  | Uninverted 💌           |  |
|                                           |                 |                        |  |
|                                           |                 |                        |  |
| DK                                        | Cancel          | ppy Help               |  |

| timerCfg0 Properties |                   | X        |
|----------------------|-------------------|----------|
| General              | Clock             | Control  |
| Pin Control          | Counter Control   | Advanced |
| Timer Operation      | Start with reset  | •        |
| Period Value :       | 0500002000        | _        |
| Counter value (optio | nal): [0x00000000 | _        |
|                      |                   |          |
|                      |                   |          |
|                      |                   |          |
| OK                   | Cancel Apply      | Help     |



| imerCfg0 Properties  |                 | ×         |
|----------------------|-----------------|-----------|
| Pin Control          | Counter Control | Advanced  |
| General              | Clock           | k Control |
| Input Clock Source ( | CLKSRC) (CPU d  | ock)/4 💌  |
| Clock/Pulse Mode (0  | CP) Cloc        | k mode 🔽  |
| Pulse Width (PWID)   | One Cloc        | k cycle 💌 |
|                      |                 |           |
|                      |                 |           |
|                      |                 |           |
|                      |                 |           |
| ОК                   | Cancel Apply    | Help      |
|                      |                 |           |





You have now configured the timer object; however, this does not mean that the timer itself is configured. To configure the timer, expand the **TIMER – Resource Manger** list. You are configuring timer 1, so right-click on **Timer Device1**, and select "properties". In the properties window, click to select the "Open Timer Device" option; this will activate the edit box to input name of timer handle. Use the default handle name "hTimer1". Now select the "Enable Pre-initialization" option. This activates the "Pre-initialization with" drop-down options. Select the timercfg0 from the list of available options. Apply the settings. This will make sure that timer 1 is configured according to the settings in the configuration object, timerCfg0. See Figure 4.

| Timer_Device1 Pro    | perties 🔀                              |
|----------------------|----------------------------------------|
| General              |                                        |
| comment:             | Timer 1                                |
| 🔽 Open Timer De      | vice                                   |
| Handle :             | hTimer1                                |
| 🔽 Enable Pre-Initi   | alization                              |
| Pre-Initialize with: | TIMER_NOTHING  TIMER_NOTHING timerCfg0 |
| ОК                   | Cancel Apply Help                      |

**Figure 4. Timer Device Properties** 

At this point, you have finished configuring timer 1 on the chip. To generate periodic hardware interrupts, you need to tie this interrupt to one of the hardware interrupt manager (HWI) objects. Open the properties window of HWI\_INT15. Set the "interrupt source" to Timer 1 and the timer ISR "function" to *timer\_isr* (). Note the use of a leading underscore, as this interrupt service routine (ISR) is written as a C function. The leading underscore is required because the C compiler places a leading underscore to all C symbols during compilation. In the Dispatcher tab of the HWI\_INT15 properties, select the "Use Dispatcher" option so that DSP/BIOS will take care of the context save operation. See Figure 5.



| HWI_INT15 Properties      | ×            | HWI_INT15 Pro    | pertie <del>s</del> |                | ×   |
|---------------------------|--------------|------------------|---------------------|----------------|-----|
| General Dispatcher        |              | General Dispa    | tcher               |                |     |
| comment: defines the l    | NT15 Interru | 🔽 Use Dispat     | chei                |                |     |
| interrupt source: Time: 1 |              | Arg              | 0                   | 0x0000000      |     |
| function: _timer_isr      |              | Interrupt Mask   |                     | tel 💌          | ]   |
| monitor Nothing           | •            | Interrupt Bit Ma | sic 🚺               | 0x6000         |     |
| odd: 0x0000000            | )            | 🔽 Don't modif    | y cache control     |                |     |
| type signe                | d 💌          | Program Capits   | Control Mark        | cache enable 💌 | ]   |
| operation STS_add         | Yaddi)       | Data Coshe Cr    | ntol Mask           | cache enable   | ]   |
| OK Cancel                 | Apply Help   | OK               | Cancel              | Apply H        | elp |

Figure 5. HWI\_INT15 Properties

In the global settings of the configuration file, select CSL as "6711", and define the symbol CHIP\_6711 in the project build options. In the file hello.c, define the ISR function as shown below. This ISR will be invoked every 0x2000 ticks of the timer clock.

```
Void timer_isr (Void)
{
    LOG_printf (&trace, "In a timer 1 ISR");
}
```

In the same file, include the following CSL header files related to the CSL and timer.

#include <csl.h>
#include <csl\_timer.h>

Declare the global variable as shown below. This variable is used to store the timer event ID.

static Uint32 TimerEventId1;

Now, inside the function *main ()*, add the following lines of code. The code fragment below will get the timer event ID of timer 1, enable the particular timer event, and then start the timer:

```
TimerEventId1 = TIMER_getEventId (hTimer1);
IRQ_enable (TimerEventId1);
TIMER_start (hTimer1);
```

Save and build the hello2 project. Load and run the executable. You can see that *timer\_isr ()* is invoked periodically. The interval at which the timer 1 interrupt occurs is described below:

TMS320C6711 CPU clock period = 1/150 Mhz = 6.67 ns

Timer 1 input clock = 1/150 Mhz) \* 4 = 26.67 ns



Timer 1 period = 0x2000 = 8192

Time period for timer 1 interrupt = 8192 \* (1/150 Mhz) \* 4 = 218.45 us

Now the hello2 project has a timer1 ISR that is invoked every 218.45us. So, the log output would be like the one shown below. The complete source code listing of hello.c is given in Appendix A.

0 In a timer 1 ISR

Configuring the on-chip timer to generate periodic hardware interrupts on a TMS320C5402 DSK is very similar to that on a TMS320C6711 DSK. The only difference is that you can specify the timer divide-down ratio (TDDR). In the example provided with this application report, the TDDR value is set to zero. So, the timer will be driven by the DSP clock at 100Mhz. The PRD register of the timer is set to 0x55f0, which is equal to 22000 DSP clock ticks. So, the timer interrupt will occur every 22000 ticks of the DSP clock, which is equal to 220us. In the C5000 example, you tie the timer interrupt to HWI\_SINT7. You need to use the dispatcher for HWI\_SINT7.

## 3 DSP/BIOS System Clock

### 3.1 System Clock

DSP/BIOS need a heartbeat because many of its APIs have a time-out parameter. This heartbeat is called the system clock. The system clock tick is different from the DSP clock tick. Apart from the system clock, DSP/BIOS provides a high- and low-resolution time. These clocks are used to measure passage of time, to generate time-stamp messages, and serve as the default heartbeats for driving the execution of periodic function.

DSPs typically have more than one on-chip timer that generates hardware interrupts at periodic intervals. DSP/BIOS normally uses one of these available on-chip timers as a source for its on-chip system clock. In the default configuration, the system clock has the same value as the low-resolution time. There is no requirement that the system clock needs to be driven by an on-chip timer. An external clock, or an ISR triggered by an on-chip peripheral, can drive the system instead of the timer. The functioning of the system clock is explained in detail in section 3.3. The pre-configured CLK object, PRD\_clock, can be removed from the DSP/BIOS configuration. To do this, un-check the "Use CLK Manager to drive PRD" option in the PRD objects "General Properties" window.

If an external clock is used, it should call PRD\_tick () to advance the system clock. The system clock can also be triggered by a periodic interrupt from an on-chip peripheral. In this case the interrupt's hardware ISR needs to call PRD\_tick ().

### 3.2 High- and Low-Resolution Times

The on-chip timer has two registers called timer period register (PRD) and timer counter register (CNT). The high- and low-resolution times are dependent on these two registers. The timer CNT register increments by one every four CPU clock ticks in the case of TMS320C6711. The frequency at which the timer CNT increment depends on the DSP generation. See Table 2.

| Feature                     | TMS320C620x/<br>C670x | TMS320C621x/<br>C671x | TMS320C64x   | TMS320C54x/C55x       |
|-----------------------------|-----------------------|-----------------------|--------------|-----------------------|
| Timer input clock frequency | CPU rate / 4          | CPU rate / 4          | CPU rate / 8 | CPU rate / (TDDR + 1) |

### Table 2. Timer Clock for DSPs

When the value in the timer CNT register equals the value in the timer PRD register, the timer CNT register is reset to zero, and a timer interrupt is generated. DSP/BIOS increments the kernel variable **CLK\_R\_time**, whenever a timer interrupt occurs. The low-resolution time can be obtained by calling the API CLK\_getItime (). It returns the number of timer interrupts that had occurred until the point of time when the API was called. The high-resolution time gives a more precise value by multiplying the number of timer interrupts held in CLK\_R\_time with the timer period, and adding the value of the timer CNT register to it. This gives a time with resolution very close to one instruction cycle. Potential timer counter rollover during the process of register reads will appropriately compensated before returning the high-resolution timer value to the user. The low-resolution time is used to add time stamps to event logs when the events happen over a long period of time. The high-resolution time is used in conjunction with STS\_set () and STS\_delta () APIs to benchmark code. It can also be used for adding time stamps to event logs. When the timer period is set to 0xFFFF on the C5000 and 0xFFFFFFFF on the C6000 devices, an optimized version of CLK\_getthime and CLK\_getItime is used by DSP/BIOS:

CLK\_R\_time = Number of timer interrupts

Low-resolution time = CLK\_R\_time

High-resolution time = ( CLK\_R\_time \* Timer PRD ) + Timer CNT

### 3.3 Clock Functions and Operation

The CLK module provides four APIs: CLK\_gethtime (), CLK\_getItime (), CLK\_countspms (), and CLK\_getprd (). The first two have already been discussed in the previous section. The API CLK\_countspms () returns the programmed number of hardware timer register ticks per millisecond, while the CLK\_getprd () returns the configured timer PRD register value. The hardware interrupt 14 is tied to the timer 0 interrupt by default. Also by default, the DSP/BIOS system clock is tied to timer 0.

When a timer interrupt occurs, the ISR corresponding to HWI\_INT14 is run. CLK\_F\_isr () is the ISR that is invoked when the timer interrupt happens. CLK\_F\_isr () does some basic interrupt service operations, increments CLK\_R\_time (low-resolution clock), transfers control to clock hook functions that eventually return to the context where the interrupt occurred. The hook functions are wrapped with prescribed (HWI\_enter, HWI\_exit) hardware interrupt prolog and epilog. The usually used hook function is the CLK\_F\_run () function, which basically calls a function FXN\_F\_run (). The function FXN\_F\_run () calls all the configured clock functions in sequence. So, when a timer interrupt occurs, all the clock functions are executed in the context of the hardware ISR. Therefore, the amount of processing done by any CLK function should be minimal, and these functions may invoke only the DSP/BIOS APIs that are allowable from an ISR. The default PRD\_clock () is explained in section 4.2. Figure 6 explains the sequence of operations that takes place in the event of a timer interrupt. The box "CLK functions" denotes all the clock function execution sequence.



Figure 6. Clock Function Sequence

## 3.4 Configuring and Understanding a CLK Function

In this section, you will configure a clock function that will be executed every 50us. Open the configuration file hello.cdb. Right-click on **CLK – Clock Manager**, and select properties. In the properties window, the CPU interrupt is set to HWI\_INT14 by default. Also, the clock is set to be triggered by on-chip timer 0. In the microsecond/Int field, enter the value 50. This value specifies the time period at which the timer interrupt should occur. Setting the microseconds/Int field sets the PRD register with an appropriate value. Alternatively, you can set the timer period register directly by selecting the Directly Configure on-chip timer register option. Apply the setting, and now the timer 0 is configured to interrupt every 50us. This means that the DSP/BIOS system clock will tick every 50us and, therefore, all the configured CLK functions will be executed every 50us. When you set the microseconds/Int field to 50us, the PRD register field and Instruction per interrupt field are set automatically. The DSP speed in Mhz serves as the basis reference for this computation. These values are calculated as follows:

| Microseconds/Int                  | $= 50$ us $= 50 * 10^{-6}$                                                           |
|-----------------------------------|--------------------------------------------------------------------------------------|
| Time for 1 DSP clock tick         | = 1 / (150 * 10 <sup>6</sup> ) = 10 <sup>-6</sup> / 150                              |
| Time for 1 PRD register increment | = 4 / (150 * 10 <sup>6</sup> ) = (4 * 10 <sup>-6</sup> ) / 150                       |
| Number of PRD increments in 50us  | s = (50 * 10 <sup>-6</sup> * 150) / (4 * 10 <sup>-6</sup> ) = 1875 = 7500 DSP clocks |

Again, right-click on the **CLK – Clock Manager** and select Insert CLK. After inserting a CLK object, you may rename the object if you wish to. Now right click the newly created CLK object, CLK0, and tie up a clock function, *my\_clock ()*, to this CLK object. A leading underscore should be added to the function name if it is written in C. Apply the settings and, at this point, you have finished configuring a clock function. See Figure 7.

| CLK - Clock Manag | er Properties              | ×       |
|-------------------|----------------------------|---------|
| General           |                            |         |
| Object Memory:    | SDRAM                      |         |
| OPU Interrupt     | HWI_INT14                  | 7       |
| Timer Selection   | Timer 0                    | •       |
| 🗷 Enstre CLK Ma   | mager                      |         |
| 🔽 Use high resolu | tion time for internal tin | ings    |
| Microseconds/Int: | 50.0000                    |         |
| Directly configu  | re an-chip timer registe   | rs      |
| PRD Register      | 1875                       |         |
| Instactions/inte  | 7500                       |         |
| 04                | Court 1 /m                 | o [ 145 |
| UK                | Lancel (Sp)                | нер     |

Figure 7. CLK Manager Properties

Now, in the file hello.c, define the function *my\_clock* () as follows:

```
Void my_clock (Void)
{
LOG_printf (&trace, "In clock function my_clock ()");
}
```

Save and build the hello2 project. Load the executable. Run the program, and you can see that the function, *my\_clock* (), is called repeatedly from the LOG window transcript.

## 4 DSP/BIOS PRDs and Periodic Functions

### 4.1 The PRD Module

The main purpose of the PRD module is to manage PRD objects that represent individual program functions that execute periodically, based on events that are triggered by certain sources. These periodic functions can be either time-based or space-based. Time-based functions are triggered by timer interrupts. This means that the PRD module uses the DSP/BIOS clock. In this scenario, the option "Use CLK Manager to drive PRD" in the **PRD – Periodic Function Manager** is enabled. Enabling this option introduces a new CLK object PRD\_clock. Space-based functions are the ones that are triggered by events such as input/output (I/O) availability or other programmatic events. Activation of the PRD module is driven by regular calls to the kernel function PRD\_F\_tick ().



The PRD module may be driven by the system clock or by calls to PRD\_F\_tick () from specific events. The same period counter, PRD\_D\_tick, drives all the PRD objects configured. Each object can execute its functions at different intervals, based on the period counter. The difference between PRD and CLK functions is that CLK functions get executed at the frequency of DSP/BIOS system clock ticks, while PRD allows the functions to be executed repeatedly at any multiple of system clock ticks. Another difference is that the CLK functions are executed in the context of a hardware interrupt, while PRD functions are executed in the context of a software interrupt. DSP/BIOS allows the user to drive the task manager (TSK) module with PRD by enabling the check box in the Task Manager properties.

### 4.2 PRD Functions and Operation

The period of a function is the time between successive invocations. It is expressed in terms of ticks, where a single tick is defined as a single invocation of the PRD\_F\_tick () function. So, if the period for a function 'f' is set to be 'n', then PRD module invokes the function 'f' once every 'n' calls to the PRD\_F\_tick () function. The DSP/BIOS API PRD\_tick () internally calls PRD\_F\_tick () to increment the variable PRD\_D\_ tick. The PRD module executes in the context of a special software interrupt object automatically created by the DSP/BIOS configuration tool. This software interrupt is implicitly posted through calls to PRD\_F\_tick (). The configuration tool automatically inserts a PRD\_swi object when a PRD object is created. It is the PRD\_swi that invokes the configured periodic functions. When there are no periodic functions configured, the PRD\_swi is automatically removed.

The two main functions in the PRD module are PRD\_F\_swi () and PRD\_F\_tick (). PRD\_F\_swi () is the function that is bound to the software interrupt posted by the PRD\_F\_tick () function. The configuration tool uses PRD\_swi as the name for the software interrupt that binds and calls PRD\_F\_swi (). When the target program is loaded, PRD\_swi is statically stored in the PRD\_D\_swihandle variable. The PRD module uses a software interrupt (swi) object (called PRD\_swi by default), which itself is triggered on a periodic basis to manage execution of PRD objects. The PRD\_swi is posted only if the PRD\_D\_tick is equal to the greatest common divisor that is a power of two of the periods of all the configured PRD functions. You can get a better performance of PRDs if the tick value of the PRD functions is a multiple of 2. For example, if there are two PRD functions that have period values of 1024 and 1025, the PRD\_swi will be posted only once every 512 ticks. Thus, in the latter case, the overhead of running the PRD\_swi for every tick is reduced.

PRD\_Obj has a "count" field in it. PRD\_F\_swi () decrements the value in the count field of all "enabled" PRD objects. If the count field value of any PRD object reaches 0 or a value less than 0, the function bound to the PRD object is executed, and the PRD object's count field is reloaded with the value in its "period" field, if it is a continuous PRD. PRD\_F\_tick () is a function that increments the PRD timer count, PRD\_D\_timer. See Figure 8 and Figure 9.



Figure 8. PRD Function Sequence (a)





Figure 9. PRD Function Sequence (b)

When the PRD module is driven by the DSP/BIOS system clock, the configuration tool inserts a CLK object called PRD\_clock. The function PRD\_F\_tick () is tied to this CLK object. This is done to provide an interface between the DSP/BIOS system clock and the PRD module. The operation of the PRD module is very clear from Figure 8 and Figure 9. If the Task Manager is configured to be driven by the PRD module, PRD\_F\_tick () will call a function TSK\_tick (). TSK\_tick () increments the system alarm clock which serves the time out needs of the TSK module.

### 4.3 Configuring and Understanding a Periodic Function

In this section, you will configure a periodic function that will be executed every 4 system clock ticks. Open the configuration file for the hello2 project. Right-click on the PRD – Periodic Function Manager, and select properties. In the properties windows, the "Use CLK Manager to drive PRD" option is enabled, and the "Microseconds/tick" is set to 50, which is equal to the time between successive timer interrupts.

Now, right-click on PRD – Periodic Function Manager, and insert a PRD object. You may rename the newly created object, if you wish to. Right-click on the newly created object, PRD0, and open the properties window of PRD0. In the PRD0 properties window, set the period ticks to 4, select continuous mode, and set the periodic function as *my\_prd* (). Remember to put a leading underscore before the function, if the function is written in C. Apply the settings. The configuration tool allows you to enter two arguments to the PRD function. See Figure 10.



| PRD - Periodic Function Manager Properties | PRD0 Properties                                                                                                                                                                                            |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General                                    | General                                                                                                                                                                                                    |
| Object Memory: SDRAM                       | comment: <add comments="" here="">       period (ticks):     4       mode     continuous       function:     _my_prd       ang0:     0x00000000       ang1:     0x0000000       period (mst)     B.0</add> |
| OK Cancel Apply Help                       | OK Cancel Apply Help                                                                                                                                                                                       |

#### Figure 10. PRD Manager Properties

In the file hello.c, define the function *my\_prd* () as follows:

```
Void my_prd (Void)
{
    LOG_printf (&trace, "In periodic function my_prd ()");
}
```

The periodic function, *my\_prd* (), will be executed every 4 ticks of the BIOS system clock. In section 3.4, you have configured the BIOS clock to be driven by timer 0, which generates timer interrupts at intervals of 50us. The calculation shown below is self-descriptive.

Time for one timer interrupt = Time for one BIOS clock tick = 50us

Time for one PRD\_F\_tick () = 50us

Period for the PRD function my\_prd () = 4 PRD ticks

Time interval at which my\_prd () is called = 4 \* 50us = 200us

The function my\_prd () is invoked every 200us.

From the calculations above, you can conclude that the periodic function, *my\_prd ()*, is invoked every 200us, which is equal to the time for four timer 0 interrupts to occur. In the log output, you can see that the output from clock function, *my\_clock ()*, is printed 4 times, and then the output of the function *my\_prd ()* is printed. This keeps repeating.

## 5 Benchmarking Tips

## 5.1 Why Tips on Benchmarking

DSP/BIOS kernel performance benchmarks, including a comparison of the instrumented versus non-instrumented kernel's performances are provided in the application report *DSP/BIOS II Timing Benchmarks on the TMS320C6000 DSP* (SPRA662). DSP/BIOS offers a set of APIs to benchmark and profile the user code. The APIs provided by the statistics object manager (STS) and CLK modules can be used to profile code fragments. There are certain circumstances under which these APIs may return inconsistent or incorrect values. This section explains the various circumstances under which the instrumentation APIs may give incorrect values. You must take care of these conditions while benchmarking or profiling your code.

### 5.2 Timer-Free Runs

In an application where the timer is being used as a periodic interrupt or to drive the DSP/BIOS system clock, the benchmark and profile results may differ from time to time and from DSP to DSP. The reason is that the timer may be running while the CPU is halted. On the C620x/C670x the timer is halted when the CPU is halted, if the timer clock source is set to internal CPU clock. In such a case, the timer counter is enabled to count only when the CPU is not stalled by emulation driver halt. In a scenario like this, the profile values may be reasonable. In the case of the C621x/C671x and TMS320C64x<sup>™</sup>, the timer continues counting as programmed, even when the CPU is stalled due to emulation driver halt. In this case the profile/benchmark values obtained will not be any use if the execution is halted in between. An example of timer-free runs giving incorrect profile is as follows. Suppose the user puts a break point at the beginning and end of the code fragment being profiled. The programs runs and hits the first breakpoint. At this point when the program is halted, a timer interrupt may occur, and when you run the program again, the timer ISR code is inserted between the code fragments being profiled. Due to this, the profile values obtained will be the sum of the time taken by the code fragment, and the ISR for execution.

### 5.3 Benefits of Instrumentation APIs Over Profiler

Real-time analysis is the analysis of data acquired during real-time operation of a system. The purpose of real-time analysis is to determine if a system is operating within the design constraints. Cyclic debugging is not effective for a real-time system, due to non-deterministic execution and stringent time constraints. DSP/BIOS provides a set of instrumentation APIs to complement cyclic debugging. Using these APIs are better than the profiler because they have fixed and short execution times. Since the overhead time is fixed, the time taken by these APIs are known, and overhead time can be factored out of the measurements. *DSP/BIOS II Timing Benchmarks on the TMS320C6000 DSP* (SPRA662) gives the benchmarks for these instrumentation APIs. The CPU load increases only marginally when all the implicit instrumentation is enabled.

TMS320C64x is a trademark of Texas Instruments.

The DSP/BIOS instrumentation APIS have advantages over the Code Composer Studio profiler. The profiler collects program analysis data during the execution of the program and may not be desirable for measuring the performance of real-time systems. This is where the real power of instrumentation APIs comes into picture. Instrumentation APIs communicate between the target and the host in a background idle (IDL) thread that has the lowest priority. The IDL thread executes only when the application has nothing else to do. This makes sure that the real-time behavior of the application is preserved. The instrumentation data is always formatted on the host. This relieves the overhead of instrumentation data processing on the target. DSP/BIOS provides a variety of instrumentation APIs that give more reliable performance data over the profiler for a real-time system.

### 5.4 Limitations of CLK\_gethtime/CLK\_getItime

The APIs, CLK\_gethtime () and CLK\_getItime (), are used extensively for benchmarking and profiling. These APIs may return incorrect values if the interrupts are disabled for a long period of time. CLK\_gethtime () provides the high-resolution time in the system. The timer peripheral has a period register and a counter register. Whenever the timer count register hits 0, a timer interrupt occurs. The low-resolution time is equal to the number of timer interrupts that occurred until the point of time the API was called. The high-resolution time is calculated by multiplying the number of timer interrupts to the timer period register, and adding the timer count register.

If the code being profiled takes more time than the time period between consecutive timer interrupts, some of the timer interrupts may be missed, if the interrupts are masked inside the code being profiled. Missing timer interrupts are equivalent to corrupting the low-resolution time. When the low-resolution time is corrupted, it automatically corrupts the high-resolution time because the number of timer interrupts recorded is wrong. To overcome this, if the code being profiled is expected to take a huge amount of cycles, then make sure that the timer interrupt rate in the configuration file is decreased, to avoid missed interrupts. This may not be a good solution if the application uses timer interrupt to trigger other events in the system. This essentially means that STS objects cannot be used to profile a code, if it disables interrupts for a duration longer than the timer interrupt rate.

A different scenario where the CLK\_gethtime () and CLK\_getItime () may return incorrect values is the wraparound of the values. The low- and high-resolution time are represented by a 32-bit value, and may reach their maximum value of  $2^{32} - 1$ . These time values wrap around to zero after the maximum value of  $2^{32} - 1$ . So, if the code being profiled takes more time than the time required for the low or high–resolution time to reach  $2^{32} - 1$ , wraparound occurs, and time values returned are no longer correct. You can get a better time resolution by setting the timer period to 0xFFFF on the C5000, and 0xFFFFFFFF on the C6000 devices. Setting these values in the timer-period register will link an optimized version of CLK\_gethtime() and CLK\_getItime() to be used by DSP/BIOS.



### 5.5 Timer ISR Overhead

The timer ISR has an overhead on the system. When a timer ISR is serviced, it calls the CLK\_F\_isr () function, which executes within the context of a hardware interrupt. After doing some basic operations, it executes all the clock functions. Once the clock functions have been executed, the control is transferred via a SWI to the PRD module. In the PRD module, the system checks if any of the PRD function counters have hit zero, and executes the functions for the ones that have hit zero. So, in effect, the amount of processing done in the event of a timer interrupt is dependent on the number of clock functions configured. The time required for servicing the timer interrupt increases, as the number of clock function increases. So, it is always advisable that you may optimize your system so that only the required CLK functions are there in the system. Unwanted clock functions will do nothing other than put an extra overhead on the timer ISR.

## 6 References

- 1. DSP/BIOS II Timing Benchmarks on the TMS320C6000 DSP (SPRA662).
- 2. TMS320C6000 DSP/BIOS User's Guide (SPRU303).
- 3. TMS320C6000 DSP/BIOS Application Programming Interface (API) Reference Guide (SPRU403).
- 4. TMS320C54x DSP Reference Set, Volume 1: CPU and Peripherals (SPRU131).
- 5. TMS320C55x DSP Peripherals Reference Guide (SPRU317).

## Appendix A Hello.c listing

```
/*
* Copyright 2001 by Texas Instruments Incorporated.
* All rights reserved. Property of Texas Instruments Incorporated.
* Restricted rights to use, duplicate or disclose this code are
* granted through contract.
*
*/
/* "@(#) DSP/BIOS 4.60.22 12-07-01 (barracuda-j15)" */
/*
                                                                */
                                                                * /
/*
     HELLO.C
                                                                */
/*
/*
                                                                */
     Basic LOG event operation from main.
                                                                * /
/*
#include <std.h>
#include <log.h>
#include "hellocfg.h"
/* Included as part of timer 1 configuration */
#include <csl.h>
#include <csl_timer.h>
#include <csl_irq.h>
/* Global Declarations - part of timer 1 configuration */
static Uint32 TimerEventId1;
/* Declarations of CLK, PRD functions and timer 1 isr */
Void my_clock(Void);
Void my_prd(Void);
Void timer_isr(Void);
/*
* ======= main =======
*/
Void main()
{
 LOG_printf(&trace, "hello world!");
```

```
/* Obtain the event IDs for the timer devices */
               TimerEventId1 = TIMER_getEventId(hTimer1);
               /* Enable the timer events */
               IRQ_enable(TimerEventId1);
               /* Start the timers */
               TIMER_start(hTimer1);
  /* fall into DSP/BIOS idle loop */
  return;
}
/* Definition of clock function for CLKO object */
Void my_clock(Void)
{
               LOG_printf(&trace, "In clock function my_clock()");
}
/* Definition of periodic function for PRD0 object */
Void my_prd(Void)
{
               LOG_printf(&trace, "In periodic function my_prd()");
}
/* Definition of timer 1 ISR */
Void timer_isr(Void)
{
               LOG_printf(&trace, "In a timer 1 ISR");
}
```

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated