OMAP5910 Audio System Design

Thanh Tran, Ph.D.

ABSTRACT

The OMAP5910 is a true system-on-a-chip device, which consists of ARM925T MPU and C55x DSP cores. The device has a large set of peripherals that can be utilized to interface with external radio receivers and audio codecs. This document demonstrates a system audio design using the McBSP1 port of the OMAP5910 and an external audio codec running synchronously with the oversampling master clock. This document also highlights some of most common problems associated with audio designs and design techniques to solve these problems.

1 Introduction ......................................................... 2
2 Design Description .................................................. 2
  2.1 System Audio Design Concepts .................................. 2
  2.1.1 Audio CODEC (ADC and DAC) ................................. 4
  2.1.2 Microphone Circuit ............................................. 5
  2.1.3 Line-In Circuit ................................................ 6
  2.1.4 Line-Out and Headphone-Out Circuits ....................... 9
  2.1.5 OMAP5910 McBSP1 Interface ................................. 10
  2.2 Audio Algorithms and Benchmarks ............................. 11
  2.2.1 Audio Algorithms ............................................. 11
  2.2.2 Audio Benchmarks ........................................... 12
3 Conclusions ....................................................... 12
4 References ......................................................... 12

Contents

List of Figures

Figure 1 OMAP5910 Audio Overview .................................. 2
Figure 2 OMAP5910 Audio System Architecture ....................... 3
Figure 3 Simplified Oversampling ADC Architecture .................. 4
Figure 4 Simplified Oversampling DAC Architecture .................. 5
Figure 5 Microphone Circuit .......................................... 6
Figure 6 Line In Audio Clipping ....................................... 7
Figure 7 Input Divider Circuit ......................................... 7
Figure 8 Line-In Circuit ............................................... 8
Figure 9 Line-Out and Headphone-Out Circuits ....................... 9

List of Tables

Table 1 OMAP5910 and TLV320AIC CODEC .......................... 11
Table 2 Audio Benchmarks ............................................ 12

Trademarks are the property of their respective owners.
1 Introduction

This document is intended to demonstrate an audio system design utilizing the OMAP5910 dual-core processor and the TLV320AIC23 audio codec, and is divided into four different parts. The first part covers the basic audio design concepts, the second covers the OMAP5910 McBSP1 and the TLV320AIC23 codec design, the third part covers the audio algorithms supported, and the fourth part shows benchmarks of the popular audio coding algorithms.

2 Design Description

2.1 System Audio Design Concepts

A typical audio system consists of many critical analog and digital sections, so good design techniques must be applied to prevent noise from propagating from the microphone or line input to the speaker output.

Figure 1. OMAP5910 Audio Overview

Figure 1 shows a complete signal chain of the OMAP5910 audio design. From the ADC to the Amp stage, if the design is not done properly on any of the blocks shown in the diagram, the performance will not be as what the designers are expecting. The following shows a list of common audio design problems:

- Noise coupled to the microphone input
- No anti-aliasing filter at the microphone and line inputs
- Excessive distortion due to mismatched audio amplitudes
- Excessive jitter on audio clocks, bit clock, and master clock
- Lack of good decoupling and noise isolation techniques
- Not using a linear regulator with high power supply rejection to isolate noise from the audio codec
- Not having good decoupling capacitors on the reference voltage used for ADC and DAC converters
- Switching power supply noise coupled to the audio circuits
- Printed circuit board layout, high impedance audio traces must be isolated from the noisy switching circuits

In summary, having good audio performance requires proper designs of the input stages of the codec, the OMAP interface, and the output amplifier. The OMAP5910 audio architecture is shown in Figure 2 where the interface is configured as an I²S interface with the OMAP being a master driving the bitclock (McBSP1.CLK) and frame sync (McBSP1.FSX) signals.

![OMAP5910 Audio System Architecture](image)

**Figure 2. OMAP5910 Audio System Architecture**

The audio codec, microphone, line-in, line-out, headphone-out and OMAP5910 interface circuits will be discussed and demonstrated.
2.1.1 Audio CODEC (ADC and DAC)

The audio codec shown in Figure 1 consists both oversampling ADC and DAC. The codec is based on the multibit sigma-delta technology with integrated oversampling digital interpolation filters. The basic architecture of the ADC is shown in Figure 3.

NOTES: 1. Oversample by N pushes the quantization noise way above the audio spectrum. Sampling at Nyquist rate (2 times the highest frequency component) requires higher order anti-aliasing filter.
2. Digital LPF removes the noise generated by the ADC.
3. Sample Rate (SR) decimation reduces the data rate for audio processing.

Figure 3. Simplified Oversampling ADC Architecture

The ADC architecture shown in Figure 3 is part of the TLV320AIC23, which includes a third-order multibit architecture with up to 90 dBA signal-to-noise (SNR) ratio at audio sample rate up to 96 kHz. The oversampling clock (Nf_s) supports the industry standard rates such as 256 f_s or 384 f_s as well as other unique sampling rates, 250 f_s or 272 f_s. The unique sampling rates become very useful when designers want to clock the part with a standard 12-MHz oscillator. For example:

- To generate 44.1-kHz sample rate audio, use 12 MHz/272 = 44.1 kHz
- To generate 48-kHz sample rate audio, use 12 MHz/250 = 48 kHz

This example demonstrates how to get the correct sample rates using a standard 12MHz clock input.

The DAC architecture shown in Figure 4 is part of the TLV320AIC23, which includes a second-order multibit architecture with up to 100 dBA SNR at audio sample rate up to 96 kHz. The oversampling clock is configured the same way as described in the ADC paragraph.
2.1.2 Microphone Circuit

The two types of microphones commonly being used are electret (capacitive) and dynamic (inductive) condensers. The electret condenser microphone is based on the idea of sound pressure causing a movement of the capacitor plates while the dynamic condenser relies on the sound wave creating pressure to move the coil. The electret microphone is very small and low cost and has become the preferred choice for computer audio, consumer audio and cell phone applications.

In the audio system shown in Figure 1, the microphone input is very sensitive to noise because microphone output impedance driving the codec is high and the voltage amplitude is small (~100 mV). The codec typically has about 20-dB gain to increase the signal amplitude before digitizing and capturing the audio signal for processing. So, any noise coupled to the input will be increased by 10 times and this increase causes a decrease in audio performance, or lower signal-to-noise. Figure 5 shows an example of how to design a microphone circuit using TI’s TLV320AIC23 audio codec. Utilizing the codec with internal mic amp such as TI TL320AIC23 reduces the circuit complexity and, therefore, improves the overall noise performance.
2.1.3 Line-In Circuit

A line-in circuit consists of a resistor divider network to prevent input clipping and an anti-aliasing filter to limit the audio bandwidth. This is necessary to prevent the out-of-band folding back into the audio spectrum, which degrades the audio performance.

Depending on the audio source driving the line-in port, the amplitude can be as low as 0.5 V peak-to-peak to as high as 5.656 V peak-to-peak. If the codec is operating at 3.3-V supply, a signal going above the supply is not possible and is clamped or clipped at the supply voltage by the internal protection diodes. See details in Figure 6.
To prevent audio clipping, designers must add a resistor divider network at the input. This circuit also lowers the input amplitude when the audio source output is low. However, this can be compensated by adding more gain at the external amplifier stage or at the internal volume control circuit of the codec. See Figure 7 for detailed implementation of the divider input circuit.

**Figure 6. Line-In Audio Clipping**

A line-in circuit also needs to be bandwidth-limited to avoid an aliasing problem, which occurs when the maximum frequency of the input signal is greater than half of the sampling frequency. Since the ADC is an oversampling sigma-delta (256 or 384 oversample), the anti-aliasing filter does not have to be higher order; first order passive filter is adequate. With the TLV320AIC23 codec, the filter 3-dB corner is

\[ f_{-3\,dB} = \frac{1}{2\pi RC} \]

where \( R = 5.6 \, K \) (part of the resistor divider and \( C = 220 \, pF \))

\[ = 129 \, kHz \]

**Figure 7. Input Divider Circuit**
Since the ADC oversampling clock is in the MHz range, limiting the input bandwidth to 130 kHz is adequate. Figure 8 shows the complete line-in circuit using the described techniques.

Figure 8. Line-In Circuit
2.1.4 Line-Out and Headphone-Out Circuits

The line-out circuit is very simple since the output imaging filter is internal to the codec. In some applications such as high performance entertainment and automotive audio systems, a pre-amplifier may be required to boost the codec output amplitude, which is limited by the supply voltage. A pre-amplifier can also provide high current drive capabilities for a long audio cable connected to the line-out circuit. In many other applications, taking line-out signals directly from the codec is adequate. However, these outputs must be AC-coupled using a series capacitor to remove the DC component of the signal. Also, it is a good design practice to add a series termination resistor to limit the current when the line-out is accidentally shorted to ground. See Figure 9 for detailed circuit diagram.

Figure 9. Line-Out and Headphone-Out Circuits

As far as headphone output shown in Figure 9, the codec has an integrated headphone amplifier capable of driving 30 mW into a 32 ohms load. Typically, a headphone has 32 ohms impedance so 30 mW is sufficient for delivering good audio to the listener. Unlike line-in, the headphone outputs only need AC-coupled capacitors to remove the DC component of the signals, not series resistors. Series resistors on headphone outputs limit the drive current needed to adequately power the headphone and, therefore, should not be included. For the AC-coupled capacitor, the minimum value is
\[ f_{-3\,\text{dB}} = \frac{1}{2\pi RC}, \] where \( C \) is the coupling capacitor and \( R \) is the headphone impedance, equal to 50 Hz, adequate low-end frequency spectrum for headphone.

Let \( R = 32 \, \text{ohms} \rightarrow C = 100 \, \text{uF} \).

### 2.1.5 OMAP5910 McBSP1 Interface

#### 2.1.5.1 Multichannel Buffered Serial Ports (McBSPs)

OMAP5910 has three McBSP ports where McBSP1 and McBSP3 are on the DSP public peripheral bus and McBSP2 is on the MPU public peripheral bus. The following lists the features of all McBSPs:

- Full-duplex communication
- DMA support for both RX and TX transfers
- Double buffered data registers, allowing the continuous data stream
- Independent framing and clocking for receives and transmits
- External shift clock generation or an internal programmable frequency shift clock
- Multichannel transmits and receives of up to 128 channels
- A wide selection of data sizes, including 8, 12, 16, 20, 24 or 32 bits
- \( \mu \)-Law and A-Law companding
- Data transfers with LSB or MSB first
- Programmable polarity for both frame synchronization and data clocks
- Highly programmable internal clock and frame generation
- Support bit rates up to 12Mbps
- RX and TX interrupts as well as data overrun interrupt

For more information, refer to the OMAP5910 Technical Reference Manual. In this audio application, the McBSP1 is being utilized and configured as an \( \text{i}^2\text{S} \) port. \( \text{i}^2\text{S} \) protocol is commonly being used in the industry as the standard audio interface for ADCs, DACs, and other audio processors. One unique feature of McBSP1 is that this is the only port that has the sample rate generator, which takes an external oversampling clock to create a bitclock.

#### 2.1.5.2 OMAP Audio Interface

As mentioned in previous sections, McBSP1 of OMAP5910 is utilized to interface with TLV320AIC23 codec, which is configured to be an \( \text{i}^2\text{S} \) slave. OMAP5910 is the master, which means it drives bitclock (BCLK) and frame sync (LRCOUT) onto the \( \text{i}^2\text{S} \) bus. Table 1 shows the \( \text{i}^2\text{S} \) interface.
Table 1. OMAP5910 and TLV320AIC CODEC

<table>
<thead>
<tr>
<th>OMAP5910</th>
<th>TLV320AIC23</th>
<th>Schematic Ref.</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>McBSP1.FSX</td>
<td>LRCIN, LRCOUT</td>
<td>McBSP1.FSX</td>
<td>Frame sync transmitted by the OMAP5910</td>
</tr>
<tr>
<td>McBSP1.DX</td>
<td>DIN</td>
<td>McBSP1.DX</td>
<td>Data transmitted by the OMAP</td>
</tr>
<tr>
<td>McBSP1.DR</td>
<td>DOUT</td>
<td>McBSP1.DR</td>
<td>Data transmitted by the CODEC</td>
</tr>
<tr>
<td>McBSP1.CLKX</td>
<td>BCLK</td>
<td>McBSP1.CLKX</td>
<td>Bitclock transmitted by the OMAP</td>
</tr>
<tr>
<td>McBSP1.CLKS</td>
<td>CLKOUT</td>
<td>McBSP1.CLKS</td>
<td>Oversampling buffered clock transmitted by the CODEC</td>
</tr>
<tr>
<td>\text{i^2}C.SDA</td>
<td>SDIN</td>
<td>\text{i^2}C.SDA</td>
<td>OMAP \text{i^2}C address/data</td>
</tr>
<tr>
<td>\text{i^2}C.SDL</td>
<td>SCLK</td>
<td>\text{i^2}C.SDL</td>
<td>\text{i^2}C clock</td>
</tr>
</tbody>
</table>

OMAP5910 has an \text{i^2}C master integrated for controlling and setting external devices such as the audio codec. The two signals in \text{i^2}C master are \text{i^2}C.SDA and \text{i^2}C.SDL. These signals are driven by the OMAP to \text{i^2}C clients. For more details, refer to the OMAP5910 Technical Reference Manual.

2.2 Audio Algorithms and Benchmarks

2.2.1 Audio Algorithms

OMAP5910 consists of an ARM925 general purpose processor and a C55xx digital signal processor. Currently, there are many algorithms ported to the C55xx architecture by TI’s Third Party Network partners. Here is a list of audio algorithms supported by the C55xx and OMAP architecture.

- 5-band equalizer
- Stereo sample rate converter
- Dolby AC3 decode
- MPEG-1 Layer 3 or MP3 encode and decode
- Advanced audio coding or AAC encode and decode
- Windows media audio or WMA decode
- Windows media audio with digital rights management decode
- Windows media audio encode
- Lucent enhanced perceptual audio ding or ePAC
- MPEG-1 layer I encoder and decoder
- MPEG-1 layer II encoder and decoder
2.2.2 **Audio Benchmarks**

Table 2 lists some of the popular audio benchmarks measured by the Third Party Networks partners. Each benchmark includes a memory usage and a DSP utilization.

<table>
<thead>
<tr>
<th>Algorithm</th>
<th>Memory</th>
<th>DSP Utilization</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>AAC Decode</td>
<td>21 Kwords of SARAM, 11 Kwords of DARAM</td>
<td>20.5 MHz peak for stereo 44.1 kHz at 128 Kbps</td>
<td>18.5 MHz average utilization</td>
</tr>
<tr>
<td>AAC Encode</td>
<td>27 Kwords DARAM, 14 Kwords data ROM, 23 Kwords program ROM</td>
<td>73 MHz peak for stereo 44.1 kHz at 128 Kbps</td>
<td>64 MHz average utilization</td>
</tr>
<tr>
<td>MP3 Decode</td>
<td>11 Kwords DARAM, 8 Kwords data ROM, 10 Kwords program ROM</td>
<td>21 MHz peak for stereo 44.1 kHz at 128 Kbps</td>
<td>15.4 MHz average utilization</td>
</tr>
<tr>
<td>MP3 Encode</td>
<td>24.2 Kwords DARAM, 8.3 Kwords data ROM, 30 Kwords program ROM</td>
<td>93 MHz peak for stereo 44.1 kHz at 128 Kbps</td>
<td>61 MHz average utilization</td>
</tr>
<tr>
<td>WMA Decode</td>
<td>27 Kwords DARAM, 11.5 Kwords data ROM, 16.5 Kwords program ROM</td>
<td>44.4 MHz peak for stereo 44.1 kHz at 128 Kbps</td>
<td>17.5 MHz average utilization</td>
</tr>
<tr>
<td>5-Band Equalizer</td>
<td>208 DARAM, 266 words data ROM, 1,427 Kwords program ROM</td>
<td>7.64 MHz peak and 7.58 MHz average</td>
<td></td>
</tr>
</tbody>
</table>

3 **Conclusions**

This application note provides an example for systems engineers to design an audio system utilizing the OMAP5910 McBSP1 peripheral and the TLV320AIC23 audio codec. This design was prototyped and its functionalities were verified on the OMAP5910 Innovator Development Platform. The audio benchmarks running on C55xx were done by TI Third Party Networks partners. Since OMAP5910 consists of multiple serial ports, McBSP1, McBSP2, and McBSP3, it is possible to design a system with multiple codecs running synchronously with the OMAP oversampling clock frequency, McBSP1.CLKS. In this case, only one audio master is allowed. Multiple codecs architecture enables designers to capture multiple audio inputs and to do mixing and sample rate conversions digitally.

4 **References**

1. *OMAP5910 Dual-Core Processor Data Manual* (SPRS197)
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>Audio</td>
</tr>
<tr>
<td>Data Converters</td>
<td>Automotive</td>
</tr>
<tr>
<td>DSP</td>
<td>Broadband</td>
</tr>
<tr>
<td>Interface</td>
<td>Digital Control</td>
</tr>
<tr>
<td>Logic</td>
<td>Military</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>Optical Networking</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>Security</td>
</tr>
<tr>
<td></td>
<td>Telephony</td>
</tr>
<tr>
<td></td>
<td>Video &amp; Imaging</td>
</tr>
<tr>
<td></td>
<td>Wireless</td>
</tr>
</tbody>
</table>

| Mailing Address: | Texas Instruments    |
|                 | Post Office Box 655303 Dallas, Texas 75265 |

Copyright © 2003, Texas Instruments Incorporated