ABSTRACT

This document describes how to switch to and program the universal serial bus (USB) analog phase-locked loop (APLL) on the C5506/C5507/C5509A devices. Example assembly programs for programming and switching to and from the APLL are also provided in the attached zip file. It is assumed that the reader is familiar with the use and operation of the C5506/C5507/C5509A USB digital phase-locked loop (DPLL) and C55x™ Digital Signal Processor (DSP) IDLE procedures.

Project collateral and source code discussed in this application report can be downloaded from the following URL: http://www.ti.com/lit/zip/SPRA997.
1 Introduction

The TMS320VC5506/C5507/C5509A USB peripherals can be clocked from either the USB APLL or the USB DPLL. Since the APLL is inherently more noise tolerant and has less long-term jitter than the DPLL, it is recommended that you switch to it for any USB operations.

2 The C5506/C5507/C5509A Clocking Architecture

The C5506/C5507/C5509A includes a DSP clock generator and a USB clock generator. Both clock generators are sourced from an input clock signal connected at the CLKIN pin. The USB clock generation circuit consists of a DPLL and an APLL; either can be enabled or disabled. The DSP clock generator circuit only contains a DPLL. Figure 1 shows a high-level view of the C5506/C5507/C5509A clocking architecture. The power-up default USB clock is the bypass clock. The power-up default USB PLL is the DPLL.

![Figure 1. High-Level View of C5506/C5507/C5509A Clocking Architecture](image-url)
The purpose of the APLL is to generate the USB APLL output clock signal from the external input clock signal (CLKIN). Figure 2 shows a system diagram of the USB APLL. The APLL clock generator can be configured in one of two modes:

- **DIV Mode** - CLKIN/2 or CLKIN/4. The external input clock signal, CLkin, is divided by 2 or 4.
- **PLL Mode** - CLKIN multiplied by one of the 31 possible ratios from 0.25 to 15.

### Figure 2. APLL System Diagram

#### 3.1 APLL Operation in DIV Mode

The APLL is set to DIV Mode when the PLL is disabled (MODE=0 and PLLOCK=0). In DIV mode, if the K factor is set to a value other than 16 (MULT[3:0]=0xF), then the frequency of the USB APLL clock output is equal to the input clock frequency divided by 2. If the K factor is set to 16 (MULT[3:0]=0xF), then the frequency of the USB APLL clock output is equal to the input clock frequency divided by 4.

#### 3.2 APLL Operation in PLL Mode

The APLL is set to PLL mode when the PLL is enabled (MODE=1 and PLLOCK=1). In PLL mode, the USB APLL clock output frequency is given by:

\[ F_{USBAPPLLCLK} = F_{CLKIN} \times \left( \frac{M}{D} \right) \]

where the multiplication factor is M and the dividing factor is D.

See Table 2 for setting MULT[3:0] values. For setting APLL multiply values, see Table 1.
4 USB APLL Register (USBAPLL)

All the different clock modes are programmable by software by programming the USBAPLL register. The USB APLL register (USGAPLL) is located at I/O address 0x1F00 and contains the control bits as shown in Figure 3 and described in Table 1.

Figure 3. USB APLL Register (USBAPLL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15-12</td>
<td>MULT[3:0]</td>
<td>PLL multiply factor - Defines the PLL frequency multiply factor K as shown below: MULT[3:0] K = 0000 1, 0001 2, 0010 3, 0011 4, 0100 5, 0101 6, 0110 7, 0111 8, 1000 9, 1001 10, 1010 11, 1011 12, 1100 13, 1101 14, 1110 15, 1111 16. Note: MULT[3:0] is set to a K-1</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>DIV</td>
<td>PLL mode divide factor - In conjunction with multiply factor K (see Table 2), defines the PLL frequency divide factor D.</td>
<td></td>
</tr>
<tr>
<td>10-3</td>
<td>COUNT[7:0]</td>
<td>PLL lock count - A counter that starts decrementing from its preset values as soon as MODE is set to HIGH.</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>ON</td>
<td>PLL on - Enables the APLL internal VCO. Both ON or MODE force operation of the PLL VCO. ON MODE Analog VCO 0 0 OFF 1 0 ON 0 1 ON 1 1 ON</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>MODE</td>
<td>PLL mode/Not DIV mode - Sets the clock generator mode to PLL when HIGH and to divider (Div) when LOW.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>STAT</td>
<td>PLL lock status - Indicates the mode of the APLL clock generator. DIV mode, the system clock is the input clock divided by 2 or 4 PLL mode, the system clock is the input clock multiplied by the PLL multiplication ratio.</td>
<td></td>
</tr>
</tbody>
</table>
DIV, combined with MODE and K, defines the PLL multiplication ratio M/D as indicated below. The USB APLL clock frequency is then given by:

\[ F_{\text{USBAPPCLK}} = F_{\text{CLKIN}} \times \left(\frac{M}{D}\right) \]

The multiplication factor M and the dividing factor D are defined in Table 2.

<table>
<thead>
<tr>
<th>MODE</th>
<th>DIV</th>
<th>K</th>
<th>M</th>
<th>D</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>x</td>
<td>1 to 15</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>0</td>
<td>x</td>
<td>16</td>
<td>1</td>
<td>4</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1 to 15</td>
<td>K</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>16</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>4</td>
<td>odd</td>
<td>K</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>4</td>
<td>even</td>
<td>K-1</td>
<td>4</td>
</tr>
</tbody>
</table>

Since the APLL uses an analog VCO, the APLL requires a lockup time before it is stable. Normally, during lock up time, the APLL-clock mode cannot be used and it must be in DIV mode. In DIV mode MODE is set to 0.

A programmable timer COUNT is included in the APLL peripheral to use as a time keeper for PLL locking. This timer is a counter USBAPLL[10:3] which decrements from a preset value to zero. At zero, it sets the STAT bit USBAPLL[0] to 1. The time can be preset from 0 up to 255 and its input clock is CLKIN divided by 16. So, the corresponding lockup time can be set from 0x16 to 256x16 CLKIN cycles. The COUNT is located at USBAPLL[10:3] and is programmed using the following equation:

\[ \text{PLCOUNT} = \frac{\text{LockTime}}{16 \times \frac{T_{\text{CLKIN}}}{\text{CLKIN}}} \]

where \(T_{\text{CLKIN}}\) is the input reference clock period and \(\text{LockTime} = 30 \, \mu\text{s}\).

**5 USB PLL Selection Register (USBPLLSEL)**

The DSP includes a USB PLL selection register (USBPLLSEL) that allows for switching between the APLL and DPLL, and allows for monitoring of the PLL status. A functional diagram of the USBPLLSEL register is shown in Figure 4.

![Figure 4. System Clock Selection Diagram](image-url)
USB PLL Selection Register (USBPLLSEL)

The USBPLLSEL register is located at I/O space address 0x1E80 and has the fields shown in Figure 5 and described in Table 3.

**Figure 5. USB PLL Selection Register (USBPLLSEL)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15-3</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
| 2   | APLLSTAT | 0 | APLL status
|     |         | 1 | If set to 0, the APLL is providing the clock to the USB peripheral.
|     |         | 1 | If set to 1, the APLL is not providing the clock to the USB peripheral. |
| 1   | DPLLSTAT | 0 | DPLL status
|     |         | 1 | If set to 0, the DPLL is providing the clock to the USB peripheral. |
|     |         | 1 | If set to 1, the DPLL is not providing the clock to the USB peripheral. |
| 0   | PLLSEL | 0 | PLL selection control
|     |         | 1 | If set to 0, the DPLL is providing the clock to the USB peripheral. |
|     |         | 1 | If set to 1, the APLL is providing the clock to the USB peripheral. |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Table 3. USB PLL Selection Register (USBPLLSEL) Field Descriptions**
6.1 Switching to the APLL From the DPLL

Switching to the APLL from either the DPLL or the bypass clock is done by first enabling and setting up the APLL, while the system is being driven by the DPLL or bypass clock, then switching to the APLL. The flowchart shown in Figure 6 outlines this process, assuming that the system is operating with either the DPLL or bypass clock.

![Flowchart](image-url)

**Figure 6. Switching to the APLL From the DPLL**
6.2 **Switching to the DPLL From the APLL**

The procedure shown in Figure 7 outlines switching from APLL mode back to DPLL mode, assuming that the system is operating with APLL.

![Diagram of Switching to the DPLL From the APLL](image)

7 **IDLING the USB PLL**

To IDLE the USB APLL, first switch to the USB DPLL and then shut off the APLL; then IDLE the clock generation domain. The following procedure outlines this process.

Assuming that the APLL is in operation, follow these steps:

1. Switch to the DPLL as described in Section 6.2.
2. Double check that the APLL VCO is off, by checking the ON bit.
3. IDLE the clock generation domain using the ICR and IDLE instruction.
8 Waking Up the USB From IDLE

Since the DPLL is used to get into IDLE, waking up from IDLE uses the DPLL wake-up criteria. For details, see Disabling the Internal Oscillator on the TMS320VC5503/C5506/C5507/C5509/C5509A DSP (SPRA078). After waking up from IDLE, follow Section 6.1 to reinitialize the APLL. The following procedure outlines this process:

- Wake-up event awakens the CPU
- CPU is in DPLL or bypass mode
- Switch to the APLL as described in Section 6.1

9 Example USB PLL Programs

Included in this application report are two example assembly programs which demonstrate some of the topics covered in this application note. It is highly recommended that you study and run these examples to get a clearer understanding of the USB APLL.

- DPLL_To_APLL - switches from the power on default of DPLL/Bypass to the APLL.
- APLL_To_DPLL - switches the APLL back to the DPLL and then shuts off the APLL.

10 References

- Disabling the Internal Oscillator on the TMS320VC5503/C5506/C5507/C5509/C5509A DSP (SPRA078)
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated