Peak Current Control Realization for Boost Circuit Based On C2000™ MCU

Vieri Xue/Liwin Shu

Contents

1 Introduction .................................................................................................................................. 2
2 The Peak Current Mode Principle................................................................................................ 2
  2.1 The PWM Duty Generation in Peak Current Mode.............................................................. 2
  2.2 The Slope Compensation ....................................................................................................... 3
3 Peak Current Mode by Using C2000 ........................................................................................... 4
  3.1 On-chip Comparator ............................................................................................................... 4
  3.2 Build Up the Peak Current Mode Mechanism ......................................................................... 5
    3.2.1 Setting the MCU ............................................................................................................. 5
    3.2.2 The Voltage Loop Controller........................................................................................ 5
  3.3 Implementation for the Boost .................................................................................................. 6
4 Test Result .................................................................................................................................... 7
Appendix A. Reference Code .............................................................................................................. 9
  A.1 ePWM Initialization Code ........................................................................................................ 9
  A.2 Comparator Code .................................................................................................................... 10
  A.3 Slope Compensation Code .................................................................................................... 10

Figures

Figure 1. PWM Generation in Peak Current Mode................................................................. 2
Figure 2. Noise Changes in Different Duty Cycle................................................................. 3
Figure 3. Noise Changes After Slope Compensation............................................................ 3
Figure 4. Block Diagram of the Internal Comparator.............................................................. 4
Figure 5. Control Block Diagram .............................................................................................. 5
Figure 6. Block Diagram of the Implementation ................................................................. 6
Figure 7. Software Flow Chart in ISR .................................................................................... 7
Figure 8. Output Voltage Soft Start Test ............................................................................. 7
Figure 9. Load Step Transient Test (Full Load) ..................................................................... 8
1 Introduction

The peak current mode is widely used in a switching power supply application. Peak current mode can be easily implemented by analog controllers, such as UC3845. This type of control shows good performance not only in stability, but also in dynamic response. However, this control is seldom realized by the digital controllers. Additionally, peak current mode requires a mechanism to implement the slope compensation; the majority of the MCUs on the market do not meet this demand.

The Piccolo series microcontroller (MCU) from TI has embedded analog comparators that can be connected to its on-chip ePWM module. Also, the slope compensation unit is on-chip. This makes the Piccolo MCU a suitable digital controller to realize peak current mode control without any external component. This application report discusses the implementation of peak current control mode for the boost circuit using the TMS320F28027 MCU.

2 The Peak Current Mode Principle

2.1 The PWM Duty Generation in Peak Current Mode

In voltage control mode or the average current mode, the MCU calculates the PWM duty. But in peak current control mode, the PWM trip result generates the duty cycle.

![PWM Generation in Peak Current Mode](image)

**Figure 1. PWM Generation in Peak Current Mode**

At the beginning of each PWM cycle of the peak current mode, the PWM turns on, and the inductor current increases. A reference inductor current occurs when the inductor current increases to the reference current. The PWM trips off, which is usually done by the analog comparator, then the PWM duty cycle is generated. To regulate the duty cycle, the reference current must be calculated.
2.2 The Slope Compensation

To resist the noise or the load disturbance, the slope compensation must be used in the application when the duty cycle exceeds 50%. Figure 2 shows the reason.

![Figure 2. Noise Changes in Different Duty Cycle](image)

When the duty cycle exceeds 50%, a disturbance in the inductor current causes a change in the PWM duty cycle. The effect becomes increasingly larger until the entire system is unstable.

To increase the immunity to the disturbance of the control system, the slope compensation is used (see Figure 3).

![Figure 3. Noise Changes After Slope Compensation](image)

After the slope compensation in every cycle, the noise effect can be eliminated after several cycles. Assume the slope is $k_{slope\_comp}$, the inductor increase slope is $k_1$, and the decrease slope is $k_2$. According to the experience, if the slope must satisfy the following equations to stabilize the system.
\[ |k_{\text{slope\_comp}}| > 0.5 \left| k_2 \right| \]  \hspace{1cm} (1)

For the boost topology

\[ |k_2| = \frac{V_o - V_{\text{in}}}{L} \]  \hspace{1cm} (2)

So

\[ |k_{\text{slope\_comp}}| > \frac{V_o - V_{\text{in}}}{2L} \]  \hspace{1cm} (3)

From Equation (3) we can get the slope compensation ratio, which ensures the stability of the peak current control when the duty cycle exceeds 50%.

3 Peak Current Mode by Using C2000

3.1 On-chip Comparator

In the Piccolo series MCU in the C2000 family, there is an analog comparator with an internal 10-bit digital-to-analog converter (DAC). One input of the comparator is connected to the ADC input pin, and the other inverting input of the comparator can be set to be connected to the ADC input pin or to the internal 10-bit DAC. Most importantly, the output of the comparator can be input to the ePWM module as a trip source, which can simulate the PWM generation action of the peak current mode.

![Block Diagram of the Internal Comparator](image)

Figure 4. Block Diagram of the Internal Comparator

Aside from the basic comparator, a ramp generator is connected to the 10-bit DAC. The ramp generator is a count-down counter; the step and the start time can be set by software. So, the value of the 10-bit DAC will be affected by both the DACVAL register and the ramp generator.
3.2 Build Up the Peak Current Mode Mechanism

3.2.1 Setting the MCU

To realize the peak current mode, the ePWM in the C2000 must be set up to cooperate with the internal comparator. The following key points of the setup must be pay attention to.

- The PWM output mode must be the asymmetrical mode.
- The Digital Compare in ePWM must be enabled.
- The DCxEVT2(x = A,B) must be used due to the CBC event can be effective only for DCxEVT2.
- The clock of the internal comparator must be enabled.
- If the duty cycle exceeds 50%, the RAMP unit must be enabled.
- The inverting input of the internal comparator must be set to the internal DAC.

3.2.2 The Voltage Loop Controller

The control block diagram of peak current control is the same as that of average current mode (see Figure 5). The difference is that the internal comparator does the internal loop of peak current mode.

![Control Block Diagram](image)

**Figure 5. Control Block Diagram**

For peak current mode control, only the voltage loop controller must be designed.
3.3 Implementation for the Boost

This application note uses the following boost circuit parameter:

\[
L = 32uH, C = 140uF, V_{in} = 24V, u_o = 50V, R = 25\Omega, f_{sw} = 300kHz, k_{vf} = 0.0144
\]

![Figure 6. Block Diagram of the Implementation](image)

Using the Piccolo A MCU as the main controller, the EPWM3A is the PWM output pin and the IGBT current is sampled as the inductor current. Also, output voltage is also sampled to design the voltage loop.

In peak current mode, software only needs to calculate the voltage loop, after which the reference current is determined. The reference current is written to the internal 10-bit DAC to let the comparator finish the current loop process. At the same time, the RAMP ratio must be updated when the reference current is changed.

The voltage loop and the slope compensation are executed every three cycles in ISR.
### Figure 7. Software Flow Chart in ISR

#### 4 Test Result

The test result indicates that using the C2000 MCU helps peak current mode attain a very good performance. In addition, peak current mode is realized easily for boost and buck circuits or for some equivalent topologies.

![Figure 8. Output Voltage Soft Start Test](image-url)
Figure 9. Load Step Transient Test (Full Load)
A.1 ePWM Initialization Code

```c
if((n == 1) || (n == 3))
{
  EALLOW;
  if(n == 1) //For buck
  {
    //Config the digital compare unit
    // Define an event (DCAEVT2) based on DC_COMP1OUT
    (*ePWM[n]).DCTRIPSEL.bit.DCAHCOMPSEL = DC_COMP1OUT; // DCAL = Comparator 1 output
  }
  else //For boost
  {
    (*ePWM[n]).DCTRIPSEL.bit.DCAHCOMPSEL = DC_COMP2OUT; // DCAL = Comparator 2 output
  }

  (*ePWM[n]).TZDCSEL.bit.DCAEVT2 = TZ_DCAH_HI; // DCAEVT2 = DCAH high(Comparator output goes high)
  (*ePWM[n]).DCACTL.bit.EVT2SRCSEL = DC_EVT2; // DCAEVT2 = DCAEVT2(not filtered)
  (*ePWM[n]).DCACTL.bit.EVT2FRCSYNCSEL = DC_EVT_ASYNC; // Take async path

  // Enable DCAEVT2 is CBC trip sources
  // Note: DCxEVT1 events can be defined as one-shot.
  // DCxEVT2 events can be defined as cycle-by-cycle.
  (*ePWM[n]).TZSEL.bit.DCAEVT2 = 1;
  EDIS;
}
```
A.2 Comparator Code

```
Comp2Regs.COMPCTL.bit.COMPDACEN = 1;  //The comparator is powered up

Comp2Regs.COMPCTL.bit.SYNCSEL = 0x1;  //Synchronous version

Comp2Regs.COMPCTL.bit.QUALSEL = 0x2;  //3 clocks

Comp2Regs.COMPCTL.bit.CMPINV = 0x0;   //pass through

Comp2Regs.COMPCTL.bit.COMPSOURCE = 0x0; //The inverting input is internal DAC

Comp2Regs.DACCTL.bit.DACSOURCE = 1;   //Internal ramp

Comp2Regs.DACCTL.bit.RAMPSOURCE = 3;   //EPWM3 is the ramp source

Comp2Regs.RAMPDECVAL_SHDW = 0;        //Initial slope

EPwm4Regs.HRPCTL.bit.PWMSYNCSEL = 1;  //The PWMSYNC is CTR = 0;

Comp2Regs.DACVAL.bit.DACVAL = 1000;   //3.3A

Comp2Regs.RAMPMAXREF_SHDW = (UINT16)(1024<<6);
```

A.3 Slope Compensation Code

```
;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;

;mMacro Name: mSlope_Com

;Description: The slope compensation of the PCMC

;Parameter:
;
;    n: The comparator number

;    _Ref: The reference current Q24

;    _Com_Ratio: The slope compensation ratio

;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;

mSlope_Com .macro n, _Ref, _Com_Ratio

;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;

; Set up address pointers
```
MOVL XAR0,#_Ref ; Net pointer for InA (XAR0)

MOVL XAR1,#_Comp:n:Regs.RAMPMAXREF_SHDW ; pointer to Comparator Ramp Max Ref (XAR1)

MOVL XAR2,#_Comp:n:Regs.DACVAL ; pointer to Comparator Ramp Dac Val (XAR2)

MOVL XAR3,#_Comp:n:Regs.RAMPDECVAL_SHDW; Output for DACn

MOVL XT,*XAR0

MOVW DP,#_Com_Ratio

QMPYL ACC,XT,@_Com_Ratio ; ACC = upper16(Q24*Q24) = Q16

MOVL *XAR3,ACC ; _Comp:n:Regs.RAMPDECVAL_SHDW = ACC

MOVL ACC,*XAR0 ; Q24

SFR ACC,#8 ; Q16 because Maximum RAMPMAXREF = 0xFFFF

MOV *XAR1,AL ; Output value to RAMPMAXREF

LSR AL, #6 ; Q10 to be written to DACVAL

MOV *XAR2,AL ; Output value to DACVAL

.endm
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Audio</td>
<td><a href="http://www.ti.com/audio">www.ti.com/audio</a></td>
</tr>
<tr>
<td>Amplifiers</td>
<td><a href="http://www.amplifier.ti.com">www.amplifier.ti.com</a></td>
</tr>
<tr>
<td>Data Converters</td>
<td><a href="http://www.dataconverter.ti.com">www.dataconverter.ti.com</a></td>
</tr>
<tr>
<td>DLP® Products</td>
<td><a href="http://www.dlp.com">www.dlp.com</a></td>
</tr>
<tr>
<td>DSP</td>
<td><a href="http://www.dsp.ti.com">www.dsp.ti.com</a></td>
</tr>
<tr>
<td>Clocks and Timers</td>
<td><a href="http://www.ti.com/clocks">www.ti.com/clocks</a></td>
</tr>
<tr>
<td>Interface</td>
<td><a href="http://www.interface.ti.com">www.interface.ti.com</a></td>
</tr>
<tr>
<td>Logic</td>
<td><a href="http://www.logic.ti.com">www.logic.ti.com</a></td>
</tr>
<tr>
<td>Power Mgmt</td>
<td><a href="http://www.power.ti.com">www.power.ti.com</a></td>
</tr>
<tr>
<td>Microcontrollers</td>
<td><a href="http://www.microcontroller.ti.com">www.microcontroller.ti.com</a></td>
</tr>
<tr>
<td>RFID</td>
<td><a href="http://www.ti-rfid.com">www.ti-rfid.com</a></td>
</tr>
<tr>
<td>OMAP Applications Processors</td>
<td><a href="http://www.ti.com/omap">www.ti.com/omap</a></td>
</tr>
<tr>
<td>Wireless Connectivity</td>
<td><a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a></td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated