**PW PACKAGE** (TOP VIEW)

24

23

15

AGND

1Y0 3

1Y1 1Y2

GND

GND

SCAS624C - APRIL 1999 - REVISED DECEMBER 2004

CLK

I AV<sub>CC</sub>

cc

GND

2Y2

2Y3

V<sub>CC</sub>

- Use CDCVF2509A as a Replacement for this Device
- Designed to Meet PC133 SDRAM **Registered DIMM Specification Rev. 0.9**
- Spread Spectrum Clock Compatible
- **Operating Frequency 25 MHz to 140 MHz**
- Static Phase Error Distribution at 66 MHz to 133 MHz is ±125 ps
- Jitter (cyc-cyc) at 66 MHz to 133 MHz Is **|70| ps**
- Available in Plastic 24-Pin TSSOP

#### description

Available in Plastic 24-Pin TSSOP Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs Separate Output Enable for Each Output Bank External Feedback (FBIN) Terminal Is Used to Synchronize the Outputs to the Clock Input On-Chip Series Damping Resistors No External RC Network Required Operates at 3.3 V cription The CDCF2509 is a horn-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. to precisely align, in this frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically sesigned for use with synchronous DRAMs. The CDCF2509 operates at 3.3 V  $V_{CC}$ . It also provides integrated screes-damping resistors that make it ideal for driving point-to-point loads.

One bank the cupits and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDCF2509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDCF2509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AV<sub>CC</sub> to ground.

The CDCF2509 is characterized for operation from 0°C to 85°C.

For application information refer to application reports High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516 (literature number SLMA003) and Using CDC2509A/2510A PLL with Spread Spectrum Clocking (SSC) (literature number SCAA039).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SCAS624C - APRIL 1999 - REVISED DECEMBER 2004





SCAS624C - APRIL 1999 - REVISED DECEMBER 2004

#### **Terminal Functions**

| TERMINAL |                | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|----------|----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME     | NO.            | IYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| CLK      | 24             | I      | Clock input. CLK provides the clock signal to be distributed by the CDCF2509 clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required to the PLL to phase lock the feedback signal to its reference signal. |  |  |  |  |  |  |
| FBIN     | 13             | I      | Feedback input. FBIN provides the feedback signal to the internal PLL. Commust be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes <b>CLK</b> and FBIN so that there is nominally zero phase error between CLK and FBIN.                                                                                                                                                                                                                |  |  |  |  |  |  |
| 1G       | 11             | I      | Output bank enable. 1G is the output enable for outputs $1/(0:4)$ . When 1G is low, outputs $1Y(0:4)$ are disabled to a logic-low state. When 1G is high, all outputs $1Y(2:4)$ are enabled and switched at the same frequency as CLK.                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 2G       | 14             | I      | Output bank enable. 2G is the output enable for outputs 2 (0:3). When 2G is low, outputs 2Y(0:3) are disabled to a logic low state. When 2G is high, all coroct 2Y(0:3) are enabled and switch at the same frequency as CLK.                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| FBOUT    | 12             | 0      | Feedback output. FBOUT is dedicated for exempleedback. It switches at the same frequency as CLK. When externally wired to FBIU FBOUT completes the feedback loop of the PLL. FBOUT has an integrated $25-\Omega$ series-damping vesiste                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 1Y (0:4) | 3, 4, 5, 8, 9  | 0      | Clock outputs. These outputs promoe low-skew copies of CLK. Output bank $1Y(0:4)$ is enabled via the 1G input. These outputs can be disched to a logic-low state by deasserting the 1G control input. Each output has an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                       |  |  |  |  |  |  |
| 2Y (0:3) | 21, 20, 17, 16 | 0      | Clock outputs: It use outputs provide low-skew copies of CLK. Output bank 2Y(0:3) is enabled via the 2G input. The second be disabled to a logic-low state by deasserting the 2G control input. Each output It is an integrate i $25 \cdot \Omega$ series-damping resistor.                                                                                                                                                                                     |  |  |  |  |  |  |
| AVCC     | 23             | Power  | Anarco over $\operatorname{cop}^{\mathbb{D}}$ AV <sub>CC</sub> provides the power reference for the analog circuitry. In addition, AV <sub>CC</sub> can be used to typat the PLL for test purposes. When AV <sub>CC</sub> is strapped to ground, PLL is bypassed and CV is bu fer d directly to the device outputs.                                                                                                                                             |  |  |  |  |  |  |
| AGND     | 1              | Ground | Anal g ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Vcc      | 2, 10, 15, 22  | PINEI  | Fow r supply                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| GND      | 6, 7, 18, 19   | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|          | NO             | Str    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |



#### SCAS624C - APRIL 1999 - REVISED DECEMBER 2004

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, AV <sub>CC</sub> (see Note 1)                                      | $AV_{CC} < V_{CC} + 0.7 V$<br>0.5 V to 4.6 V<br>0.5 V to 6.5 V |
|------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| $V_{O}$ (see Notes 2 and 3)                                                              | 50 to V <sub>CC</sub> + 0.5 V                                  |
| Input clamp current, $I_{IK}$ ( $\dot{V}_{I}$ < 0)                                       |                                                                |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA                                                         |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                            | ±50 mA                                                         |
| Continuous current through each V <sub>CC</sub> or GND                                   | ±100 mA                                                        |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 4)             | 0.7 W                                                          |
| Storage temperature range, T <sub>stg</sub>                                              | –65°C to 150°C                                                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent dam to to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicate the device electric conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device electricity.

#### NOTES: 1. AV<sub>CC</sub> must not exceed V<sub>CC</sub>.

2. The input and output negative-voltage ratings may be exceeded if mon put and output clamp-current ratings are observed.

3. This value is limited to 4.6 V maximum.

 The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002.

#### recommended operating conditions (see Note

|                                                    | MIN | MAX | UNIT |
|----------------------------------------------------|-----|-----|------|
| Supply voltage, V <sub>CC</sub> , AV <sub>CC</sub> | 3   | 3.6 | V    |
| High-level input voltage, VIH                      | 2   |     | V    |
| Low-level input voltage, VIL                       |     | 0.8 | V    |
| Input voltage, V                                   | 0   | VCC | V    |
| High-level output current, IOH                     |     | -12 | mA   |
| Low-level output current, IOL                      |     | 12  | mA   |
| Operating free-air temperature TA                  | 0   | 85  | °C   |

NOTE 5: Unused inputs mus be held high or low to prevent them from floating.

## timing requirements over recommended ranges of supply voltage and operating free-air temperature

|      |                                 | MIN | MAX | UNIT |
|------|---------------------------------|-----|-----|------|
| fclk | Clock frequency                 | 25  | 140 | MHz  |
|      | Input clock duty cycle          | 40% | 60% |      |
|      | Stabilization time <sup>‡</sup> |     | 1   | ms   |

<sup>‡</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.



SCAS624C - APRIL 1999 - REVISED DECEMBER 2004

|      | PARAMETER                 | TEST CONDITIONS                                          | V <sub>CC</sub> , AV <sub>CC</sub> | MIN                  | TYP† | MAX  | UNIT |
|------|---------------------------|----------------------------------------------------------|------------------------------------|----------------------|------|------|------|
| VIK  | Input clamp voltage       | II = -18 mA                                              | 3 V                                |                      |      | -1.2 | V    |
|      |                           | I <sub>OH</sub> = -100 μA                                | MIN to MAX                         | V <sub>CC</sub> -0.2 |      |      |      |
| ∨он  | High-level output voltage | $I_{OH} = -12 \text{ mA}$                                | 3 V                                | 2.1                  | 2    |      | V    |
|      |                           | $I_{OH} = -6 \text{ mA}$                                 | 3 V                                | 2.4                  | ~    |      |      |
|      |                           | I <sub>OL</sub> = 100 μA                                 | MIN to MAX                         | Υ.                   | 7.   | 0.2  |      |
| VOL  | Low-level output voltage  | I <sub>OL</sub> = 12 mA                                  | 3 V                                |                      |      | 0.8  | V    |
|      | I <sub>OL</sub> = 6 mA    | 3                                                        |                                    |                      | 0.55 |      |      |
|      |                           | $V_{O} = 1 V$                                            | 3.135                              |                      |      |      |      |
| ЮН   | High-level output current | V <sub>O</sub> = 1.65 V                                  |                                    |                      | -36  |      |      |
|      | V <sub>O</sub> = 3.135 V  | 8.465 \                                                  |                                    |                      | -12  |      |      |
|      |                           | V <sub>O</sub> = 1.95 V                                  | 2:13:1                             | 34                   |      |      |      |
| IOL  | Low-level output current  | V <sub>O</sub> = 1.65 V                                  | 3.3 V                              |                      | 40   |      |      |
|      |                           | V <sub>O</sub> = 0.4 V                                   | 3.465 V                            |                      |      | 14   |      |
| Ц    | Input current             | $V_{I} = V_{CC}$ or GND                                  | 3.6 V                              |                      |      | ±5   | μΑ   |
| ICC‡ | Supply current            | $V_I = V_{CC}$ or GND, $O = 0$ ,<br>Outputs: low or high | 3.6 V                              |                      |      | 10   | μA   |
| ΔICC | Change in supply current  | One input at Vot. – 0.6 V,<br>Other inputs to C or CND   | 3.3 V to 3.6 V                     |                      |      | 500  | μΑ   |
| Ci   | Input capacitance         | VI = VC ND                                               | 3.3 V                              |                      | 4    |      | pF   |
| Co   | Output capacitance        | VOE TO OT CNL                                            | 3.3 V                              |                      | 6    |      | pF   |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> For conditions shown as MIN or MAX, use the ppropriate value specified under recommended operating conditions. <sup>‡</sup> For I<sub>CC</sub> of AV<sub>CC</sub>, and I<sub>CC</sub> vs Frequenc ( (see Finance s or and 9).

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 25$ proceed by 6 and Figures 1 and 2)§

|                    | PARAMETER                                                   | FROM                                                | TO             | V <sub>CC</sub> , / | UNIT |     |      |  |
|--------------------|-------------------------------------------------------------|-----------------------------------------------------|----------------|---------------------|------|-----|------|--|
|                    |                                                             | (INPOT)                                             | (001P01)       | MIN                 | TYP  | MAX |      |  |
|                    | Phase error time – static (normalized)<br>(See Figures 3–6, | CLKIN↑ = 66 MHz to133 MHz                           | FBIN↑          | -125                |      | 125 | ps   |  |
| <sup>t</sup> sk(o) | Output skew time¶                                           | Any Y or FBOUT                                      | Any Y or FBOUT |                     |      | 200 | ps   |  |
|                    | Phase error time – jitter (see Note 7)                      |                                                     | Any Y or FBOUT | -50                 |      | 50  |      |  |
|                    |                                                             | CIRIN = 66 MHz to 100 MHz                           | Any Y or FBOUT |                     | 70   |     | ps   |  |
|                    | Jitter(cycle-cycle) (See Figure 7)                          | Clkin = 100 MHz to 133 MHz                          | Any Y or FBOUT | 65                  |      |     |      |  |
|                    | Duty cycle                                                  | F(clkin > 60 MHz)                                   | Any Y or FBOUT | 45%                 |      | 55% |      |  |
| tr                 | Rise time (See Notes 8 and 9)                               | V <sub>O</sub> = 1.2 V to 1.8 V,<br>IBIS simulation | Any Y or FBOUT | 2.5                 |      | 1   | V/ns |  |
| t <sub>f</sub>     | Fall time (See Notes 8 and 9)                               | $V_{O} = 1.2 V$ to 1.8 V,<br>IBIS simulation        | Any Y or FBOUT | 2.5                 |      | 1   | V/ns |  |

§ These parameters are not production tested.

 $\P$  The  $t_{sk(0)}$  specification is only valid for equal loading of all outputs.

- NOTES: 6. The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.
  - 7. Calculated per PC DRAM SPEC (tphase error, static jitter(cycle-to-cycle)).

8. This is equivalent to 0.8 ns/2.5 ns and 0.8 ns/2.7 ns into standard 500  $\Omega$ / 30 pf load for output swing of 0.4 V to 2 V.

9. 64 MB DIMM configuration according to PC SDRAM Registered DIMM Design Support Document, Figure 20 and Table 13.

Intel is a trademark of Intel Corporation.

PC SDRAM Register DIMM Design Support Document is published by Intel Corporation.



SCAS624C - APRIL 1999 - REVISED DECEMBER 2004



#### PARAMETER MEASUREMENT INFORMATION





SCAS624C - APRIL 1999 - REVISED DECEMBER 2004



NOTE A: Trace feedback length FBOUT to FBIN = 5 mm,  $Z_0$  = 50  $\Omega$ 



SCAS624C - APRIL 1999 - REVISED DECEMBER 2004







#### PACKAGING INFORMATION

| Orderable Device Stat | us Package Typ | e Package<br>Drawing | Pins I | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-----------------------|----------------|----------------------|--------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                       |                |                      |        |                |                 | (6)                           |                      |              |                         |         |
| CDCF2509PWR NRM       | D TSSOP        | PW                   | 24     | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | 0 to 70      | CDCF2509                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCF2509PWR | TSSOP           | PW                 | 24   | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| CDCF2509PWR | TSSOP        | PW              | 24   | 2000 | 356.0       | 356.0      | 35.0        |  |

## **PW0024A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0024A

## **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0024A

## **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated