TS3USB221E SCDS263D – SEPTEMBER 2009 – REVISED SEPTEMBER 2019 ## TS3USB221E High-Speed USB 2.0 (480-Mbps) 1:2 Multiplexer – Demultiplexer Switch With Single Enable and IEC Level 3 ESD Protection #### 1 Features - V<sub>CC</sub> operation of 2.3 V to 3.6 V - Switch I/Os accept signals up to 5.5 V - 1.8-V compatible control-pin inputs - Low-power mode when OE is disabled (1 μA) - $r_{ON} = 6 \Omega \text{ maximum}$ - $\Delta r_{ON} = 0.2 \Omega$ typical - C<sub>io(on)</sub> = 7 pF maximum - Low power consumption (30 μA maximum) - ESD performance tested per JESD 22 - 7000-V human body model (A114-B, Class II) - 1000-V charged-device model (C101) - ESD performance I/O port to GND - 12-kV human body model (A114-B, Class II) - ±7-kV contact discharge (IEC 61000-4-2) - High bandwidth (1 GHz typical) #### 2 Applications - Routes signals for USB 1.0, 1.1, and 2.0 - Mobile phones - · Digital cameras - Notebooks - USB I/O expansion - MHL 1.0 # Block Diagram D+ 1D+ 1D2D+ 2DDigital Control OE #### 3 Description The TS3USB221E is a high-bandwidth switch specially designed for the switching of high-speed USB 2.0 signals in handset and consumer applications, such as cell phones, digital cameras, and notebooks with hubs or controllers with limited USB I/Os. The wide bandwidth (1 GHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential outputs from a USB host device to one of two corresponding outputs. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs. The TS3USB221E is designed for low bit-to-bit skew and high channel-to-channel noise isolation, and is compatible with various standards, such as high-speed USB 2.0 (480 Mbps). The TS3USB221E integrates ESD protection cells on all pins, is available in a SON package (3 mm $\times$ 3 mm) as well as in a tiny $\mu$ QFN package (2 mm $\times$ 1.5 mm) and is characterized over the free-air temperature range from -40°C to 85°C. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | |-------------|-----------|-------------------|--| | TS3USB221E | VSON (10) | 3.00 mm × 3.00 mm | | | | UQFN (10) | 1.50 mm × 2.00 mm | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Simplified Schematic, Each FET Switch (SW) EN is the internal enable signal applied to the switch. #### **Table of Contents** | 1 | Features 1 | | 8.1 Overview | . 12 | |---|--------------------------------------------------------------------------|----|------------------------------------------------------|------| | 2 | Applications 1 | | 8.2 Functional Block Diagram | . 12 | | 3 | Description 1 | | 8.3 Feature Description | . 12 | | 4 | Revision History2 | | 8.4 Device Functional Modes | . 12 | | 5 | Pin Configuration and Functions3 | 9 | Application and Implementation | | | 6 | Specifications4 | | | | | | 6.1 Absolute Maximum Ratings 4 | 40 | 9.2 Typical Application | | | | 6.2 ESD Ratings 4 | 10 | Power Supply Recommendations | | | | 6.3 Recommended Operating Conditions 4 | 11 | Layout | | | | 6.4 Thermal Information 5 | | 11.1 Layout Guidelines | | | | 6.5 Electrical Characteristics | | 11.2 Layout Example | . 10 | | | 6.6 Dynamic Electrical Characteristics, V <sub>CC</sub> = 3.3 V | 12 | Device and Documentation Support | 17 | | | ±10% 6 | | 12.1 Documentation Support | . 1 | | | 6.7 Dynamic Electrical Characteristics, V <sub>CC</sub> = 2.5 V | | 12.2 Receiving Notification of Documentation Updates | 1 | | | ±10% 6 | | 12.3 Support Resources | . 1 | | | 6.8 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$ | | 12.4 Trademarks | . 13 | | | 6.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\% \dots 6$ | | 12.5 Electrostatic Discharge Caution | . 1 | | | 6.10 Typical Characteristics | | 12.6 Glossary | 1 | | 7 | Parameter Measurement Information 8 | 13 | Mechanical, Packaging, and Orderable | | | 8 | Detailed Description 12 | | Information | 1 | | | <u>-</u> | | | | #### 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | hanges from Revision C (April 2015) to Revision D Page | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Changed V <sub>CC</sub> Operation FROM 2.5 V to 3.3 V TO 2.3 V to 3.6 V | | C | hanges from Revision B (July 2012) to Revision C Page | | • | Added Pin Configuration and Functions section, ESD Ratings table, Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | | <u>•</u> | Removed Ordering Information table1 | | C | hanges from Revision A (February 2010) to Revision B | | • | Updated TOP-SIDE MARKING for RSE package in Ordering Information table | #### 5 Pin Configuration and Functions **Pin Functions** | PIN | PIN | | DESCRIPTION | |-----------------|-----|-----|-------------------| | NAME | NO. | I/O | DESCRIPTION | | 1D+ | 1 | I/O | USB port 1 | | 1D- | 2 | I/O | | | 2D+ | 3 | I/O | USB port 2 | | 2D- | 4 | I/O | | | GND | 5 | _ | Ground | | ŌE | 6 | 1 | Bus-switch enable | | D- | 7 | I/O | Common USB port | | D+ | 8 | I/O | | | S | 9 | I | Select input | | V <sub>CC</sub> | 10 | _ | Supply voltage | Copyright © 2009–2019, Texas Instruments Incorporated #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------|----------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 4.6 | V | | V <sub>IN</sub> | Control input voltage (2)(3) | | -0.5 | 7 | V | | V <sub>I/O</sub> | Switch I/O voltage (2) (3) (4) | | -0.5 | 7 | V | | I <sub>IK</sub> | Control input clamp current | V <sub>IN</sub> < 0 | | -50 | mA | | I <sub>I/OK</sub> | I/O port clamp current | V <sub>I/O</sub> < 0 | | -50 | mA | | I <sub>I/O</sub> | ON-state switch current <sup>(5)</sup> | | | ±120 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | 0 | Deckers thermal impedance (6) | DRC package | | 48.7 | °C/W | | $\theta_{JA}$ | Package thermal impedance (6) | RSE package | | 243 | C/VV | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - (4) V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - (5) I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - (6) The package thermal impedance is calculated in accordance with JESD 51-7. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------|---------------------------------------------------------------------|--------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 (1) | All pins except GND, $\overline{\text{OE}}$ , S and $V_{\text{CC}}$ | ±12000 | | | | | | Pins GND, $\overline{OE}$ , S and $V_{CC}$ | ±7000 | ., | | | | | All pins except GND, $\overline{\text{OE}}$ , S and $V_{\text{CC}}$ | ±7000 | V | | | | | Pins GND, $\overline{OE}$ , S and $V_{CC}$ | ±1000 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions See (1) | 000 | • | | | | | | |------------------|----------------------------------------------------------------------------|--------------------------------------------|------------------------|----------------------|------|--| | | | | MIN | MAX | UNIT | | | $V_{CC}$ | Supply voltage | | 2.3 | 3.6 | V | | | $V_{IH}$ | Lligh lovel control input valtage | V <sub>CC</sub> = 2.3 V to 2.7 V | 0.46 × V <sub>CC</sub> | | \/ | | | | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0.46 × V <sub>CC</sub> | | V | | | V | Low lovel control input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | $0.25 \times V_{CC}$ | V | | | V <sub>IL</sub> | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | $0.25 \times V_{CC}$ | V | | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. Product Folder Links: TS3USB221E #### 6.4 Thermal Information | | | TS3US | TS3USB221E | | | |------------------------|----------------------------------------------|------------|------------|-------|--| | | THERMAL METRIC <sup>(1)</sup> | DRC (VSON) | RSE (UQFN) | UNIT | | | | | 10 PINS | 10 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 57.7 | 169.8 | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 87.7 | 84.7 | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 32.6 | 94.9 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 8.2 | 5.7 | *C/VV | | | ΨЈВ | Junction-to-board characterization parameter | 32.8 | 94.9 | | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 18.5 | N/A | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) (1) | PARA | METER | | TEST CONDITIONS | | MIN | TYP <sup>(2)</sup> | MAX | UNIT | | |-------------------------------------------|----------------|------------------------------------------------------------------------------------------|----------------------------------------------|------------------------|-----|--------------------|------|------|--| | V <sub>IK</sub> | | V <sub>CC</sub> = 3.6 V, 2.7 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V, 2.7 V, 0 V, | $V_{IN} = 0 V \text{ to } 3.6 V$ | | | | ±1 | μΑ | | | I <sub>OZ</sub> <sup>(3)</sup> | | V <sub>CC</sub> = 3.6 V, 2.7 V,<br>V <sub>O</sub> = 0 V to 5.25 V, V <sub>I</sub> = 0 V, | $V_{IN} = V_{CC}$ or GND,<br>Switch OFF | | | | ±1 | μΑ | | | | | | $V_{I/O} = 0 V \text{ to } 5.25 V$ | | | | ±2 | | | | $I_{OFF}$ | | V <sub>CC</sub> = 0 V | $V_{I/O} = 0 V \text{ to } 3.6 V$ | | | | ±2 | μΑ | | | | | | $V_{I/O} = 0 V \text{ to } 2.7 V$ | | | | ±1 | | | | I <sub>CC</sub> | | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V}, V_{IN} = V_{CC} \text{ or GND},$ | $I_{I/O} = 0 \text{ V},$<br>Switch ON or OFF | | | | 30 | μΑ | | | I <sub>CC</sub><br>(low<br>power<br>mode) | | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V}, $ $V_{IN} = V_{CC} \text{ or GND}$ | Switch disabled (OE in high state) | | | | 1 | μΑ | | | I <sub>CC</sub> <sup>(4)</sup> | Control | One input at 1.8 V, | V <sub>CC</sub> = 3.6 V | | | | 20 | ^ | | | ICC, , | inputs | inputs Other inputs at V <sub>CC</sub> or GND | $V_{CC} = 2.7 \text{ V}$ | | | | 0.5 | μА | | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, 2.5 V, | $V_{IN} = 3.3 \text{ V or } 0 \text{ V}$ | | | 1.5 | 2.5 | pF | | | $C_{io(OFF}$ | | V <sub>CC</sub> = 3.3 V, 2.5 V, | $V_{I/O} = 3.3 \text{ V or } 0 \text{ V},$ | Switch OFF | | 3.5 | 5 | pF | | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V, 2.5 V, | $V_{I/O} = 3.3 \text{ V or } 0 \text{ V},$ | Switch ON | | 6 | 7.5 | pF | | | r <sub>ON</sub> (5) | | V <sub>CC</sub> = 3 V, 2.3 V | $V_I = 0 V$ , | $I_O = 30 \text{ mA}$ | | 3 | 6 | Ω | | | ION, | | V <sub>CC</sub> = 3 V, 2.3 V | $V_1 = 2.4 V$ , | $I_O = -15 \text{ mA}$ | | 3.4 | 6 | 12 | | | Λr | | V <sub>CC</sub> = 3 V, 2.3 V | $V_I = 0 V$ , | I <sub>O</sub> = 30 mA | | 0.2 | | Ω | | | ∆r <sub>ON</sub> | | VCC - 3 V, 2.3 V | $V_1 = 1.7$ , | $I_O = -15 \text{ mA}$ | | 0.2 | | 32 | | | r | | V <sub>CC</sub> = 3 V, 2.3 V | $V_I = 0 V$ , | $I_O = 30 \text{ mA}$ | | 1 | | Ω | | | r <sub>ON(flat)</sub> | | VCC = 3 V, 2.3 V | $V_1 = 1.7$ , | $I_O = -15 \text{ mA}$ | | 1 | | 32 | | Copyright © 2009-2019, Texas Instruments Incorporated $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. All typical values are at $V_{CC}=3.3~V$ (unless otherwise noted), $T_A=25C$ . For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. This is the increase in supply current for each input that is at the specified TTL voltage level, rather than $V_{CC}$ or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### 6.6 Dynamic Electrical Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 3.3 \text{ V} \pm 10\%$ , GND = 0 V | PARAMETER | | TEST CONDITIONS | TYP <sup>(1)</sup> | UNIT | |------------------|-------------------|-----------------------------------|--------------------|------| | $X_{TALK}$ | Crosstalk | R <sub>L</sub> = 50 , f = 250 MHz | -40 | dB | | O <sub>IRR</sub> | OFF isolation | R <sub>L</sub> = 50 , f = 250 MHz | -40 | dB | | BW | Bandwidth (-3 dB) | R <sub>L</sub> = 50 | 1 | GHz | (1) For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. #### 6.7 Dynamic Electrical Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 2.5$ V ±10%, GND = 0 V | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | UNIT | |-------------------|------------------|------------------------------------|--------------------|------| | X <sub>TALK</sub> | Crosstalk | R <sub>L</sub> = 50 , f = 250 MHz | -39 | dB | | O <sub>IRR</sub> | OFF isolation | $R_L = 50$ , $f = 250 \text{ MHz}$ | -40 | dB | | BW | Bandwidth (3 dB) | R <sub>L</sub> = 50 | 1 | GHz | (1) For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. #### 6.8 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 3.3$ V ±10%, GND = 0 V | | PARAMETER | | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------|----------------------------------------------------------------------------------|-------------|-----|--------------------|-----|------| | t <sub>pd</sub> | Propagation delay <sup>(2) (3)</sup> | | | 0.25 | | ns | | t <sub>ON</sub> | Line enable time | S to D, nD | | | 30 | | | | | OE to D, nD | | | 17 | ns | | | S to D, nD OE to D, nD | S to D, nD | | | 12 | | | t <sub>OFF</sub> | | | | 10 | ns | | | t <sub>SK(O)</sub> | Output skew between center port to any other port (2) | | | 0.1 | 0.2 | ns | | t <sub>SK(P)</sub> | Skew between opposite transitions of the same output $(t_{PHL} - t_{PLH})^{(2)}$ | | | 0.1 | 0.2 | ns | <sup>(1)</sup> For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. #### 6.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 2.5$ V ±10%, GND = 0 V | | PARA | AMETER | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------|--------------------------------------|-------------|-----|--------------------|-----|------| | t <sub>pd</sub> | Propagation delay <sup>(2) (3)</sup> | | | 0.25 | | ns | | | Line anable time | S to D, nD | | | 50 | | | t <sub>ON</sub> | Line enable time | OE to D, nD | | | 32 | ns | | | Dan Parkla Cara | S to D, nD | | | 23 | | | t <sub>OFF</sub> | Line disable time OE to D, nD | | | | 12 | ns | | t <sub>SK(O)</sub> | Output skew between center port to | | 0.1 | 0.2 | ns | | | t <sub>SK(P)</sub> | Skew between opposite transitions | | 0.1 | 0.2 | ns | | <sup>(1)</sup> For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. <sup>(2)</sup> Specified by design <sup>(3)</sup> The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. Because this time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagational delay to the system. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side. Specified by design The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. Because this time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagational delay to the system. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side. #### 6.10 Typical Characteristics ### TEXAS INSTRUMENTS #### 7 Parameter Measurement Information - (1) All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 W, t<sub>r</sub>< 5 ns, t<sub>f</sub><5 ns. - (2) C<sub>L</sub> includes probe and jig capacitance. Figure 6. Turnon (T<sub>ON</sub>) and Turnoff Time (T<sub>OFF</sub>) Channel OFF: 1D to D V<sub>CTRL</sub> = V<sub>CC</sub> or GND Network Analyzer Setup Source Power = 0 dBm (632-mV P-P at 50-Ω load) DC Bias = 350 mV Figure 7. OFF Isolation (O<sub>ISO</sub>) Channel ON: 1D to D Channel OFF: 2D to D V<sub>CTRL</sub> = V<sub>CC</sub> or GND Network Analyzer Setup Source Power = 0 dBm (632-mV P-P at $50-\Omega$ load) DC Bias = 350 mV Figure 8. Crosstalk (X<sub>TALK</sub>) #### **Parameter Measurement Information (continued)** Figure 9. Bandwidth (BW) Figure 10. Propagation Delay #### **Parameter Measurement Information (continued)** $\mathbf{t}_{\mbox{\tiny SK(O)}}$ = | $\mathbf{t}_{\mbox{\tiny PLH1}} - \mathbf{t}_{\mbox{\tiny PLH2}}$ | or | $\mathbf{t}_{\mbox{\tiny PHL1}} - \mathbf{t}_{\mbox{\tiny PHL2}}$ | OUTPUT SKEW $t_{_{\rm SK(P)}}$ Figure 11. Skew Test Figure 12. ON-State Resistance (R<sub>on</sub>) #### **Parameter Measurement Information (continued)** Figure 13. OFF-State Leakage Current Figure 14. Capacitance Copyright © 2009–2019, Texas Instruments Incorporated #### 8 Detailed Description #### 8.1 Overview The TS3USB221E device is a 2-channel SPDT switch specially designed for the switching of high-speed USB 2.0 signals in handset and consumer applications, such as cell phones, digital cameras, and notebooks with hubs or controllers with limited USB I/Os. The wide bandwidth (1 GHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential outputs from a USB host device to one of two corresponding outputs. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs. The device also has a low power mode that reduces the power consumption to 1 $\mu$ A for portable applications with a battery or limited power budget. The device is designed for low bit-to-bit skew and high channel-to-channel noise isolation, and is compatible with various standards, such as high-speed USB 2.0 (480 Mbps). The TS3USB221E device integrates ESD protection cells on all pins, is available in a tiny $\mu$ QFN package (2 mm × 1.5 mm) and is characterized over the free-air temperature range from $-40^{\circ}$ C to 85°C. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Low Power Mode The TS3USB221E has a low power mode that reduces the power consumption to 1 $\mu$ A when the device is not in use. To put the device in low power mode and disable the switch, the bus-switch enable pin $\overline{OE}$ must be supplied with a logic high signal. #### 8.4 Device Functional Modes **Table 1. Truth Table** | S | ŌĒ | FUNCTION | |---|----|------------| | X | Н | Disconnect | | L | L | D = 1D | | Н | L | D = 2D | #### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information There are many USB applications in which the USB hubs or controllers have a limited number of USB I/Os. The TS3USB221E solution can effectively expand the limited USB I/Os by switching between multiple USB buses in order to interface them to a single USB hub or controller. TS3USB221E can also be used to connect a single controller to two USB connectors. #### 9.2 Typical Application Figure 15. Simplified Schematic #### 9.2.1 Design Requirements Design requirements of the USB 1.0, 1.1, and 2.0 standards should be followed. TI recommends that the digital control pins S and $\overline{OE}$ be pulled up to $V_{CC}$ or down to GND to avoid undesired switch positions that could result from the floating pin. #### 9.2.2 Detailed Design Procedure The TS3USB221E can be properly operated without any external components. However, it is recommended that unused pins should be connected to ground through a $50-\Omega$ resistor to prevent signal reflections back into the device. Copyright © 2009–2019, Texas Instruments Incorporated #### **Typical Application (continued)** #### 9.2.3 Application Curves #### 10 Power Supply Recommendations Power to the device is supplied through the V<sub>CC</sub> pin and should follow the USB 1.0, 1.1, and 2.0 standards. TI recommends placing a bypass capacitor as close as possible to the supply pin V<sub>CC</sub> to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum. #### Layout #### 11.1 Layout Guidelines Place supply bypass capacitors as close to $V_{CC}$ pin as possible and avoid placing the bypass caps near the D+/D- traces. The high speed D+/D- traces should always be matched lengths and must be no more than 4 inches; otherwise, the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In layout, the impedance of D+ and D- traces should match the cable characteristic differential impedance for optimal performance. Route the high-speed USB signals using a minimum of vias and corners which will reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities. Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or IC's that use or duplicate clock signals. Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub should be less than 200 mm. Route all high-speed USB signal traces over continuous planes (V<sub>CC</sub> or GND), with no interruptions. Avoid crossing over anti-etch, commonly found with plane splits. Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 19. Figure 19. Four-Layer Board Stack-Up The majority of signal traces should run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see High Speed Layout Guidelines (SCAA082) and USB 2.0 Board Design and Layout Guidelines (SPRAAR7). Copyright © 2009-2019, Texas Instruments Incorporated #### 11.2 Layout Example Figure 20. Package Layout Diagram #### 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: - Implications of Slow or Floating CMOS Inputs, SCBA004 - High Speed Layout Guidelines, SCAA082 - USB 2.0 Board Design and Layout Guidelines, SPRAAR7 #### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.3 Support Resources TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 Glossary SLYZ022 — TI Glossarv. This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2009–2019, Texas Instruments Incorporated #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|--------------------------------------|---------------------|--------------|-------------------------|---------| | TS3USB221EDRCR | ACTIVE | VSON | DRC | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVM | Samples | | TS3USB221ERSER | ACTIVE | UQFN | RSE | 10 | 3000 | RoHS & Green | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (LGO, LGR, LGV) | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 #### **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Sep-2023 #### TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TS3USB221EDRCR | VSON | DRC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TS3USB221ERSER | UQFN | RSE | 10 | 3000 | 180.0 | 9.5 | 1.7 | 2.2 | 0.75 | 4.0 | 8.0 | Q1 | | TS3USB221ERSER | UQFN | RSE | 10 | 3000 | 180.0 | 8.4 | 1.68 | 2.13 | 0.76 | 4.0 | 8.0 | Q1 | www.ti.com 29-Sep-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TS3USB221EDRCR | VSON | DRC | 10 | 3000 | 356.0 | 356.0 | 35.0 | | TS3USB221ERSER | UQFN | RSE | 10 | 3000 | 189.0 | 185.0 | 36.0 | | TS3USB221ERSER | UQFN | RSE | 10 | 3000 | 202.0 | 201.0 | 28.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 3 x 3, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated