

# PCA9544A Low Voltage 4-Channel I<sup>2</sup>C and SMBus Multiplexer With Interrupt Logic

#### 1 Features

- 1-of-4 Bidirectional translating switches
- I<sup>2</sup>C Bus and SMBus compatible
- Four active-low interrupt inputs
- Active-low interrupt output
- Three address pins, allowing up to eight devices on the I<sup>2</sup>C Bus
- Channel selection via I<sup>2</sup>C Bus
- Power up with all switch channels deselected
- Low R<sub>ON</sub> switches
- Allows voltage-level translation between 1.8-V, 2.5-V, 3.3-V, and 5-V Buses
- No glitch on power up
- Supports hot insertion
- Low standby current
- Operating power-supply voltage range of 2.3 V to 5.5 V
- 5.5-V Tolerant inputs
- 0 to 400-kHz Clock frequency
- Latch-up performance exceeds 100 mA Per JESD 78
- ESD Protection exceeds JESD 22
  - 2000-V Human-body model (A114-A)
  - 200-V Machine model (A115-A)
  - 1000-V Charged-device model (C101)

# 2 Applications

- Servers
- Routers (Telecom Switching Equipment)
- **Factory Automation**
- Products With I<sup>2</sup>C Slave Address Conflicts (For Example, Multiple, Identical Temp Sensors)

# 3 Description

PCA9544A is a 4-channel, bidirectional translating multiplexer controlled via the I<sup>2</sup>C bus. The SCL/SDA upstream pair fans out to four downstream pairs, or channels. One SCL/SDA pair can be selected at a time, and this is determined by the contents of the programmable control register. Four interrupt inputs ( INT3- INT0), one for each of the downstream pairs, are provided. One interrupt output ( INT) acts as an AND of the four interrupt inputs.

A power-on reset function puts the registers in their default state and initializes the I<sup>2</sup>C state machine, with no channel selected.

The pass gates of the switches are constructed such that the V<sub>CC</sub> pin can be used to limit the maximum high voltage, which will be passed by the PCA9544A. This allows the use of different bus voltages on each pair, so that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts, without any additional protection. External pull-up resistors pull the bus up to the desired voltage level for each channel. All I/O pins are 5-V tolerant.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |
|-------------|------------------------|-------------------|--|--|
|             | TVSOP (DGV) (20)       | 5.00 mm x 4.40 mm |  |  |
| PCA9544A    | SOIC (DW) (20)         | 12.8 mm x 7.50 mm |  |  |
| F CA9344A   | TSSOP (PW) (20)        | 6.50 mm × 4.40 mm |  |  |
|             | VQFN (RGY) (20)        | 4.50 mm x 3.50 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



**Simplified Application Diagram** 



| T                                                           | able of           | Contents                             |      |
|-------------------------------------------------------------|-------------------|--------------------------------------|------|
| 1 Features                                                  | 1                 | 8.4 Device Functional Modes          | 11   |
| 2 Applications                                              | 1                 | 8.5 Programming                      | 11   |
| 3 Description                                               | 1                 |                                      |      |
| 4 Revision History                                          | <mark>2</mark>    | 9 Application Information Disclaimer | 16   |
| 5 Pin Configuration and Functions                           | 3                 | 9.1 Application Information          | 16   |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
| 6.4 Thermal Information                                     | 4                 |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      |      |
|                                                             |                   |                                      | 22   |
|                                                             |                   |                                      |      |
| 8.3 Feature Description                                     | 11                | Information                          | 22   |
| 4 Revision History Changes from Revision F (August 2019) to | Revision          | G (March 2021)                       | Page |
| • Changed the PW packgae values in the <i>Th</i>            | ermal Info        | rmation table                        | 4    |
|                                                             |                   |                                      |      |
| ·                                                           |                   |                                      |      |
|                                                             |                   |                                      |      |
| * ***                                                       | 1 8.5 Programming |                                      |      |
| Reatures                                                    |                   |                                      |      |
| ,                                                           |                   | ·                                    |      |
| .,                                                          |                   |                                      |      |
| Changes from Revision F (June 2014) to Re                   | evision F         | (August 2019)                        | Page |

Changes from Revision D (February 2008) to Revision E (June 2014)

| • | Changed text From: "The PCA9544A is a quad bidirectional translating switch" To: "The PCA9544A is a 4- |
|---|--------------------------------------------------------------------------------------------------------|
|   | channel, bidirectional translating multiplexer" in the Description1                                    |
| • | Changed the Device Information table1                                                                  |
| • | Deleted the RGW, GQN, and ZQN packages from the Pin Configuration and Functions section3               |

| • | Moved T <sub>sta</sub> to the <i>Absolute Maximum Ratings</i> | . 4 |
|---|---------------------------------------------------------------|-----|
|   | Changed the Handling Ratings table to ESD Ratings table       |     |
|   | Added the <i>Thermal Information</i> table                    |     |
| • | Changed the first paragraph of the Overview section           | 9   |
|   |                                                               |     |

| • | Changed text From. Didirectional translating switch To. Didirectional translating multiplexer          |
|---|--------------------------------------------------------------------------------------------------------|
| • | Changed text from: "One or several SCn/SDn downstream pairs or channels, are selected" To: "Only one   |
|   | SCn/SDn downstream pair, or channel, can be selected" in the Control Register Definition section14     |
|   | Deleted contance: "If multiple switches will be enabled." from the second paragraph of the Application |

|   | Bolotod contened: If matapie emicros will be chabled: If off the colorid paragraph of the hippinedion |    |
|---|-------------------------------------------------------------------------------------------------------|----|
|   | Information coation                                                                                   | 16 |
|   | Information section                                                                                   | 10 |
|   |                                                                                                       |    |
| _ |                                                                                                       |    |

Page



# **5 Pin Configuration and Functions**



Figure 5-1. DGV, DW, or PW Package, TVSOP, SOIC, TSSOP (20 Pins), Top View



Figure 5-2. RGY Package, VQFN (20 Pins), Top View

Table 5-1. Pin Functions

| PIN |      | FUNCTION                                                                                              |  |  |  |  |
|-----|------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
| NO. | NAME | FUNCTION                                                                                              |  |  |  |  |
| 1   | A0   | Address input 0. Connect directly to V <sub>CC</sub> or ground.                                       |  |  |  |  |
| 2   | A1   | Address input 1. Connect directly to V <sub>CC</sub> or ground.                                       |  |  |  |  |
| 3   | A2   | Address input 2. Connect directly to V <sub>CC</sub> or ground.                                       |  |  |  |  |
| 4   | ĪNT0 | Active-low interrupt input 0. Connect to V <sub>DPU0</sub> (1) through a pull-up resistor.            |  |  |  |  |
| 5   | SD0  | Serial data 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor.                |  |  |  |  |
| 6   | SC0  | Serial clock 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor.               |  |  |  |  |
| 7   | ĪNT1 | Active-low interrupt input 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor. |  |  |  |  |
| 8   | SD1  | Serial data 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.                |  |  |  |  |
| 9   | SC1  | Serial clock 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.               |  |  |  |  |
| 10  | GND  | Ground                                                                                                |  |  |  |  |
| 11  | ĪNT2 | Active-low interrupt input 2. Connect to V <sub>DPU2</sub> (1) through a pull-up resistor.            |  |  |  |  |
| 12  | SD2  | Serial data 2. Connect to V <sub>DPU2</sub> <sup>(1)</sup> through a pull-up resistor.                |  |  |  |  |
| 13  | SC2  | Serial clock 2. Connect to V <sub>DPU2</sub> <sup>(1)</sup> through a pull-up resistor.               |  |  |  |  |
| 14  | ĪNT3 | Active-low interrupt input 3. Connect to V <sub>DPU3</sub> <sup>(1)</sup> through a pull-up resistor. |  |  |  |  |
| 15  | SD3  | Serial data 3. Connect to V <sub>DPU3</sub> <sup>(1)</sup> through a pull-up resistor.                |  |  |  |  |
| 16  | SC3  | Serial clock 3. Connect to V <sub>DPU3</sub> <sup>(1)</sup> through a pull-up resistor.               |  |  |  |  |
| 17  | ĪNT  | Active-low interrupt output. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.  |  |  |  |  |
| 18  | SCL  | Serial clock line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.            |  |  |  |  |
| 19  | SDA  | Serial data line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.             |  |  |  |  |
| 20  | VCC  | Supply power                                                                                          |  |  |  |  |

<sup>(1)</sup> V<sub>DPUX</sub> is the pull-up reference voltage for the associated data line. V<sub>DPUM</sub> is the master I<sup>2</sup>C reference voltage while V<sub>DPU0</sub>-V<sub>DPU3</sub> are the slave channel reference voltages.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                            | MIN  | MAX  | UNIT |
|------------------|--------------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                       | -0.5 | 7    | V    |
| VI               | Input voltage range <sup>(2)</sup>         | -0.5 | 7    | V    |
| l <sub>1</sub>   | Input current                              |      | ±20  | mA   |
| Io               | Output current                             |      | ±25  | mA   |
|                  | Continuous current through V <sub>CC</sub> |      | ±100 | mA   |
|                  | Continuous current through GND             |      | ±100 | mA   |
| P <sub>tot</sub> | Total power dissipation                    |      | 400  | mW   |
| T <sub>A</sub>   | Operating free-air temperature range       | -40  | 85   | °C   |
| T <sub>stg</sub> | Storage temperature range                  | -60  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                   |                         |                                                                                          | MIN | MAX  | UNIT |
|-------------------|-------------------------|------------------------------------------------------------------------------------------|-----|------|------|
|                   |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2000 |      |
| V <sub>(ESI</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

### See (1)

|                 |                                |                   | MIN                   | MAX                   | UNIT |
|-----------------|--------------------------------|-------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                 | Supply voltage    |                       | 5.5                   | V    |
| V <sub>IH</sub> | High-level input voltage       | SCL, SDA          | 0.7 × V <sub>CC</sub> | 6                     | V    |
|                 |                                | A2–A0, INT3– INT0 | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 |      |
| V <sub>IL</sub> | Low level input valtage        | SCL, SDA          | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
|                 | Low-level input voltage        | A2–A0, INT3– INT0 | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| T <sub>A</sub>  | Operating free-air temperature |                   | -40                   | 85                    | °C   |

All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs.

#### 6.4 Thermal Information

|                               |                                              |         | PCA9544A |         |         |      |  |
|-------------------------------|----------------------------------------------|---------|----------|---------|---------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | DGV     | DW       | PW      | RGY     | UNIT |  |
|                               |                                              | 20 PINS | 20 PINS  | 20 PINS | 20 PINS |      |  |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 92      | 58       | 118.2   | 62.7    | °C/W |  |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 43.9    | 41.9     | 62.7    | 60.5    | °C/W |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 64.5    | 40.3     | 69.3    | 39.5    | °C/W |  |
| ΨЈТ                           | Junction-to-top characterization parameter   | 4.2     | 18.1     | 7.7     | 7.2     | °C/W |  |
| ΨЈВ                           | Junction-to-board characterization parameter | 63.6    | 40       | 68.8    | 39.8    | °C/W |  |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | n/a     | n/a      | n/a     | 26.6    | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

Product Folder Links: PCA9544A

Submit Document Feedback

The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                          | PARAMETE                               |                                                                       | TEST C                                                | ONDITIONS                                               | V <sub>CC</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------------|----------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|-----------------|-----|--------------------|-----|------|
| V <sub>PORR</sub>        | Power-on reset vorising <sup>(2)</sup> | oltage, V <sub>CC</sub>                                               | No load,                                              | V <sub>I</sub> = V <sub>CC</sub> or GND                 |                 |     | 1.2                | 1.5 | V    |
| $V_{PORF}$               | Power-on reset vo                      | oltage, V <sub>CC</sub>                                               | No load,                                              | $V_I = V_{CC}$ or GND                                   |                 | 0.8 | 1                  |     | V    |
|                          |                                        |                                                                       |                                                       |                                                         | 5 V             |     | 3.6                |     |      |
|                          |                                        |                                                                       |                                                       |                                                         | 4.5 V to 5.5 V  | 2.6 |                    | 4.5 |      |
| V                        | Switch output volt                     | tane                                                                  | V <sub>SWin</sub> = V <sub>CC</sub> ,                 | I <sub>SWout</sub> = -100 μA                            | 3.3 V           |     | 1.9                |     | V    |
| $V_{pass}$               | Switch output von                      | lage                                                                  | VSWin - VCC,                                          | ISWout = -100 µA                                        | 3 V to 3.6 V    | 1.6 |                    | 2.8 | V    |
|                          |                                        |                                                                       |                                                       |                                                         | 2.5 V           |     | 1.5                |     |      |
|                          |                                        |                                                                       |                                                       |                                                         | 2.3 V to 2.7 V  | 1.1 |                    | 2   |      |
| I <sub>OH</sub>          | INT                                    |                                                                       | V <sub>O</sub> = V <sub>CC</sub>                      |                                                         | 2.3 V to 5.5 V  |     |                    | 10  | μΑ   |
|                          | CCI CDA                                |                                                                       | V <sub>OL</sub> = 0.4 V                               |                                                         |                 | 3   | 7                  |     |      |
| I <sub>OL</sub>          | SCL, SDA                               |                                                                       | V <sub>OL</sub> = 0.6 V                               |                                                         | 2.3 V to 5.5 V  | 6   | 10                 |     | mA   |
|                          | INT                                    |                                                                       | V <sub>OL</sub> = 0.4 V                               |                                                         |                 | 3   | 7                  |     |      |
|                          | SCL, SDA                               |                                                                       |                                                       |                                                         |                 |     |                    | ±1  |      |
|                          | SC3-SC0, SD3-S                         | SD0                                                                   |                                                       |                                                         | 2.3 V to 5.5 V  |     |                    | ±1  |      |
| I <sub>I</sub>           | A2–A0                                  |                                                                       | $V_{l} = V_{CC}$ or GND                               | V <sub>I</sub> = V <sub>CC</sub> or GND                 |                 |     |                    | ±1  | μА   |
|                          | INT3- INTO                             |                                                                       | -                                                     |                                                         | -               |     |                    | ±1  |      |
|                          | Operating mode f <sub>S0</sub>         |                                                                       | = 100 kHz $V_1 = V_{CC}$ or GND,                      | , I <sub>O</sub> = 0                                    | 5.5 V           |     | 3                  | 12  | μΑ   |
|                          |                                        | f <sub>SCL</sub> = 100 kHz                                            |                                                       |                                                         | 3.6 V           |     | 3                  | 11  |      |
|                          |                                        |                                                                       |                                                       |                                                         | 2.7 V           |     | 3                  | 10  |      |
|                          | Standby mode                           | Low inputs tandby mode                                                | V <sub>I</sub> = GND,                                 | I <sub>O</sub> = 0                                      | 5.5 V           |     | 1.6                | 2   |      |
| I <sub>CC</sub>          |                                        |                                                                       |                                                       |                                                         | 3.6 V           |     | 1                  | 1.3 |      |
|                          |                                        |                                                                       |                                                       |                                                         | 2.7 V           |     | 0.7                | 1.1 |      |
|                          |                                        |                                                                       | $V_I = V_{CC}$                                        | I <sub>O</sub> = 0                                      | 5.5 V           |     | 1.6                | 2   |      |
|                          |                                        |                                                                       |                                                       |                                                         | 3.6 V           |     | 1                  | 1.3 |      |
|                          |                                        |                                                                       |                                                       |                                                         | 2.7 V           |     | 0.7                | 1.1 |      |
|                          |                                        | One INT3– INT0 input at 0.6 V, Other inputs at V <sub>CC</sub> or GND |                                                       |                                                         | 8               | 20  |                    |     |      |
|                          | Supply-current                         | INT3- INTO                                                            |                                                       | input at V <sub>CC</sub> – 0.6 V,                       |                 |     | 8                  | 20  |      |
| ΔI <sub>CC</sub>         | change                                 | 201 201                                                               | SCL or SDA input Other inputs at V                    | ıt at 0.6 V,                                            | 2.3 V to 5.5 V  |     | 8                  | 15  | μA   |
|                          |                                        | SCL, SDA                                                              | SCL or SDA inpu<br>Other inputs at V                  | its at V <sub>CC</sub> – 0.6 V,<br><sub>CC</sub> or GND |                 |     | 8                  | 15  |      |
|                          | A2-A0                                  |                                                                       | V V                                                   |                                                         | 0.03/4- 5.53/   |     | 4.5                | 6   |      |
| Ci                       | INT3– INT0                             |                                                                       | $V_I = V_{CC}$ or GND                                 |                                                         | 2.3 V to 5.5 V  |     | 4.5                | 6   | pF   |
| <b>a</b> (2)             | SCL, SDA                               |                                                                       | ., ., .,.                                             | 0 " 1 0==                                               |                 |     | 15                 | 19  |      |
| C <sub>io(OFF)</sub> (3) | SC3–SC0, SD3–SD0                       |                                                                       | $V_I = V_{CC}$ or GND, Switch OFF                     |                                                         | 2.3 V to 5.5 V  |     | 6                  | 8   | pF   |
|                          |                                        |                                                                       |                                                       |                                                         | 4.5 V to 5.5 V  | 4   | 10                 | 16  |      |
| R <sub>ON</sub>          | Switch-on resista                      | nce                                                                   | $V_{O} = 0.4 \text{ V}, \qquad I_{O} = 15 \text{ mA}$ |                                                         | 3 V to 3.6 V    | 5   | 13                 | 20  | Ω    |
| <del>-</del>             |                                        |                                                                       | V <sub>O</sub> = 0.4 V,                               | I <sub>O</sub> = 10 mA                                  | 2.3 V to 2.7 V  | 7   | 16                 | 45  |      |
|                          |                                        |                                                                       | , ,                                                   |                                                         |                 |     |                    | -   |      |

<sup>(1)</sup> All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V  $V_{CC}$ ),  $T_A$  = 25°C.

<sup>(2)</sup> The power-on reset circuit resets the  $I^2C$  bus logic when  $V_{CC} < V_{PORF}$ .

<sup>(3)</sup> C<sub>io(ON)</sub> depends on internal capacitance and external capacitance added to the SCn lines when channels(s) are ON.



# 6.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                        |                                                    |                                           | STANDARD<br>I <sup>2</sup> C BU |      | FAST-MOI<br>I <sup>2</sup> C BUS      |     | UNIT |
|------------------------|----------------------------------------------------|-------------------------------------------|---------------------------------|------|---------------------------------------|-----|------|
|                        |                                                    |                                           | MIN                             | MAX  | MIN                                   | MAX |      |
| f <sub>scl</sub>       | I <sup>2</sup> C clock frequency                   |                                           | 0                               | 100  | 0                                     | 400 | kHz  |
| t <sub>sch</sub>       | I <sup>2</sup> C clock high time                   |                                           | 4                               |      | 0.6                                   |     | μs   |
| t <sub>scl</sub>       | I <sup>2</sup> C clock low time                    |                                           | 4.7                             |      | 1.3                                   |     | μs   |
| t <sub>sp</sub>        | I <sup>2</sup> C spike time                        |                                           |                                 | 50   |                                       | 50  | ns   |
| t <sub>sds</sub>       | I <sup>2</sup> C serial-data setup time            |                                           | 250                             |      | 100                                   |     | ns   |
| t <sub>sdh</sub>       | I <sup>2</sup> C serial-data hold time             |                                           | 0(1)                            |      | 0 <sup>(1)</sup>                      |     | μs   |
| t <sub>icr</sub>       | I <sup>2</sup> C input rise time                   |                                           |                                 | 1000 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns   |
| t <sub>icf</sub>       | I <sup>2</sup> C input fall time                   |                                           |                                 | 300  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns   |
| t <sub>ocf</sub>       | I <sup>2</sup> C output fall time (10-pF to 400-p  | oF bus)                                   |                                 | 300  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns   |
| t <sub>buf</sub>       | I <sup>2</sup> C bus free time between stop an     | d start                                   | 4.7                             |      | 1.3                                   |     | μs   |
| t <sub>sts</sub>       | I <sup>2</sup> C start or repeated start condition | n setup                                   | 4.7                             |      | 0.6                                   |     | μs   |
| t <sub>sth</sub>       | I <sup>2</sup> C start or repeated start condition | n hold                                    | 4                               |      | 0.6                                   |     | μs   |
| t <sub>sps</sub>       | I <sup>2</sup> C stop condition setup              |                                           | 4                               |      | 0.6                                   |     | μs   |
| t <sub>vdL(Data)</sub> | Valid-data time (high to low) <sup>(3)</sup>       | SCL low to SDA output low valid           |                                 | 1    |                                       | 1   | μs   |
| t <sub>vdH(Data)</sub> | Valid-data time (low to high) <sup>(3)</sup>       | SCL low to SDA output high valid          |                                 | 0.6  |                                       | 0.6 | μs   |
| t <sub>vd(ack)</sub>   | Valid-data time of ACK condition                   | ACK signal from SCL low to SDA output low |                                 | 1    |                                       | 1   | μs   |
| C <sub>b</sub>         | I <sup>2</sup> C bus capacitive load               |                                           |                                 | 400  |                                       | 400 | pF   |

<sup>(1)</sup> A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to as the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL.

#### 6.7 Switching Characteristics

over recommended operating free-air temperature range, C<sub>I</sub> ≤ 100 pF (unless otherwise noted) (see Figure 7-1)

|                     | PARAMET                                   | ER                                | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT |
|---------------------|-------------------------------------------|-----------------------------------|-----------------|----------------|---------|------|
| t <sub>pd</sub> (1) | Propagation delay time                    | $R_{ON} = 20 \Omega, C_L = 15 pF$ | SDA or SCL      | SDn or SCn     | 0.3     | ns   |
| 'pd ` /             | Propagation delay time                    | $R_{ON} = 20 \Omega, C_L = 50 pF$ | SDA OF SCL      | 3011 01 3011   | 1       | 113  |
| t <sub>iv</sub>     | Interrupt valid time <sup>(2)</sup>       |                                   | ĪNTn            | ĪNT            | 4       | μs   |
| t <sub>ir</sub>     | Interrupt reset delay time <sup>(2)</sup> |                                   | ĪNTn            | ĪNT            | 2       | μs   |

<sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

### **6.8 Interrupt Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                                             | MIN | MAX | UNIT |
|-------------------|---------------------------------------------------------------------------------------|-----|-----|------|
| t <sub>PWRL</sub> | Low-level pulse duration rejection of $\overline{INTn}$ inputs <sup>(1)</sup>         | 1   |     | μs   |
| t <sub>PWRH</sub> | High-level pulse duration rejection of $\overline{\text{INTn}}$ inputs <sup>(1)</sup> | 0.5 |     | μs   |

(1) Data taken using a 4.7-kΩ pull-up resistor and 100-pF load (see Figure 7-2).

<sup>(2)</sup> C<sub>b</sub> = total bus capacitance of one bus line in pF

<sup>(3)</sup> Data taken using a 1-k $\Omega$  pull-up resistor and 50-pF load (see Figure 7-1).

<sup>(2)</sup> Data taken using a 4.7-kΩ pull-up resistor and 100-pF load (see Figure 7-2).

# 7 Parameter Measurement Information



I<sup>2</sup>C-Port Load Configuration



| BYTE | DESCRIPTION                    |
|------|--------------------------------|
| 1    | I <sup>2</sup> C address + R/W |
| 2    | Control register data          |



**Voltage Waveforms** 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r/t_f \leq$  30 ns
- C. The outputs are measured one at a time, with one transition per measurement.

Figure 7-1. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms





#### **Interrupt Load Configuration**



- A.  $C_L$  includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r/t_f \leq$  30 ns

Figure 7-2. Interrupt Load Circuit and Voltage Waveforms

# 8 Detailed Description

#### 8.1 Overview

The PCA9544A is a 4-channel, bidirectional translating  $I^2C$  multiplexer. The master SCL/SDA signal pair is directed to one of the four channels of slave devices, SC0/SD0-SC3/SD3. Only one individual downstream channel can be selected of the four channels at a time. The PCA9544A also supports interrupt signals in order for the master to detect an interrupt on the  $\overline{INT}$  output pin that can result from any of the slave devices connected to the  $\overline{INT3}$ -  $\overline{INT0}$  input pins.

The device can be reset by cycling the power supply,  $V_{CC}$ , also known as a power-on reset (POR), which resets the state machine and allows the PCA9544A to recover should one of the downstream  $I^2C$  buses get stuck in a low state. A POR event causes all channels to be deselected.

The connections of the  $I^2C$  data path are controlled by the same  $I^2C$  master device that is switched to communicate with multiple  $I^2C$  slaves. After the successful acknowledgment of the slave address (hardware selectable by A0-A2 pins), a single 8-bit control register is written to or read from to determine the selected channels and state of the interrupts.

The PCA9544A may also be used for voltage translation, allowing the use of different bus voltages on each SCn/SDn pair such that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts. This is achieved by using external pull-up resistors to pull the bus up to the desired voltage for the master and each slave channel.



# 8.2 Functional Block Diagram



A. Pin numbers shown are for DGV, DW, PW, and RGY packages.

#### 8.3 Feature Description

The PCA9544A is a 4-channel, bidirectional translating multiplexer for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The PCA9544A features I<sup>2</sup>C control using a single 8-bit control register in which the three least significant bits control the enabling and disabling of the 4 switch channels of I<sup>2</sup>C data flow. The PCA9544A also supports interrupt signals for each slave channel and this data is held in the four most significant bits of the control register. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the PCA9544A to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the PCA9544A can be reset to resume normal operation by means of a power-on reset which results from cycling power to the device.

#### 8.4 Device Functional Modes

#### 8.4.1 Power-On Reset

When power is applied to  $V_{CC}$ , an internal power-on reset holds the PCA9544A in a reset condition until  $V_{CC}$  has reached  $V_{POR}$ . At this point, the reset condition is released, and the PCA9544A registers and  $I^2C$  state machine are initialized to their default states, all zeroes, causing all the channels to be deselected. Thereafter,  $V_{CC}$  must be lowered below  $V_{POR}$  to reset the device.

### 8.5 Programming

# 8.5.1 I<sup>2</sup>C Interface

The I<sup>2</sup>C bus is for two-way two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer can be initiated only when the bus is not busy.

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse, as changes in the data line at this time are interpreted as control signals (see Figure 8-1).



Figure 8-1. Bit Transfer

Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see Figure 8-2).



Figure 8-2. Definition of Start and Stop Conditions

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master, and the devices that are controlled by the master are the slaves (see Figure 8-3).



Figure 8-3. System Configuration

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit.

When a slave receiver is addressed, it must generate an acknowledge (ACK) after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 8-4). Setup and hold times must be taken into account.



Figure 8-4. Acknowledgment on the I<sup>2</sup>C Bus

A master receiver must signal an end of data to the transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition.

Data is transmitted to the PCA9544A control register using the write mode shown in Figure 8-5.



Figure 8-5. Write Control Register

Data is read from the PCA9544A control register using the read mode shown in Figure 8-6.



Figure 8-6. Read Control Register

#### 8.6 Register Map

#### 8.6.1 Control Register

#### 8.6.1.1 Device Address

Following a start condition, the bus master must output the address of the slave it is accessing. The address of the PCA9544A is shown in Figure 8-7. To conserve power, no internal pull-up resistors are incorporated on the hardware-selectable address pins, and they must be pulled high or low.



Figure 8-7. PCA9544A Address

The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation.

#### 8.6.1.2 Control Register Description

Following the successful acknowledgment of the slave address, the bus master sends a byte to the PCA9544A, which is stored in the control register. If multiple bytes are received by the PCA9544A, it saves the last byte received. This register can be written and read via the I<sup>2</sup>C bus.

Copyright © 2021 Texas Instruments Incorporated





Figure 8-8. Control Register

#### 8.6.1.3 Control Register Definition

Only one SCn/SDn downstream pair, or channel, can be selected by the contents of the control register (see Table 8-1). This register is written after the PCA9544A has been addressed. The three LSBs of the control byte are used to determine which channel is to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition always must occur right after the acknowledge cycle.

Table 8-1. Control Register Write (Channel Selection), Control Register Read (Channel Status) (1)

| ĪNT3 | ĪNT2 | ĪNT1 | ĪNT0 | D3 | B2 | B1 | В0 | COMMAND                                     |
|------|------|------|------|----|----|----|----|---------------------------------------------|
| Х    | Х    | Х    | Х    | Х  | 0  | Х  | Х  | No channel selected                         |
| Х    | Х    | Х    | Х    | Х  | 1  | 0  | 0  | Channel 0 enabled                           |
| Х    | Х    | Х    | Х    | Х  | 1  | 0  | 1  | Channel 1 enabled                           |
| Х    | Х    | Х    | Х    | Х  | 1  | 1  | 0  | Channel 2 enabled                           |
| Х    | Х    | Х    | Х    | Х  | 1  | 1  | 1  | Channel 3 enabled                           |
| 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0  | No channel selected, power-up default state |

(1) Only one channel may be selected at a time.

#### 8.6.1.4 Interrupt Handling

The PCA9544A provides four interrupt inputs (one for each channel) and one open-drain interrupt output. When an interrupt is generated by any device, it is detected by the PCA9544A, and the interrupt output is driven low. The channel does not need to be active for detection of the interrupt. A bit also is set in the control register (see Table 8-2).

Bits 4–7 of the control register correspond to channels 0–3 of the PCA9544A, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 causes bit 4 of the control register to be set on the read. The master then can address the PCA9544A and read the contents of the control register to determine which channel contains the device generating the interrupt. The master can reconfigure the PCA9544A to select this channel and locate the device generating the interrupt and clear it. Once the device responsible for the interrupt clears, the interrupt clears.

It should be noted that more than one device can provide an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt.

The interrupt inputs can be used as general-purpose inputs if the interrupt function is not required.

If unused, interrupt input(s) must be connected to V<sub>CC</sub>.

Table 8-2. Control Register Read (Interrupt) (1)

|      | Table 6 21 Control Regional Read (Interrupt) |      |      |    |    |    |    |                           |  |  |  |  |  |  |
|------|----------------------------------------------|------|------|----|----|----|----|---------------------------|--|--|--|--|--|--|
| ĪNT3 | ĪNT2                                         | ĪNT1 | ĪNT0 | D3 | B2 | B1 | В0 | COMMAND                   |  |  |  |  |  |  |
| Х    | Х                                            | Х    | 0    | X  | Х  | X  | Х  | No interrupt on channel 0 |  |  |  |  |  |  |
| ^    | ^                                            | ^    | 1    | ^  | ^  | ^  | ^  | Interrupt on channel 0    |  |  |  |  |  |  |
| Х    | X                                            | 0    | V    | X  | Х  | X  | Х  | No interrupt on channel 1 |  |  |  |  |  |  |
| ^    | ^                                            | 1    | X    | ^  | ^  | ^  |    | Interrupt on channel 1    |  |  |  |  |  |  |
|      | 0                                            | Х    | Х    | Х  | V  | X  | V  | No interrupt on channel 2 |  |  |  |  |  |  |
| X    | 1                                            | ^    | ^    | ^  | X  | ^  | X  | Interrupt on channel 2    |  |  |  |  |  |  |
| 0    | X                                            | Х    | Х    | X  | Х  | X  | Х  | No interrupt on channel 3 |  |  |  |  |  |  |
| 1    | ^                                            | ^    | ^    | ^  | ^  | ^  | ^  | Interrupt on channel 3    |  |  |  |  |  |  |

<sup>(1)</sup> Several interrupts can be active at the same time. For example,  $\overline{\text{INT3}}$  = 0,  $\overline{\text{INT2}}$  = 1,  $\overline{\text{INT1}}$  = 1,  $\overline{\text{INT0}}$  = 0 means that there is no interrupt on channels 0 and 3, and there is interrupt on channels 1 and 2.

# 9 Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 9.1 Application Information

Applications of the PCA9544A contain an  $I^2C$  (or SMBus) master device and up to four  $I^2C$  slave devices. The downstream channels are ideally used to resolve  $I^2C$  slave address conflicts. For example, if four identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0, 1, 2, and 3. When the temperature at a specific location needs to be read, the appropriate channel can be enabled and all other channels switched off, the data can be retrieved, and the  $I^2C$  master can move on and read the next channel.

In an application where the  $I^2C$  bus contains many additional slave devices that do not result in  $I^2C$  slave address conflicts, these slave devices can be connected to any desired channel to distribute the total bus capacitance across multiple channels.

# 9.2 Typical Application

A typical application of the PCA9544A contains anywhere from 1 to 5 separate data pull-up voltages,  $V_{DPUX}$ , one for the master device ( $V_{DPUM}$ ) and one for each of the selectable slave channels ( $V_{DPU0} - V_{DPU3}$ ). In the event where the master device and all slave devices operate at the same voltage, then the pass voltage,  $V_{pass} = V_{DPUX}$ . Once the maximum  $V_{pass}$  is known,  $V_{cc}$  can be selected using Figure 9-2. In an application where voltage translation is necessary, additional design requirements must be considered (See *Design Requirements*).

Figure 9-1 shows an application in which the PCA9544A can be used.



Figure 9-1. Typical Application

#### 9.2.1 Design Requirements

The pull-up resistors on the INT3- INT0 terminals in the application schematic are not required in all applications. If the device generating the interrupt has an open-drain output structure or can be tri-stated, a pull-up resistor is required. If the device generating the interrupt has a push-pull output structure and cannot be tri-stated, a pull-up resistor is not required. The interrupt inputs should not be left floating in the application.

The A0 and A1 terminals are hardware selectable to control the slave address of the PCA9544A. These terminals may be tied directly to GND or  $V_{CC}$  in the application.

If multiple slave channels are activated simultaneously in the application, then the total  $I_{OL}$  from SCL/SDA to GND on the master side are the sum of the currents through all pull-up resistors,  $R_p$ .

The pass-gate transistors of the PCA9544A are constructed such that the  $V_{CC}$  voltage can be used to limit the maximum voltage that is passed from one  $I^2C$  bus to another.

Figure 9-2 shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the *Electrical Characteristics* section of this data sheet). In order for the PCA9544A to act as a voltage translator, the V<sub>pass</sub> voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, V<sub>pass</sub> must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Figure 9-2, V<sub>pass(max)</sub> is 2.7 V when the PCA9544A supply voltage is 4 V or lower, so the PCA9544A supply voltage could be set to 3.3 V. pull-up resistors then can be used to bring the bus voltages to their appropriate levels (see Figure 9-1).

#### 9.2.2 Detailed Design Procedure

Once all the slaves are assigned to the appropriate slave channels and bus voltages are identified, the pull-up resistors,  $R_p$ , for each of the buses need to be selected appropriately. The minimum pull-up resistance is a function of  $V_{DPUX}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$ :

$$R_{p(min)} = \frac{V_{DPUX} - V_{OL(max)}}{I_{OL}}$$
(1)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$ :

$$R_{p(\text{max})} = \frac{t_{r}}{0.8473 \times C_{b}} \tag{2}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the PCA9544A,  $C_{io(OFF)}$ , the capacitance of wires/connections/traces, and the capacitance of each individual slave on a given channel. If multiple channels are activated simultaneously, each of the slaves on all channels contributes to total bus capacitance.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# 9.2.3 Application Curves



Figure 9-2. Pass-Gate Voltage ( $V_{pass}$ ) vs Supply Voltage ( $V_{CC}$ ) at Three Temperature Points

Figure 9-3. Maximum Pull-up resistance ( $R_{p(max)}$ ) vs Bus Capacitance ( $C_b$ )



 $V_{OL}$  = 0.2\* $V_{DPUX}$ ,  $I_{OL}$  = 2 mA when  $V_{DPUX} \le 2$  V  $V_{OL}$  = 0.4 V,  $I_{OL}$  = 3 mA when  $V_{DPUX} > 2$  V

Figure 9-4. Minimum Pull-up Resistance (R<sub>p(min)</sub>) vs Pull-up Reference Voltage (V<sub>DPUX</sub>)

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 10 Power Supply Recommendations

# 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, PCA9544A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in Figure 10-1 and Figure 10-2.



Figure 10-1.  $V_{CC}$  Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To  $V_{CC}$ 



Figure 10-2. V<sub>CC</sub> Is Lowered Below The Por Threshold, Then Ramped Back Up To V<sub>CC</sub>

Table 10-1 specifies the performance of the power-on reset feature for PCA9544A for both types of power-on reset.

| - Table 16 11 Recommended Cappily Coquencing 7 and Ramp Rates |                                                                                                               |                 |       |     |       |      |  |  |  |  |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|-------|------|--|--|--|--|--|
|                                                               | PARAMETER                                                                                                     |                 | MIN   | TYP | MAX   | UNIT |  |  |  |  |  |
| V <sub>CC_FT</sub>                                            | Fall rate                                                                                                     | See Figure 10-1 | 1     |     | 100   | ms   |  |  |  |  |  |
| V <sub>CC_RT</sub>                                            | Rise rate                                                                                                     | See Figure 10-1 | 0.01  |     | 100   | ms   |  |  |  |  |  |
| V <sub>CC_TRR_GND</sub>                                       | Time to re-ramp (when V <sub>CC</sub> drops to GND)                                                           | See Figure 10-1 | 0.001 |     |       | ms   |  |  |  |  |  |
| V <sub>CC_TRR_POR50</sub>                                     | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> – 50 mV)                                  | See Figure 10-2 | 0.001 |     |       | ms   |  |  |  |  |  |
| V <sub>CC_GH</sub>                                            | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See Figure 10-3 |       |     | 1.2   | V    |  |  |  |  |  |
| V <sub>CC_GW</sub>                                            | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCx}$              | See Figure 10-3 |       |     |       | μs   |  |  |  |  |  |
| V <sub>PORF</sub>                                             | Voltage trip point of POR on falling V <sub>CC</sub>                                                          |                 | 0.767 |     | 1.144 | V    |  |  |  |  |  |
| V <sub>PORR</sub>                                             | Voltage trip point of POR on rising V <sub>CC</sub>                                                           |                 | 1.033 |     | 1.428 | V    |  |  |  |  |  |

Table 10-1. Recommended Supply Sequencing And Ramp Rates (1)

# (1) $T_A = -40$ °C to 85°C (unless otherwise noted)

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance. Figure 10-3 and Table 10-1 provide more information on how to measure these specifications.





Figure 10-3. Glitch Width And Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 10-4 and Table 10-1 provide more details on this specification.



Submit Document Feedback

# 11 Layout

# 11.1 Layout Guidelines

For PCB layout of the PCA9544A, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. It is common to have a dedicated ground plane on an inner layer of the board and terminals that are connected to ground should have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC terminal, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple.

In an application where voltage translation is not required, all  $V_{DPUX}$  voltages and  $V_{CC}$  could be at the same potential and a single copper plane could connect all of pull-up resistors to the appropriate reference voltage. In an application where voltage translation is required,  $V_{DPUM}$ ,  $V_{DPU0}$ ,  $V_{DPU1}$ ,  $V_{DPU2}$ , and  $V_{DPU3}$  may all be on the same layer of the board with split planes to isolate different voltage potentials.

To reduce the total  $I^2C$  bus capacitance added by PCB parasitics, data lines (SCn, SDn and  $\overline{INTn}$ ) should be a short as possible and the widths of the traces should also be minimized (e.g. 5-10 mils depending on copper weight).

# 11.2 Layout Example





# 12 Device and Documentation Support

# 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following packaging information and addendum reflect the most current data available for the designated devices. This data is subject to change without notice and revision of this document. The following packaging information and addendum reflect the most current data available for the designated devices. This data is subject to change without notice and revision of this document.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

www.ti.com 6-Apr-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| PCA9544ADGVR     | ACTIVE     | TVSOP        | DGV                | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD544A               | Samples |
| PCA9544ADW       | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PCA9544A             | Samples |
| PCA9544ADWR      | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PCA9544A             | Samples |
| PCA9544APWR      | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD544A               | Samples |
| PCA9544APWRG4    | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD544A               | Samples |
| PCA9544APWT      | LIFEBUY    | TSSOP        | PW                 | 20   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD544A               |         |
| PCA9544ARGYR     | ACTIVE     | VQFN         | RGY                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | PD544A               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Apr-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 22-Feb-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCA9544ADGVR | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| PCA9544ADWR  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| PCA9544APWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| PCA9544APWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| PCA9544ARGYR | VQFN            | RGY                | 20 | 3000 | 330.0                    | 12.4                     | 3.71       | 4.71       | 1.1        | 8.0        | 12.0      | Q1               |



www.ti.com 22-Feb-2023



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9544ADGVR | TVSOP        | DGV             | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| PCA9544ADWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| PCA9544APWR  | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| PCA9544APWR  | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| PCA9544ARGYR | VQFN         | RGY             | 20   | 3000 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 22-Feb-2023

# **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| PCA9544ADW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



3.5 x 4.5, 0.5 mm pitch

PLASTIC QUAD FGLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated