SDLS109 - MARCH 1974 - REVISED MARCH 1988

- All Outputs Are High for Invalid Input Conditions
- Also for Application as 4-Line-to-16-Line Decoders 3-Line-to-8-Line Decoders
- Diode-Clamped Inputs

|       | TYPICAL     | TYPICAL     |
|-------|-------------|-------------|
| TYPES | POWER       | PROPAGATION |
|       | DISSIPATION | DELAYS      |
| '42A  | 140 mW      | 17 ns       |
| 'LS42 | 35 mW       | 17 ns       |

### description

These monolithic BCD-to-decimal decoders consist of eight inverters and ten four-input NAND gates. The inverters are connected in pairs to make BCD input data available for decoding by the NAND gates. Full decoding of valid input logic ensures that all outputs remain off for all invalid input conditions.

The '42A and 'LS42 feature inputs and outputs that are compatible for use with most TTL and other saturated low-level logic circuits. DC noise margins are typically one volt.

The SN5442A and SN54LS42 are characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN7442A and SN74LS42 are characterized for operation from 0 °C to 70 °C. SN5442A, SN54LS42...J OR W PACKAGE SN7442A...N PACKAGE SN74LS42...D OR N PACKAGE (TOP VIEW)

| 0   | <b>1</b> | U16 | Vcc |
|-----|----------|-----|-----|
| 1   | 2        | 15  | A   |
| 2   | 3        | 14  | В   |
| 3   | 4        | 13  | С   |
| 4   | 5        | 12  | D   |
| 5   | 6        | 11  | 9   |
| 6   | 7        | 10  | 8   |
| GND | 8        | 9   | 7   |

SN54LS42 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SDLS109 – MARCH 1974 – REVISED MARCH 1988

#### logic symbol<sup>†</sup>



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



Pin numbers shown are for D, J, N, and W packages.



SDLS109 - MARCH 1974 - REVISED MARCH 1988

schematics of inputs and outputs











SDLS109 - MARCH 1974 - REVISED MARCH 1988

|         | FUNCTION TABLE |       |      |   |   |   |   |     |       |       |   |   |   |    |
|---------|----------------|-------|------|---|---|---|---|-----|-------|-------|---|---|---|----|
|         |                | BCD I | NPUT |   |   |   |   | DEC | MAL ( | DUTPU | т |   |   |    |
| NO.     | D              | С     | В    | Α | 0 | 1 | 2 | 3   | 4     | 5     | 6 | 7 | 8 | 9  |
| 0       | L              | L     | L    | L | L | н | н | н   | н     | Н     | Н | н | н | Н  |
| 1       | L              | L     | L    | н | н | L | н | н   | н     | н     | н | н | н | н  |
| 2       | L              | L     | н    | L | н | н | L | н   | н     | н     | н | н | н | н  |
| 3       | L              | L     | н    | н | н | н | н | L   | н     | н     | н | н | н | н  |
| 4       | L              | н     | L    | L | н | н | н | н   | L     | н     | н | н | н | н  |
| 5       | L              | Н     | L    | н | н | н | н | Н   | н     | L     | н | н | н | Н  |
| 6       | L              | н     | н    | L | н | н | н | н   | н     | н     | L | н | н | н  |
| 7       | L              | н     | н    | н | н | н | н | н   | н     | Н     | н | L | н | н  |
| 8       | н              | L     | L    | L | н | н | н | н   | н     | н     | н | н | L | н  |
| 9       | н              | L     | L    | н | н | н | н | н   | н     | Н     | н | н | н | L_ |
|         | н              | L     | н    | L | н | н | н | н   | н     | Н     | Н | н | Н | н  |
|         | н              | L     | н    | н | н | н | н | н   | н     | н     | н | н | н | н  |
| INVALID | н              | н     | L    | L | н | н | н | н   | н     | н     | н | н | н | н  |
|         | н              | н     | L    | н | н | н | н | н   | н     | н     | н | н | н | н  |
| 5       | н              | н     | н    | L | н | н | н | н   | н     | н     | н | н | н | н  |
| 1       | н              | н     | н    | н | н | н | H | н   | н     | н     | н | н | н | н  |

H = high level, L = low level

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)                        |                |
|---------------------------------------------------------|----------------|
| Input voltage: '42A                                     |                |
| 'LS42                                                   | 7V             |
| Operating free-air temperature range: SN5442A, SN54LS42 | –55°C to 125°C |
| SN7442A, SN74LS42                                       |                |
| Storage temperature range                               | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.



SDLS109 - MARCH 1974 - REVISED MARCH 1988

#### recommended operating conditions

|                                                | s   | SN5442A |      |      | SN7442A |       |    |  |
|------------------------------------------------|-----|---------|------|------|---------|-------|----|--|
|                                                | MIN | NOM     | MAX  | MIN  | NOM     | MAX   |    |  |
| Supply voltage, V <sub>CC</sub>                | 4.5 | 5       | 5.5  | 4.75 | 5       | 5.25  | V  |  |
| High-level output current, IOH                 |     |         | -800 |      |         | - 800 | μA |  |
| Low-level output current, IOL                  |     |         | 16   |      |         | 16    | mA |  |
| Operating free-air temperature, T <sub>A</sub> | -55 |         | 125  | 0    |         | 70    | °C |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                              | TEST CONDITIONS <sup>†</sup>                                         | s   | SN5442 | Α    |     | A    | UNIT |    |
|-----------------|----------------------------------------|----------------------------------------------------------------------|-----|--------|------|-----|------|------|----|
|                 |                                        |                                                                      | MIN | TYP‡   | MAX  | MIN | TYP‡ | MAX  | 1  |
| VIH             | High-level input voltage               |                                                                      | 2   |        |      | 2   |      |      | V  |
| VIL             | Low-level input voltage                |                                                                      |     |        | 0.8  |     |      | 0.8  | V  |
| VIК             | Input clamp voltage                    | $V_{CC} = MIN$ , $I_I = -12 \text{ mA}$                              |     |        | -1.5 |     |      | -1.5 | V  |
| v <sub>он</sub> | High-level output voltage              | $V_{CC} = MIN, V_{IH} = 2V,$<br>$V_{IL} = 0.8V, I_{OH} = -800 \mu A$ | 2.4 | 3.4    |      | 2.4 | 3.4  |      | v  |
| VOL             | Low-level output voltage               | $V_{CC} = MIN, V_{IH} = 2V,$<br>$V_{1L} = 0.8V, I_{OL} = 16 mA$      |     | 0.2    | 0.4  |     | 0.2  | 0.4  | v  |
| կ               | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V                        |     |        | 1    |     |      | 1    | mA |
| Чн              | High-level input current               | V <sub>CC</sub> = MAX, V <sub>1</sub> = 2.4 V                        |     |        | 40   |     |      | 40   | μA |
| ΠL.             | Low level input current                | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 V                        |     |        | -1.6 |     |      | -1.6 | mA |
| los             | Short-circuit output current §         | V <sub>CC</sub> = MAX                                                | -20 |        | -55  | -18 |      | -55  | mA |
| Icc             | Supply current                         | V <sub>CC</sub> = MAX, See Note 2                                    | [   | 28     | 41   |     | 28   | 56   | mA |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate values specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

\$ Not more than one output should be shorted at a time.

NOTE 2: I<sub>CC</sub> is measured with all outputs open and all inputs grounded.

### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

|                  | PARAMETER                                                                                        | TEST CONDITIONS           | MIN | ТҮР | MAX | UNIT |
|------------------|--------------------------------------------------------------------------------------------------|---------------------------|-----|-----|-----|------|
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level                                                        |                           |     | 14  | 25  | ns   |
|                  | output from A, B, C, or D through 2 levels of logic                                              |                           |     |     |     |      |
| <b>tPHL</b>      | Propagation delay time, high-to-low-level<br>output from A, B, C, or D through 3 levels of logic | С <sub>L</sub> = 15 рF,   |     | 17  | 30  | ns   |
|                  | Propagation delay time, low-to-high-level                                                        | - R <sub>L</sub> = 400 Ω, |     |     |     |      |
| <sup>t</sup> PLH | output from A, B, C, and D through 2 levels of logic                                             | See Note 3                |     | 10  | 25  | ns   |
| touu             | Propagation delay time, low-to-high-level                                                        | 7                         |     | 17  | 30  | ns   |
| <sup>t</sup> PLH | output from A, B, C, and D through 3 levels of logic                                             |                           |     |     |     |      |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



SDLS109 - MARCH 1974 - REVISED MARCH 1988

#### recommended operating conditions

|                                                | S   | N54LS4 | 12   | SN74LS42 |     |      | UNIT |
|------------------------------------------------|-----|--------|------|----------|-----|------|------|
|                                                | MIN | NOM    | MAX  | MIN      | NOM | MAX  |      |
| Supply voltage, V <sub>CC</sub>                | 4.5 | 5      | 5.5  | 4.75     | 5   | 5.25 | V    |
| High-level output current, IOH                 |     |        | -400 |          |     | -400 | μA   |
| Low-level output current, IOL                  |     |        | 4    |          |     | 8    | mA   |
| Operating free-air temperature, T <sub>A</sub> | -55 |        | 125  | 0        |     | 70   | °C   |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                 | TE                                                               | TEST CONDITIONS <sup>†</sup>                     |                        |     | N54LS4 | 2    | S   | N74LS4           | 2    |      |
|-----------------|-------------------------------------------|------------------------------------------------------------------|--------------------------------------------------|------------------------|-----|--------|------|-----|------------------|------|------|
|                 | PARAMETER                                 | IE:                                                              | STCONDITIC                                       | )N5'                   | MIN | TYP‡   | MAX  | MIN | TYP <sup>‡</sup> | MAX  | UNIT |
| VIH             | High-level input voltage                  |                                                                  |                                                  |                        | 2   |        |      | 2   |                  |      | V    |
| VIL             | Low-level input voltage                   |                                                                  |                                                  |                        |     |        | 0.7  |     |                  | 0.8  | V    |
| VIK             | Input clamp voltage                       | V <sub>CC</sub> = MIN,                                           | lj = -18 mA                                      |                        |     |        | 1.5  |     |                  | -1.5 | V    |
| v <sub>он</sub> | High-level output voltage                 | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 | μA                     | 2.5 | 3.5    |      | 2.7 | 3.5              |      | v    |
| Val             |                                           | V <sub>CC</sub> = MIN,                                           | V <sub>IH</sub> ≈ 2 V,                           | I <sub>OL</sub> = 4 mA |     | 0.25   | 0.4  |     | 0.25             | 0.4  | v    |
| VOL             | Low-level output voltage                  | VIL = VIL max                                                    |                                                  | 10L = 8 mA             |     |        |      |     | 0.35             | 0.5  |      |
| II.             | Input current at<br>maximum input voltage | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 7 V                             |                        |     |        | 0.1  |     |                  | 0.1  | mA   |
| ŧн              | High-level input current                  | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 2.7 V                           |                        |     |        | 20   |     |                  | 20   | μA   |
| ΊL              | Low-level input current                   | V <sub>CC</sub> = MAX,                                           | VI = 0.4 V                                       |                        |     |        | -0.4 |     |                  | -0.4 | mA   |
| los             | Short-circuit output current§             | V <sub>CC</sub> = MAX                                            |                                                  |                        | -20 |        | -100 | -20 |                  | -100 | mA   |
| Icc             | Supply current                            | V <sub>CC</sub> = MAX,                                           | See Note 2                                       | -                      | _   | 7      | 13   |     | 7                | 13   | mA   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>§</sup>Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTE 2. ICC is measured with all outputs open and inputs grounded.

## switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

|                  | PARAMETER                                                                                                         | TEST CONDITIONS       |  | ТҮР | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------|--|-----|-----|------|
| ₽HL              | Propagation delay time, high-to-low-level<br>output from A, B, C, or D through 2 levels of logic                  |                       |  | 15  | 25  | ns   |
| toui             | Propagation delay time, high-to-low-level                                                                         | <br>C_I = 15 pF,      |  | 20  | 30  | ns   |
|                  | <sup>t</sup> PHL output from A, B, C, or D through 3 levels of logic<br>Propagation delay time, low-to-high-level | $R_{L} = 2 k \Omega,$ |  | 20  |     |      |
| TDI LL           | output from A, B, C, and D through 2 levels of logic                                                              | See Note 3            |  | 15  | 25  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level                                                                         |                       |  | 20  | 30  | ns   |
| 1 611            | output from A, B, C, and D through 3 levels of logic                                                              |                       |  | 20  |     | 1    |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.





www.ti.com

5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LS42D | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN74LS42N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS42N | Ν            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated