



# 16-BIT, DUAL CHANNEL, ULTRA-LOW GLITCH, VOLTAGE OUTPUT DIGITAL-TO-ANALOG CONVERTER

#### **FEATURES**

- Relative Accuracy: 4LSB
- Glitch Energy: 0.15nV-s
- MicroPower Operation:
   155μA per Channel at 2.7V
- Power-On Reset to Zero-Scale
- Power Supply: 2.7V to 5.5V
- 16-Bit Monotonic Over Temperature
- Settling Time: 10 $\mu$ s to  $\pm 0.003\%$  FSR
- Ultra-Low AC Crosstalk: –100dB Typ
- Low-Power Serial Interface with Schmitt-Triggered Inputs
- On-Chip Output Buffer Amplifier with Rail-to-Rail Operation
- Double-Buffered Input Architecture
- Simultaneous or Sequential Output Update and Power-down
- Available in a Tiny MSOP-8 Package

#### **APPLICATIONS**

- Portable Instrumentation
- Closed-Loop Servo Control
- Process Control
- Data Acquisition Systems
- Programmable Attenuation
- PC Peripherals

#### **DESCRIPTION**

The DAC8552 is a 16-bit, dual channel, voltage output digital-to-analog converter (DAC) offering low power operation and a flexible serial host interface. Each on-chip precision output amplifier allows rail-to-rail output swing to be achieved over the supply range of 2.7V to 5.5V. The device supports a standard 3-wire serial interface capable of operating with input data clock frequencies up to 30MHz for  $V_{DD} = 5V$ .

The DAC8552 requires an external reference voltage to set the output range of each DAC channel. Also incorporated into the device is a power-on reset circuit which ensures that the DAC outputs power up at zero-scale and remain there until a valid write takes place. The DAC8552 provides a flexible power-down feature, accessed over the serial interface, that reduces the current consumption of the device to 700nA at 5V.

The low-power consumption of this device in normal operation makes it ideally suited for portable, battery-operated equipment and other low-power applications. The power consumption is 0.5mW per channel at 2.7V, reducing to  $1\mu W$  in power-down mode.

The DAC8552 is available in a MSOP-8 package with a specified operating temperature range of –40°C to +105°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI, QSP are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor. All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGING/ORDERING INFORMATION(1)

| PRODUCT | MAXIMUM RELATIVE ACCURACY (LSB)  MAXIMUM DIFFERENTIAL NONLINEARITY (LSB) |           | PACKAGE PACKAGE LEAD DESIGNATOR |     | SPECIFICATION<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |  |
|---------|--------------------------------------------------------------------------|-----------|---------------------------------|-----|---------------------------------------|--------------------|--------------------|---------------------------------|--|
| DACOEES | <b>±1</b> 2                                                              | <b>⊥1</b> | MSOP-8                          | DGK | -40°C to +105°C                       | D82                | DAC8552IDGKT       | Tape and Reel, 250              |  |
| DAC8552 | ±12                                                                      | ±1        | IVISOP-8                        | DGK | -40 C to +105°C                       | D02                | DAC8552IDGKR       | Tape and Reel, 2500             |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the of this document, or see the TI website at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted). (1)

|                                               |                   | UNIT                               |
|-----------------------------------------------|-------------------|------------------------------------|
| V <sub>DD</sub> to GND                        |                   | -0.3V to 6V                        |
| Digital input voltage to C                    | ND                | -0.3V to V <sub>DD</sub> + 0.3V    |
| V <sub>OUTA</sub> or V <sub>OUTB</sub> to GND |                   | -0.3V to V <sub>DD</sub> + 0.3V    |
| Operating temperature r                       | ange              | −40°C to +105°C                    |
| Storage temperature ran                       | ge                | −65°C to +150°C                    |
| Junction temperature (T                       | <sub>J</sub> max) | +150°C                             |
| Power dissipation                             |                   | $(T_{J} \max - T_{A})/\theta_{JA}$ |
| Thormal impedance                             | $\theta_{JA}$     | 206°C/W                            |
| Thermal impedance                             | $\theta_{JC}$     | 44°C/W                             |

<sup>(1)</sup> Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 2.7V to 5.5V, all specifications –40°C to +105°C (unless otherwise noted).

| PARAMETER                    | TEST CONDITIONS                                      | MIN | TYP   | MAX  | UNIT          |
|------------------------------|------------------------------------------------------|-----|-------|------|---------------|
| STATIC PERFORMANCE(1)        |                                                      |     |       |      |               |
| Resolution                   |                                                      | 16  |       |      | Bits          |
| Relative accuracy            | Measured by line passing through codes 513 and 64741 |     | ±4    | ±12  | LSB           |
| Differential nonlinearity    | 16-bit monotonic                                     |     | ±0.35 | ±1   | LSB           |
| Zero code error              | Measured by line passing through codes 485 and 64741 |     | ±2.5  | ±12  | mV            |
| Zero code error drift        |                                                      |     | ±5    |      | μV/°C         |
| Full-scale error             | Measured by line passing through codes 485 and 64741 |     | ±0.1  | ±0.5 | % of FSR      |
| Gain error                   | Measured by line passing through codes 485 and 64741 |     | ±0.08 | ±0.2 | % of FSR      |
| Gain temperature coefficient |                                                      |     | ±1    |      | ppm of FSR/°C |
| PSRR                         | Output unloaded                                      |     | 0.75  |      | mV/V          |

<sup>(1)</sup> Linearity calculated using a reduced code range of 513 to 64741. Output unloaded.



## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{DD}$  = 2.7V to 5.5V, all specifications –40°C to +105°C (unless otherwise noted).

| PARAMETER                              | TEST CONDITIONS                                                           | MIN                                                 | TYP  | MAX       | UNIT |  |  |
|----------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|------|-----------|------|--|--|
| OUTPUT CHARACTERISTICS(2)              |                                                                           |                                                     |      |           |      |  |  |
| Output voltage range                   |                                                                           | 0                                                   |      | $V_{REF}$ | V    |  |  |
| Output voltage settling time           | To ±0.003% FSR 0200h to FD00h, $R_L$ = 2k $\!\Omega;$ 0pF < $C_L$ < 200pF |                                                     | 8    | 10        | μs   |  |  |
|                                        | $R_L = 2k\Omega$ ; $C_L = 500pF$                                          |                                                     | 12   |           |      |  |  |
| Slew rate                              |                                                                           |                                                     | 1.8  |           | V/μs |  |  |
| Capacitive load stability              | R <sub>L</sub> = ∞                                                        |                                                     | 470  |           | pF   |  |  |
| Capacitive load stability              | $R_L = 2k\Omega$                                                          |                                                     | 1000 |           | Pi   |  |  |
| Code change glitch impulse             | 1LSB change around major carry                                            |                                                     | 0.15 |           | nV-s |  |  |
| Digital feedthrough                    | $50 \text{k}\Omega$ series resistance on digital lines                    | $50k\Omega$ series resistance on digital lines 0.15 |      |           |      |  |  |
| DC crosstalk                           | Full-scale swing on adjacent channel. $V_{DD} = 5V$ , $V_{REF} = 4.096V$  |                                                     | 0.25 |           | LSB  |  |  |
| AC crosstalk                           | 1kHz sine wave                                                            |                                                     | -100 |           | dB   |  |  |
| DC output impedance                    | At mid-point input                                                        |                                                     | 1    |           | Ω    |  |  |
| Short circuit current                  | $V_{DD} = 5V$                                                             |                                                     | 50   |           | mA   |  |  |
| Chort official current                 | $V_{DD} = 3V$                                                             |                                                     | 20   |           | IIIA |  |  |
| Power-up time                          | Coming out of power-down mode, $V_{DD} = 5V$                              |                                                     | 2.5  |           | μs   |  |  |
| 1 Owor-up unie                         | Coming out of power-down mode, $V_{DD} = 3V$                              |                                                     | 5    |           | μs   |  |  |
| AC PERFORMANCE                         |                                                                           |                                                     |      |           |      |  |  |
| SNR                                    |                                                                           |                                                     | 95   |           |      |  |  |
| THD                                    | BW = $20kHz$ , $V_{DD} = 5V$ , $f_{OUT} = 1kHz$ ,                         |                                                     | -85  |           | dB   |  |  |
| SFDR                                   | 1st 19 harmonics removed for SNR calculation                              |                                                     | 87   |           | uБ   |  |  |
| SINAD                                  |                                                                           |                                                     | 84   |           |      |  |  |
| REFERENCE INPUT                        |                                                                           |                                                     |      |           |      |  |  |
| Reference current                      | $V_{REF} = V_{DD} = 5.5V$                                                 |                                                     | 90   | 120       | μА   |  |  |
| receive current                        | $V_{REF} = V_{DD} = 3.6V$                                                 |                                                     | 60   | 100       | μπ   |  |  |
| Reference input range                  |                                                                           | 0                                                   |      | $V_{DD}$  | V    |  |  |
| Reference input impedance              |                                                                           |                                                     | 62   |           | kΩ   |  |  |
| LOGIC INPUTS(2)                        |                                                                           |                                                     |      |           |      |  |  |
| Input current                          |                                                                           |                                                     |      | ±1        | μΑ   |  |  |
| V <sub>IN</sub> L, Input LOW voltage   | $V_{DD} = 5V$                                                             |                                                     |      | 8.0       | V    |  |  |
| VINE, Input EGVV Voltage               | $V_{DD} = 3V$                                                             |                                                     |      | 0.6       | •    |  |  |
| V <sub>IN</sub> H, Input HIGH voltage  | $V_{DD} = 5V$                                                             | 2.4                                                 |      |           | V    |  |  |
| Viniti, input i ii cit voitage         | $V_{DD} = 3V$                                                             | 2.1                                                 |      |           | •    |  |  |
| Pin capacitance                        |                                                                           |                                                     |      | 3         | pF   |  |  |
| POWER REQUIREMENTS                     |                                                                           |                                                     |      |           |      |  |  |
| V <sub>DD</sub>                        |                                                                           | 2.7                                                 |      | 5.5       | V    |  |  |
| I <sub>DD</sub> (normal mode)          | Input code = 32768, no load, does not include reference current           |                                                     |      |           |      |  |  |
| $V_{DD} = 3.6V \text{ to } 5.5V$       | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                      |                                                     | 340  | 500       | μА   |  |  |
| $V_{DD} = 2.7V \text{ to } 3.6V$       | AIH — ADD and AIF — OLAD                                                  |                                                     | 310  | 480       | μΛ   |  |  |
| I <sub>DD</sub> (all power-down modes) |                                                                           |                                                     |      |           |      |  |  |
| V <sub>DD</sub> = 3.6V to 5.5V         | V V and V GND                                                             |                                                     | 0.7  | 2         | ^    |  |  |
| V <sub>DD</sub> = 2.7V to 3.6V         | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                      |                                                     | 2    | μΑ        |      |  |  |
| POWER EFFICIENCY                       |                                                                           |                                                     |      |           |      |  |  |
| I <sub>OUT</sub> /I <sub>DD</sub>      | $I_{LOAD} = 2mA, V_{DD} = 5V$                                             |                                                     | 89   |           | %    |  |  |
| TEMPERATURE RANGE                      |                                                                           | *                                                   |      | ,         |      |  |  |
| Specified performance                  |                                                                           | -40                                                 |      | +105      | °C   |  |  |
|                                        |                                                                           |                                                     |      |           |      |  |  |

<sup>(2)</sup> Specified by design and characterization; not production tested.



#### **PIN CONFIGURATION**

#### DGK PACKAGE MSOP-8 (Top View)



### **PIN DESCRIPTIONS**

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | $V_{DD}$        | Power supply input, 2.7V to 5.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2   | $V_{REF}$       | Reference voltage input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3   | $V_{OUT}B$      | Analog output voltage from DAC B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4   | $V_{OUT}A$      | Analog output voltage from DAC A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5   | SYNC            | Level triggered SYNC input (active LOW). This is the frame synchronization signal for the input data. When SYNC goes LOW, it enables the input shift register and data is transferred on the falling edges of SCLK. The action specified by the 8-bit control byte and 16-bit data word is executed following the 24th falling SCLK clock edge (unless SYNC is taken HIGH before this edge, in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the DAC8552). Schmitt-Trigger logic input. |
| 6   | SCLK            | Serial Clock Input. Data can be transferred at rates up to 30MHz at 5V. Schmitt-Trigger logic input.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7   | D <sub>IN</sub> | Serial Data Input. Data is clocked into the 24-bit input shift register on the falling edge of the serial clock input. Schmitt-Trigger logic input.                                                                                                                                                                                                                                                                                                                                                                                    |
| 8   | GND             | Ground reference point for all circuitry on the part.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



#### **SERIAL WRITE OPERATION**



# TIMING CHARACTERISTICS(1)(2)

 $V_{DD}$  = 2.7V to 5.5V, all specifications –40°C to +105°C (unless otherwise noted).

|                               | PARAMETER                                   | TEST CONDITIONS                     | MIN  | TYP | MAX | UNIT |  |  |
|-------------------------------|---------------------------------------------|-------------------------------------|------|-----|-----|------|--|--|
| t <sub>1</sub> <sup>(3)</sup> | CCL K aviala tima                           | V <sub>DD</sub> = 2.7V to 3.6V      | 50   |     |     |      |  |  |
| 11(0)                         | SCLK cycle time                             | $V_{DD} = 3.6V \text{ to } 5.5V$    | 33   |     |     | ns   |  |  |
|                               | SCLK HIGH time                              | V <sub>DD</sub> = 2.7V to 3.6V      | 13   |     |     | 20   |  |  |
| t <sub>2</sub>                | SCLK HIGH LITTLE                            | $V_{DD} = 3.6V \text{ to } 5.5V$    |      | ns  |     |      |  |  |
|                               | COLK LOW time                               | V <sub>DD</sub> = 2.7V to 3.6V      | 22.5 |     |     |      |  |  |
| t <sub>3</sub>                | SCLK LOW time                               | $V_{DD} = 3.6V \text{ to } 5.5V$    | 13   |     |     | ns   |  |  |
|                               | CVAIC to CCL IV riging adds not up time     | V <sub>DD</sub> = 2.7V to 3.6V      | 0    |     |     |      |  |  |
| t <sub>4</sub>                | SYNC to SCLK rising edge setup time         | $V_{DD} = 3.6V \text{ to } 5.5V$    | 0    |     |     | ns   |  |  |
|                               | Data actus time                             | V <sub>DD</sub> = 2.7V to 3.6V      | 5    |     |     |      |  |  |
| t <sub>5</sub>                | Data setup time                             | V <sub>DD</sub> = 3.6V to 5.5V      |      |     |     | ns   |  |  |
|                               | Data hald time                              | V <sub>DD</sub> = 2.7V to 3.6V      | 4.5  |     |     |      |  |  |
| t <sub>6</sub>                | Data hold time                              | $V_{DD} = 3.6V \text{ to } 5.5V$    | 4.5  |     |     | ns   |  |  |
|                               | 24th CCLIV follow adds to CVNC vision adds  | V <sub>DD</sub> = 2.7V to 3.6V      | 0    |     |     |      |  |  |
| t <sub>7</sub>                | 24th SCLK falling edge to SYNC rising edge  | $V_{DD} = 3.6V \text{ to } 5.5V$    | 0    |     |     | ns   |  |  |
|                               | Minimum SYNC HIGH time                      | $V_{DD} = 2.7V \text{ to } 3.6V$ 50 |      |     |     | ns   |  |  |
| t <sub>8</sub>                | WILLIII STING FIGH LINE                     | $V_{DD} = 3.6V \text{ to } 5.5V$    |      |     |     |      |  |  |
| t <sub>9</sub>                | 24th SCLK falling edge to SYNC falling edge | V <sub>DD</sub> = 2.7V to 5.5V      | 100  |     |     | ns   |  |  |

 <sup>(1)</sup> All input signals are specified with t<sub>R</sub> = t<sub>F</sub> = 5ns (10% to 90% of V<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2.
 (2) See Serial Write Operation Timing Diagram.
 (3) Maximum SCLK frequency is 30MHz at V<sub>DD</sub> = 3.6V to 5.5V and 20MHz at V<sub>DD</sub> = 2.7V to 3.6V.



# TYPICAL CHARACTERISTICS: $V_{DD} = 5V$

At  $T_{\Delta} = +25^{\circ}C$ , unless otherwise noted.



Figure 1.



LINEARITY ERROR AND

Figure 2.



Figure 3.



Figure 4.







Figure 6.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5V (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.



Figure 7.



Figure 8.





Figure 9.

# SUPPLY CURRENT vs LOGIC INPUT VOLTAGE



Figure 10.

### POWER SPECTRAL DENSITY



Figure 11.

#### TOTAL HARMONIC DISTORTION vs OUTPUT FREQUENCY



Figure 12.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5V (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.

# SIGNAL-TO-NOISE RATIO vs OUTPUT FREQUENCY



Figure 13.

#### **OUTPUT NOISE DENSITY** 350 $V_{DD} = 5V$ $V_{REF} = 4.99V$ 300 Code = 7FFFh No Load Voltage Noise (nV/√Hz) 250 200 150 100 100 10k 100k 1k Frequency (Hz)

Figure 14.

#### **FULL-SCALE SETTLING TIME: 5V RISING EDGE**



Time (2µs/div)

#### **FULL-SCALE SETTLING TIME: 5V FALLING EDGE**



Figure 16.

# Figure 15.



Figure 17.

#### HALF-SCALE SETTLING TIME: 5V FALLING EDGE



Time (2µs/div)

Figure 18.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5V (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.

#### **GLITCH ENERGY: 5V, 1LSB STEP, RISING EDGE**



Time (400ns/div)

Figure 19.

#### **GLITCH ENERGY: 5V, 16LSB STEP, RISING EDGE**



Figure 21.

#### **GLITCH ENERGY: 5V, 256LSB STEP, RISING EDGE**



Figure 23.

#### **GLITCH ENERGY: 5V, 1LSB STEP, FALLING EDGE**



Time (400ns/div)

Figure 20.

#### **GLITCH ENERGY: 5V, 16LSB STEP, FALLING EDGE**



Figure 22.

#### **GLITCH ENERGY: 5V, 256LSB STEP, FALLING EDGE**



Figure 24.



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7V

At  $T_{\Delta} = +25^{\circ}C$ , unless otherwise noted.



Figure 25.



**ZERO-SCALE ERROR vs TEMPERATURE** 



Figure 27.



Figure 29.

#### LINEARITY ERROR AND **DIFFERENTIAL LINEARITY ERROR vs CODE**



Figure 26.

#### **FULL-SCALE ERROR vs TEMPERATURE**



Figure 28.

#### SUPPLY CURRENT vs LOGIC INPUT VOLTAGE



Figure 30.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7V (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.

#### **FULL-SCALE SETTLING TIME: 2.7V RISING EDGE**



Time (2µs/div)

Figure 31.

#### HALF-SCALE SETTLING TIME: 2.7V RISING EDGE



Time (2µs/div)

Figure 33.



Figure 35.

#### **FULL-SCALE SETTLING TIME: 2.7V FALLING EDGE**



Time (2µs/div)

Figure 32.

#### HALF-SCALE SETTLING TIME: 2.7V FALLING EDGE



Time (2µs/div)

Figure 34.

#### **GLITCH ENERGY: 2.7V, 1LSB STEP, FALLING EDGE**



Time (400ns/div)

Figure 36.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7V (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.

#### **GLITCH ENERGY: 2.7V, 16LSB STEP, RISING EDGE**



Figure 37.

#### GLITCH ENERGY: 2.7V, 256LSB STEP, RISING EDGE



Figure 39.

#### **GLITCH ENERGY: 2.7V, 16LSB STEP, FALLING EDGE**



Figure 38.

#### GLITCH ENERGY: 2.7V, 256LSB STEP, FALLING EDGE



Figure 40.



#### THEORY OF OPERATION

#### DAC SECTION

The architecture of each channel of the DAC8552 consists of a resistor-string DAC followed by an output buffer amplifier. Figure 41 shows a simplified block diagram of the DAC architecture.



Figure 41. DAC8552 Architecture

The input coding for each device is unipolar straight binary, so the ideal output voltage is given by:

$$V_{OUT} A, B = V_{REF} \times \frac{D}{65536}$$
 (1)

Where:

D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 65535.

V<sub>OUT</sub>A,B refers to channel A or B.

#### **RESISTOR STRING**

The resistor string section is shown in Figure 42. It is simply a divide-by-2 resistor followed by a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off. This voltage is then applied to the output amplifier by closing one of the switches connecting the string to the amplifier.

#### **OUTPUT AMPLIFIER**

Each output buffer amplifier is capable of generating rail-to-rail voltages on its output which approaches an output range of 0V to  $V_{DD}$  (gain and offset errors must be taken into account). Each buffer is capable of driving a load of  $2k\Omega$  in parallel with 1000pF to GND. The source and sink capabilities of the output amplifier can be seen in the Typical Characteristics.

#### SERIAL INTERFACE

The DAC8552 uses a 3-wire serial interface (\$\overline{SYNC}\$, SCLK, and D\_{IN}\$) that is compatible with \$PI^{TM}\$, QSP^{TM}\$, and Microwire^{TM}\$ interface standards, as well as most DSPs. See the Serial Write Operation Timing Diagram for an example of a typical write sequence.



Figure 42. Resistor String

The write sequence begins by bringing the SYNC line LOW. Data from the D<sub>IN</sub> line are clocked into the 24-bit shift register on each falling edge of SCLK. The serial clock frequency can be as high as 30MHz, making the DAC8552 compatible with high speed DSPs. On the 24th falling edge of the serial clock. the last data bit is clocked into the shift register and the shift register is locked. Further clocking does not change the shift register data. Once 24 bits are locked into the shift register, the eight MSBs are used as control bits and the 16 LSBs are used as data. After receiving the 24th falling clock edge, the DAC8552 decodes the eight control bits and 16 data bits to perform the required function, without waiting for a SYNC rising edge. A new SPI sequence starts at the next falling edge of SYNC. A rising edge of SYNC before the 24-bit sequence is complete resets the SPI interface: no data transfer occurs.

After the 24th falling edge of SCLK is received, the SYNC line may be kept LOW or brought HIGH. In either case, the minimum delay time from the 24th falling SCLK edge to the next falling SYNC edge must be met in order to properly begin the next



cycle. To assure the lowest power consumption of the device, care should be taken that the levels are as close to each rail as possible. (See the Typical Characteristics section for the Supply Current vs Logic Input Voltage transfer characteristic curve).

#### INPUT SHIFT REGISTER

The input shift register of the DAC8552 is 24 bits wide (shown in Figure 43) and is made up of eight control bits (DB16–DB23) and 16 data bits (DB0–DB15). The first two control bits (DB22 and DB23) are reserved and must be '0' for proper operation. LDA (DB20) and LD B (DB21) control the updating of each analog output with the specified 16-bit data value or power- down command. Bit DB19 is a *don't care* bit that does not affect the operation of the DAC8552, and can be '1' or '0'. The following control bit, Buffer Select (DB18), controls

the destination of the data (or power-down command) between DAC A and DAC B. The final two control bits, PD0 (DB16) and PD1 (DB17), select the power-down mode of one or both of the DAC channels. The four modes are normal mode or any one of three power-down modes. A more complete description of the operational modes of the DAC8552 can be found in the Power-Down Modes section. The remaining 16 bits of the 24-bit input word make up the data bits. These bits are transferred to the specified Data Buffer or DAC Register, depending on the command issued by the control byte, on the 24th falling edge of SCLK. See Table 1 and Table 2 for more information.

DB23 DB12

| 0    | 0                | LDB | LDA | Х  | Buffer Select | PD1 | PD0 | D15 | D14 | D13 | D12 |
|------|------------------|-----|-----|----|---------------|-----|-----|-----|-----|-----|-----|
| DB11 |                  |     |     |    |               |     |     |     |     |     | DB0 |
| D11  | D11 D10 D9 D8 D7 |     | D6  | D5 | D5            | D3  | D2  | D1  | D0  |     |     |

Figure 43. DAC8552 Data Input Register Format

# Table 1. Control Matrix

| D23      | D22        | D21    | D20    | D19           | D18              | D17         | D16      | D15    | D14         | D13-D0       |                                                                             |  |  |                                                                             |
|----------|------------|--------|--------|---------------|------------------|-------------|----------|--------|-------------|--------------|-----------------------------------------------------------------------------|--|--|-----------------------------------------------------------------------------|
| Reserved | Reserved   | Load B | Load A | Don't<br>Care | Buffer<br>Select | PD1         | PD0      | MSB    | MSB-1       | MSB-2<br>LSB |                                                                             |  |  |                                                                             |
| (Always  | s Write 0) |        |        |               | 0 = A,<br>1 = B  |             |          |        |             |              | DESCRIPTION                                                                 |  |  |                                                                             |
| 0        | 0          | 0      | 0      | Х             | #                | 0           | 0        | ) Data |             |              | WR Buffer # w/Data                                                          |  |  |                                                                             |
| 0        | 0          | 0      | 0      | Х             | #                | See Ta      | able 2   | Х      |             |              | WR Buffer # w/Power-down Command                                            |  |  |                                                                             |
| 0        | 0          | 0      | 1      | Х             | #                | 0           | 0        | Data \ |             | l            | WR Buffer # w/Data and Load DAC A                                           |  |  |                                                                             |
| 0        | 0          | 0      | 1      | х             | 0                | See Ta      | able 2   | X I    |             |              | WR Buffer A w/Power-Down Command and LOAD DAC A (DAC A Powered Down)        |  |  |                                                                             |
| 0        | 0          | 0      | 1      | Х             | 1                | See Ta      | able 2   |        | Х           |              | WR Buffer B w/Power-Down Command and LOAD DAC A                             |  |  |                                                                             |
| 0        | 0          | 1      | 0      | Х             | #                | 0           | 0        |        | Data        | į            | WR Buffer # w/Data and Load DAC B                                           |  |  |                                                                             |
| 0        | 0          | 1      | 0      | Х             | 0                | See Ta      | able 2   |        | Х           |              | WR Buffer A w/Power-Down Command and LOAD DAC B                             |  |  |                                                                             |
| 0        | 0          | 1      | 0      | Х             | 1                | See Ta      | able 2   |        | Х           |              | WR Buffer B w/Power-Down Command and LOAD DAC B (DAC B Powered Down)        |  |  |                                                                             |
| 0        | 0          | 1      | 1      | Х             | #                | 0           | 0        | Data   |             | ı            | WR Buffer # w/Data and Load DACs A and B                                    |  |  |                                                                             |
| 0        | 0          | 1      | 1      | х             | 0                | See Ta      | able 2 X |        | See Table 2 |              | See Table 2                                                                 |  |  | WR Buffer A w/Power-Down Command and Load DACs A and B (DAC A Powered Down) |
| 0        | 0          | 1      | 1      | Х             | 1                | See Table 2 |          |        | Х           |              | WR Buffer B w/Power-Down Command and Load DACs A and B (DAC B Powered Down) |  |  |                                                                             |

**Table 2. Power-Down Commands** 

| D17 | D16 |                                      |
|-----|-----|--------------------------------------|
| PD1 | PD0 | OUTPUT IMPEDANCE POWER DOWN COMMANDS |
| 0   | 1   | 1kΩ                                  |
| 1   | 0   | 100kΩ                                |
| 1   | 1   | High Impedance                       |



#### **SYNC INTERRUPT**

In a normal write sequence, the SYNC line is kept LOW for at least 24 falling edges of SCLK and the addressed DAC register is updated on the 24th falling edge. However, if SYNC is brought HIGH before the 24th falling edge, it acts as an interrupt to the write sequence; the shift register is reset and the write sequence is discarded. Neither an update of the data buffer contents, DAC register contents nor a change in the operating mode occurs, as shown in Figure 45.

#### **POWER-ON RESET**

The DAC8552 contains a power-on reset circuit that controls the output voltage during power-up. Upon power-up, the DAC registers are filled with zeros and the output voltages are set to zero-scale; they remain that way until a valid write sequence and load command are made to the respective DAC channel. The power-on reset is useful in applications where it is important to know the state of the output of each DAC output while the device is in the process of powering up.

No device pin should be brought high before power is applied to the device.

#### **POWER-DOWN MODES**

The DAC8552 usees four modes of operation. These modes are accessed by setting two bits (PD1 and PD0) in the control register to one or both DACs. Table 3 shows how the state of the bits correspond to the register and perform a mode of operation on each channel of the device. (Each DAC channel can be powered down simultaneously or independently of each other. Power-down occurs after proper data is written into PD0 and PD1 and a *Load* command occurs.) See the Operation Examples section for additional information.

When both bits are set to '0', the device works normally with a typical power consumption of  $450\mu A$  at 5V. For the three power-down modes, however, the supply current falls to 700nA at 5V (400nA at

3V). Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This configuration has the advantage that the output impedance of the device is known while it is in power-down mode. There are three different options for power-down: The output is connected internally to GND through a  $1k\Omega$  resistor, a  $100k\Omega$  resistor, or it is left open-circuited (High-Impedance). The output stage is illustrated in Figure 44.

**Table 3. Operating Modes** 

| PD1 (DB17) | PD0 (DB16) | OPERATING MODE                       |  |  |  |  |  |
|------------|------------|--------------------------------------|--|--|--|--|--|
| 0          | 0          | Normal Operation                     |  |  |  |  |  |
| _          | _          | Power-down modes                     |  |  |  |  |  |
| 0          | 1          | Output typically $1k\Omega$ to GND   |  |  |  |  |  |
| 1          | 0          | Output typically $100k\Omega$ to GND |  |  |  |  |  |
| 1          | 1          | High impedance                       |  |  |  |  |  |



Figure 44. Output Stage During Power-Down (High Impedance)

All analog circuitry is shut down when the power-down mode is activated. Each DAC will exit power-down when PD0 and PD1 are set to '0', new data is written to the Data Buffer, and the DAC channel receives a *Load* command. The time to exit power-down is typically 2.5 $\mu$ s for V<sub>DD</sub> = 5V and 5 $\mu$ s for V<sub>DD</sub> = 3V (see the Typical Characteristics).



Figure 45. Interrupt and Valid SYNC Timing



#### **OPERATION EXAMPLES**

#### Example 1: Write to Data Buffer A Through Buffer B; Load DAC A Through DAC B Simultaneously

1st — Write to Data Buffer A:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 0   | 0   | Х  | 0             | 0   | 0   | D15  |   | D1  | D0  |

• 2nd — Write to Data Buffer B and Load DAC A and DAC B simultaneously:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 1   | 1   | Х  | 1             | 0   | 0   | D15  | _ | D1  | D0  |

The DAC A and DAC B analog outputs simultaneously settle to the specified values upon completion of the 2nd write sequence. (The *Load* command moves the digital data from the data buffer to the DAC register at which time the conversion takes place and the analog output is updated. *Completion* occurs on the 24th falling SCLK edge after SYNC LOW.)

#### Example 2: Load New Data to DAC A and DAC B Sequentially

1st — Write to Data Buffer A and Load DAC A: DAC A output settles to specified value upon completion:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | ı | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 0   | 1   | Χ  | 0             | 0   | 0   | D15  |   | D1  | D0  |

2nd — Write to Data Buffer B and Load DAC B: DAC B output settles to specified value upon completion:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 1   | 0   | Х  | 1             | 0   | 0   | D15  | _ | D1  | D0  |

After completion of the 1st write cycle, the DAC A analog output settles to the voltage specified; upon completion of write cycle 2, the DAC B analog output settles.

#### Example 3: Power-Down DAC A to 1k $\Omega$ and Power-Down DAC B to 100k $\Omega$ Simultaneously

1st — Write power-down command to Data Buffer A:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15       | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------------|---|-----|-----|
| 0        | 0        | 0   | 0   | Х  | 0             | 0   | 1   | Don't Care |   |     |     |

2nd — Write power-down command to Data Buffer B and Load DAC A and DAC B simultaneously:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15       | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------------|---|-----|-----|
| 0        | 0        | 1   | 1   | Х  | 1             | 1   | 0   | Don't Care |   |     |     |

The DAC A and DAC B analog outputs simultaneously power-down to each respective specified mode upon completion of the 2nd write sequence.

#### **Example 4: Power-Down DAC A and DAC B to High-Impedance Sequentially:**

1st — Write power-down command to Data Buffer A and Load DAC A: DAC A output = Hi-Z:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _          | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|------------|-----|-----|
| 0        | 0        | 0   | 1   | Χ  | 0             | 1   | 1   |      | Don't Care |     |     |

2nd — Write power-down command to Data Buffer B and Load DAC B: DAC B output = Hi-Z:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15       | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------------|---|-----|-----|
| 0        | 0        | 1   | 0   | Х  | 1             | 1   | 1   | Don't Care |   |     |     |

The DAC A and DAC B analog outputs sequentially power-down to high-impedance upon completion of the 1st and 2nd write sequences, respectively.



#### MICROPROCESSOR INTERFACING

#### DAC8552 to 8051 INTERFACE

Figure 46 shows a serial interface between the DAC8552 and a typical 8051-type microcontroller. The setup for the interface is as follows: TXD of the 8051 drives SCLK of the DAC8552, while RXD drives the serial data line of the device. The SYNC signal is derived from a bit-programmable pin on the port of the 8051. In this case, port line P3.3 is used. When data are to be transmitted to the DAC8552. P3.3 is taken LOW. The 8051 transmits data in 8-bit bytes; thus, only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P3.3 is left LOW after the first eight bits are transmitted, then a second and third write cycle are initiated to transmit the remaining data. P3.3 is taken HIGH following the completion of the third write cycle. The 8051 outputs the serial data in a format that presents the LSB first, while the DAC8552 requires its data with the MSB as the first bit received. The 8051 transmit routine must therefore take this into account, and mirror the data as needed



Figure 46. DAC8552 to 80C51/80L51 Interface

#### **DAC8552 to Microwire INTERFACE**

Figure 47 shows an interface between the DAC8552 and any Microwire-compatible device. Serial data are shifted out on the falling edge of the serial clock and clocked into the DAC8552 on the rising edge of the SK signal.



Figure 47. DAC8552 to Microwire Interface

#### DAC8552 to 68HC11 INTERFACE

Figure 48 shows a serial interface between the DAC8552 and the 68HC11 microcontroller. SCK of the 68HC11 drives the SCLK of the DAC8552, while the MOSI output drives the serial data line of the DAC. The SYNC signal is derived from a port line (PC7), similar to the 8051 diagram.



Figure 48. DAC8552 to 68HC11 Interface

The 68HC11 should be configured so that its CPOL bit is '0' and its CPHA bit is '1'. This configuration causes data appearing on the MOSI output to be valid on the falling edge of SCK. When data are being transmitted to the DAC, the \$\overline{\text{SYNC}}\$ line is held LOW (PC7). Serial data from the 68HC11 are transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. (Data are transmitted MSB first.) In order to load data to the DAC8552, PC7 is left LOW after the first eight bits are transferred, then a second and third serial write operation are performed to the DAC. PC7 is taken HIGH at the end of this procedure.

#### DAC8552 to TMS320 DSP INTERFACE

Figure 49 shows the connections between the DAC8552 and a TMS320 digital signal processor. By decoding the FSX signal, multiple DAC8552s can be connected to a single serial port of the DSP.



Figure 49. DAC8552 to TMS320 DSP



#### **APPLICATION INFORMATION**

#### **CURRENT CONSUMPTION**

The DAC8552 typically consumes 170 $\mu$ A at V<sub>DD</sub> = 5 V and 155 $\mu$ A at V<sub>DD</sub> = 2.7V for each active channel, excluding reference current consumption. Additional current consumption can occur at the digital inputs if V<sub>IH</sub> << V<sub>DD</sub>. For most efficient power operation, CMOS logic levels are recommended at the digital input to the DAC.

In power-down mode, typical current consumption is 700nA. A delay time of 10ms to 20ms after a power-down command is issued to the DAC is typically sufficient for the power-down current to drop below  $10\mu A$ .

# DRIVING RESISTIVE AND CAPACITIVE LOADS

The DAC8552 output stage is capable of driving loads of up to 1000pF while remaining stable. Within the offset and gain error margins, the DAC8552 can operate rail-to-rail when driving a capacitive load. Resistive loads of  $2k\Omega$  can be driven by the DAC8552 while achieving good load regulation. When the outputs of the DAC are driven to the positive rail under resistive loading, the PMOS transistor of each Class-AB output stage can enter into the linear region. When this scenario occurs, the added IR voltage drop deteriorates the linearity performance of the DAC. This deterioration only occurs within approximately the top 100mV of the DACs output voltage characteristic. Under resistive loading conditions, good linearity is preserved as long as the output voltage is at least 100mV below the V<sub>DD</sub> voltage.

#### **CROSSTALK AND AC PERFORMANCE**

The DAC8552 architecture uses separate resistor strings for each DAC channel in order to achieve ultra-low crosstalk performance. dc crosstalk seen at one channel during a full-scale change on the neighboring channel is typically less than 0.5 LSBs. The ac crosstalk measured (for a full-scale, 1kHz sine wave output generated at one channel, and measured at the remaining output channel) is typically under –100dB.

In addition, the DAC8552 can achieve typical ac performance of 96dB signal-to-noise ratio (SNR) and –85dB total harmonic distortion (THD), making the DAC8552 a solid choice for applications requiring high SNR at output frequencies at or below 10kHz.

#### **OUTPUT VOLTAGE STABILITY**

The DAC8552 exhibits excellent temperature stability of 5ppm/°C typical output voltage drift over the specified temperature range of the device. This stability enables the output voltage of each channel to stay within a  $\pm 25\mu V$  window for a  $\pm 1$ °C ambient temperature change.

Good power-supply rejection ratio (PSRR) performance reduces supply noise present on  $V_{DD}$  from appearing at the outputs. Combined with good dc noise performance and true 16-bit differential linearity, the DAC8552 becomes an ideal choice for closed-loop control applications.

# SETTLING TIME AND OUTPUT GLITCH PERFORMANCE

The DAC8552 settles to  $\pm 0.003\%$  of its full-scale range within 10µs, driving a 200pF,  $2k\Omega$  load. For good settling performance, the outputs should not approach the top and bottom rails. Small signal settling time is under 1µs, enabling data update rates exceeding 1MSPS for small code changes.

Many applications are sensitive to undesired transient signals such as glitch. The DAC8552 has a proprietary, ultra-low glitch architecture addressing such applications. Code-to-code glitches rarely exceed 1mV and they last under 0.3µs. Typical glitch energy is an outstanding 0.15nV-s. Theoretical worst-case glitch should occur during a 256LSB step, but it is so low, it cannot be detected.

# DIFFERENTIAL AND INTEGRAL NONLINEARITY

The DAC8552 uses precision, thin-film resistors to achieve monotonicity and good linearity. Typical linearity error is  $\pm 4$ LSBs, with a  $\pm 0.3$ mV error for a 5V range. Differential linearity is typically  $\pm 0.35$ LSBs, with a  $\pm 27$  $\mu$ V error for a consecutive code change.



# USING REF02 AS A POWER SUPPLY FOR DAC8552

Due to the extremely low supply current required by the DAC8552, a possible configuration is to use a REF02 +5V precision voltage reference to supply the required voltage to the DAC8552 supply input as well as the reference input, as shown in Figure 50.



Figure 50. REF02 as a Power Supply to the DAC8552

This configuration is especially useful if the power supply is quite noisy or if the system supply voltages are at some value other than 5V. The REF02 will output a steady supply voltage for the DAC8552. If the REF02 is used, the current it needs to supply to

the DAC8552 is 340 $\mu$ A typical and 500 $\mu$ A max for  $V_{DD}$  = 5V. When a DAC output is loaded, the REF02 also needs to supply the current to the load. The typical current required (with a 5k $\Omega$  load on a given DAC output) is:

$$340\mu A + (5V/5k\Omega) = 1.34mA$$

#### **BIPOLAR OPERATION USING THE DAC8552**

The DAC8552 has been designed for single-supply operation but a bipolar output range is also possible using the circuit in Figure 51. The circuit shown here gives an output voltage range of  $\pm V_{REF}$ . Rail-to-rail operation at the amplifier output is achievable using an amplifier such as the OPA703, as shown in Figure 51.

The output voltage for any input code can be calculated as follows:

$$V_{\text{OUT}} A, B = \left[ V_{\text{REF}} \times \left( \frac{D}{65536} \right) \times \left( \frac{R_1 + R_2}{R_1} \right) - V_{\text{REF}} \times \left( \frac{R_2}{R_1} \right) \right]$$
(2)

where D represents the input code in decimal (0-65535).

With 
$$V_{REF} = 5V$$
,  $R_1 - R_2 = 10k\Omega$ .  
 $V_{OUT} A$ ,  $B = \left(\frac{10 \times D}{65536}\right) - 5V$  (3)

Using this example, an output voltage range of  $\pm 5\text{V}$  with 0000h corresponding to a -5V output and FFFFh corresponding to a 5V output can be achieved. Similarly, using  $V_{REF} = 2.5\text{V}$ , a  $\pm 2.5\text{V}$  output voltage range can be achieved.



Figure 51. Bipolar Operation with the DAC8552



#### **LAYOUT**

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

The DAC8552 offers single-supply operation, and it will often be used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to keep digital noise from appearing at the output.

Due to the single ground pin of the DAC8552, all return currents, including digital and analog return currents for the DAC, must flow through a single point. Ideally, GND would be connected directly to an analog ground plane. This plane would be separate from the ground connection for the digital components until they are connected at the power entry point of the system.

The power applied to  $V_{DD}$  should be well-regulated and low-noise. Switching power supplies and dc/dc converters will often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

As with the GND connection,  $V_{DD}$  should be connected to a positive power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, a 1 $\mu$ F to 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F bypass capacitor is strongly recommended. In some situations, additional bypassing may be required, such as a 100 $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the supply, removing the high-frequency noise.

www.ti.com 28-Apr-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| DAC8552IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI   NIPDAUAG            | Level-1-260C-UNLIM | -40 to 105   | D82                     | Samples |
| DAC8552IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI   NIPDAUAG            | Level-1-260C-UNLIM | -40 to 105   | D82                     | Samples |
| DAC8552IDGKTG4   | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-1-260C-UNLIM | -40 to 105   | D82                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 28-Apr-2022

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated