



### DRV10963

Reference

Design

SLAS955A - MARCH 2013 - REVISED JULY 2015

# DRV10963 5-V, Three-Phase, Sensorless BLDC Motor Driver

Technical

Documents

Sample &

Buy

# 1 Features

- Proprietary Sensor-less Window-less 180° Sinusoidal Control Scheme
- Input Voltage Range 2.1 to 5.5 V
- 500-mA Output Current
- Low Quiescent Current 15 µA (Typical) at Sleep Mode
- Total Driver H+L Rdson Less than 1.5 Ω
- Current Limit and Short Circuit Current Protection
- Lock Detection
- Anti Voltage Surge (AVS)
- UVLO
- Thermal Shutdown

# 2 Applications

- Notebook CPU Fans
- Game Station CPU Fans
- ASIC Cooling Fans

# 3 Description

Tools &

Software

The DRV10963 is a three phase sensor-less motor driver with integrated power MOSFETs. It is specifically designed for high efficiency, low noise and low external component count motor drive applications. The proprietary sensor-less window-less 180° sinusoidal control scheme offers ultra-quiet motor drive performance. The DRV10963 contains an intelligent lock detect function, combined with other internal protection circuits to ensure safe operation. The DRV10963 is available in a thermally efficient 10pin USON package with an exposed thermal pad.

Support &

Community

20

### **Device Information**

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| DRV10963    | USON (10) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



1

2

2

# Applications 1 7.4 Device Fundamental Device Fundam

**Table of Contents** 

| 3 | Des  | Description 1                      |  |  |  |  |  |
|---|------|------------------------------------|--|--|--|--|--|
| 4 | Rev  | ision History 2                    |  |  |  |  |  |
| 5 | Pin  | Configuration and Functions 3      |  |  |  |  |  |
| 6 | Spe  | cifications 4                      |  |  |  |  |  |
|   | 6.1  | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2  | ESD Ratings 4                      |  |  |  |  |  |
|   | 6.3  | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4  | Thermal Information 4              |  |  |  |  |  |
|   |      | Electrical Characteristics5        |  |  |  |  |  |
|   | 6.6  | Typical Characteristics 6          |  |  |  |  |  |
| 7 | Deta | ailed Description7                 |  |  |  |  |  |
|   | 7.1  | Overview7                          |  |  |  |  |  |
|   | 7.2  | Functional Block Diagram 7         |  |  |  |  |  |
|   |      |                                    |  |  |  |  |  |

Features ..... 1

|    | 7.4   | Device Functional Modes           | 17 |
|----|-------|-----------------------------------|----|
| 8  | App   | lication and Implementation       | 19 |
|    | 8.1   | Application Information           | 19 |
|    | 8.2   | Typical Application               | 19 |
| 9  | Pow   | er Supply Recommendations         | 22 |
| 10 | Laye  | out                               | 22 |
|    | 10.1  | Layout Guidelines                 | 22 |
|    |       | Layout Example                    |    |
| 11 | Dev   | ice and Documentation Support     | 23 |
|    | 11.1  | Community Resources               | 23 |
|    | 11.2  | Trademarks                        | 23 |
|    | 11.3  | Electrostatic Discharge Caution   | 23 |
|    | 11.4  | Glossary                          | 23 |
| 12 | Мес   | hanical, Packaging, and Orderable |    |
|    | Infor | mation                            | 23 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (March 2013) to Revision A

www.ti.com

Page



# 5 Pin Configuration and Functions



# **Pin Functions**

| P      | IN             | 1/0    | DESCRIPTION                                                                                                      |  |
|--------|----------------|--------|------------------------------------------------------------------------------------------------------------------|--|
| NUMBER | NAME           | I/O    | DESCRIPTION                                                                                                      |  |
| 1      | FG             | Output | Motor speed indicator output (open drain)                                                                        |  |
| 2      | FGS            | Input  | Motor speed indicator selector. The state of this pin is latched on power up and can not be changed dynamically. |  |
| 3      | VCC            | Power  | Input voltage for motor and chip supply                                                                          |  |
| 4      | W              | IO     | Motor Phase W                                                                                                    |  |
| 5      | GND            | Ground | Ground                                                                                                           |  |
| 6      | V              | IO     | Motor Phase V                                                                                                    |  |
| 7      | U              | IO     | Motor Phase U                                                                                                    |  |
| 8      | FR             | Input  | Motor direction selector. This pin can be dynamically changed after power up.                                    |  |
| 9      | GND            | Ground | Ground                                                                                                           |  |
| 10     | PWM            | Input  | Motor speed control input.                                                                                       |  |
| _      | Thermal<br>Pad | —      | Connect to Ground for maximum thermal efficiency. Thermal pad is on the bottom of the package                    |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2)

|                  |                                                                  | MIN  | MAX | UNIT |
|------------------|------------------------------------------------------------------|------|-----|------|
|                  | VCC Pin supply voltage                                           | -0.3 | 6   | V    |
|                  | Motor phase pins (U, V, W)                                       | -1   | 7.7 | V    |
|                  | Direction, speed indicator input, and speed input (FR, FGS, PWM) | -0.3 | 6   | V    |
|                  | Speed output (FG)                                                | -0.3 | 7.7 | V    |
| TJ               | Junction temperature                                             | -40  | 150 | °C   |
| T <sub>SDR</sub> | Maximum lead soldering temperature, 10 seconds                   |      | 260 | °C   |
| T <sub>stg</sub> | Storage temperature                                              | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground.

# 6.2 ESD Ratings

|                    |                         |                                                                              | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\rm (2)}$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                   | MIN  | MAX | UNIT |
|-----------------|---------------------------------------------------|------|-----|------|
| VCC             | VCC Pin supply voltage                            | 2.1  | 5.5 | V    |
| U, V, W         | Motor phase pins                                  | -0.1 | 7   | V    |
| FR, FGS,<br>PWM | Direction, speed indicator input, and speed input | -0.1 | 5.5 | V    |
| FG              | Speed output                                      | -0.1 | 7.5 | V    |
| TJ              | Junction temperature                              | -40  | 125 | °C   |

# 6.4 Thermal Information

|                       |                                              | DRV10963   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSN (USON) | UNIT |
|                       |                                              | 10 PINS    |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 40.9       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 46.6       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 15.8       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.5        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 16         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics

(VCC = 5 V,  $T_A = 25^{\circ}C$  unless otherwise noted)

|                          | PARAMETER                           | TEST CONDITION                                  | MIN | TYP | MAX | UNIT |
|--------------------------|-------------------------------------|-------------------------------------------------|-----|-----|-----|------|
| SUPPLY CUR               | RENT                                |                                                 |     |     |     |      |
| I <sub>VCC</sub>         | Operating current                   | $PWM = V_{CC}$ , no motor connected             |     | 5.5 |     | mA   |
| I <sub>VCC_SLEEP</sub>   | Sleep current                       | PWM = 0 V                                       |     | 15  | 20  | μA   |
| UVLO                     |                                     |                                                 |     |     |     |      |
| V <sub>UVLO_H</sub>      | Undervoltage threshold high         |                                                 |     | 2   | 2.1 | V    |
| V <sub>UVLO_L</sub>      | Undervoltage threshold low          |                                                 | 1.7 | 1.8 |     | V    |
| V <sub>UVLO_HYS</sub>    | Undervoltage threshold hysteresis   |                                                 | 100 | 200 | 300 | mV   |
| INTEGRATED               | MOSFET                              |                                                 |     |     |     |      |
| R <sub>DSON</sub>        | Series resistance (H+L)             | V <sub>CC</sub> = 5 V; I <sub>OUT</sub> = 0.5 A |     | 1   | 1.5 | Ω    |
| PWM                      |                                     | · ·                                             |     |     |     |      |
| V <sub>IH_PWM</sub>      | Input high threshold                |                                                 | 2.3 |     |     | V    |
| V <sub>IL_PWM</sub>      | Input low threshold                 |                                                 |     |     | 0.8 | V    |
| F <sub>PWM</sub>         | PWM input frequency                 | Duty cycle >0% and <100%                        | 15  |     | 100 | kHz  |
| D                        |                                     | Active Mode                                     |     | 50  |     | kΩ   |
| R <sub>PU_PWM_</sub> vcc | PWM pin pullup resistor             | Standby Mode                                    |     | 2   |     | MΩ   |
| T <sub>SLEEP</sub>       | Sleep entry time                    | PWM = 0 V                                       |     | 500 |     | μs   |
| FG                       |                                     | •                                               |     |     |     |      |
| I <sub>OL_FG</sub>       | FG sink current                     | V <sub>FG</sub> = 0.3 V                         | 5   |     |     | mA   |
| I <sub>SC_FG</sub>       | FG short circuit current            | V <sub>FG</sub> = 5 V                           |     | 13  | 25  | mA   |
| FGS and FR               |                                     | · ·                                             |     |     |     |      |
| V <sub>IH_FGS</sub>      | Input high threshold                |                                                 | 2.3 |     |     | V    |
| V <sub>IL_FGS</sub>      | Input low threshold                 |                                                 |     |     | 0.8 | V    |
| V <sub>IH_FR</sub>       | Input high threshold                |                                                 | 2.3 |     |     | V    |
| V <sub>IL_FR</sub>       | Input low threshold                 |                                                 |     |     | 0.8 | V    |
| _                        |                                     | Active Mode                                     |     | 50  |     | kΩ   |
| R <sub>PU_FGS_VCC</sub>  | FGS pin pullup resistor             | Standby Mode                                    |     | 2   |     | MΩ   |
| R <sub>PU_FR_VCC</sub>   | FR pin pullup resistor              |                                                 |     | 500 |     | kΩ   |
| LOCK PROTE               | CTION                               |                                                 |     |     |     |      |
| T <sub>ON_LOCK</sub>     | Lock detect time                    |                                                 |     | 0.3 |     | S    |
| T <sub>OFF_LOCK</sub>    | Lock release time                   |                                                 |     | 5   |     | S    |
| CURRENT LIN              |                                     |                                                 |     |     |     |      |
| I <sub>LIMIT</sub>       | Soft current limit value            |                                                 |     | 500 |     | mA   |
| SHORT CIRCU              | JIT CURRENT PROTECTION [ILIMIT [2:0 | 0] = 4                                          |     |     |     |      |
| I <sub>SHT</sub>         | Short circuit current protection    |                                                 |     | 1.8 |     | А    |
| THERMAL SH               | UTDOWN                              |                                                 |     |     |     |      |
| T <sub>SD</sub>          | Thermal shutdown temperature        |                                                 |     | 160 |     | °C   |
|                          | Thermal shutdown hysteresis         |                                                 |     | 10  |     | °C   |



# 6.6 Typical Characteristics



Figure 1. R<sub>DS(ON)</sub> vs Power Supply at 25°C



# 7 Detailed Description

# 7.1 Overview

The DRV10963 device is a three phase sensor-less motor driver with integrated power MOSFETs. It is specifically designed for high efficiency, low noise and low external component count motor drive applications. The proprietary sensor-less window-less 180° sinusoidal control scheme provides ultra-quiet motor operation by keeping electrically induced torque ripple small.

Upon start-up, the DRV10963 device will spin the motor in the direction indicated by the FR input pin. The DRV10963 device will operate a three phase BLDC motor using a sinusoidal control scheme. The magnitude of the applied sinusoidal phase voltages is determined by the duty cycle of the PWM pin. As the motor spins, the DRV10963 device provides the speed information at the FG pin.

The DRV10963 device contains an intelligent lock detect function. In the case where the motor is stalled by an external force, the system will detect the lock condition and will take steps to protect itself as well as the motor. The operation of the lock detect circuit is described in detail in *Lock Detection*.

The DRV10963 device also contains several internal protection circuits such as overcurrent protection, overvoltage protection, and overtemperature protection.

# 7.2 Functional Block Diagram





(1)

# 7.3 Feature Description

# 7.3.1 Speed Input and Control

The DRV10963 provides 3-phase 25-kHz PWM outputs which have an average value of sinusoidal waveforms from phase to phase. When any phase is measured with reference to ground, the waveform observed will be a PWM encoded sinusoid coupled with 3rd order harmonics as shown in Figure 2. This encoding scheme simplifies the driver requirements because there will always be one phase output that is equal to zero.



PWM Encoded Phase Output and the Average Value

Figure 2. Sinusoidal Phase Encoding Used in DRV10963

The output amplitude is determined by the supply voltage (VCC) and the commanded PWM duty cycle (PWM) as described in Equation 1 and illustrated in Figure 3. The maximum amplitude is applied when the commanded PWM duty cycle is 100%.

 $Vph_{pk} = PWMdc \times VCC$ 



Figure 3. Output Voltage Amplitude Adjustment

The motor speed is controlled indirectly by using the PWM command to control the amplitude of the phase voltages which are applied to the motor.

The duty cycle of PWM input is converted into a 9 bit digital number (from 0 to 511). The control resolution is  $1/512 \approx 0.2\%$ . The duty cycle analyzer implements a first order transfer function between the input duty cycle and the 9 bits digital number. This is illustrated in Figure 4, where  $\tau=80$  ms.



# Feature Description (continued)



Figure 4. PWM Command Input Controls the Output Peak Amplitude



Figure 5. Example of PWM Command Input Controlling the Output

The transfer function between the PWM commanded duty cycle and the output peak amplitude is adjustable in the DRV10963 device. The output peak amplitude is described by Equation 1 when PWMcommand > minimum operation duty cycle. The minimum operation duty cycle can be set to either 13%, 10%, 5% or no limit by OTP setting (MINOP\_DC[1:0]). Table 1 shows the optional settings for the minimum operation duty cycle. When the PWM commanded duty cycle is lower than minimum operation duty cycle and higher than 1.5%, the output will be controlled at the minimum operation duty cycle. When the input duty cycle is lower than 1.5%, the DRV10963 device will not drive the output, and enters the standby mode. This is illustrated in Figure 6.



Table 1. Minimum Operation Duty Cycle

Figure 6. Speed Control Transfer Function

# 7.3.2 Spin up Settings

DRV10963 starts the motor using a procedure which is illustrated in Figure 7.

The motor start profile includes device configurable options for open loop to close loop transition threshold  $(H_{Offth})$ , align time  $(T_{Align})$ , and accelerate rate  $(R_{Acc})$ .

**ISTRUMENTS** 

FXAS

To align the rotor to the commutation logic the DRV10963 applies an x% duty cycle on phases V and W while holding phase U at GND. This condition is maintained for TAlign seconds. The x% value is determined by the VCC voltage (as shown in Table 2) to maintain sufficient driving torque over a wide range of supply voltages.





| VCC VOLTAGE                 | DUTY CYCLE DURING ALIGN<br>AND OPEN LOOP (X)% |
|-----------------------------|-----------------------------------------------|
| 5.25 to approximately 6 V   | 43%                                           |
| 4.5 to approximately 5.25 V | 50%                                           |
| 3.75 to approximately 4.5 V | 60%                                           |
| 3 to approximately 3.75 V   | 75%                                           |
| <3                          | 100%                                          |

| Table 2. | Align a | and Oper | n Loop | Duty | Cycle |
|----------|---------|----------|--------|------|-------|
|----------|---------|----------|--------|------|-------|

When the align phase completes, the motor is accelerated by applying sinusoidal phase voltages with peak magnitudes as illustrated in Table 2 and stepping through the commutation sequence at an increasing rate described by  $R_{Acc}$  until the rate of commutation reaches  $H_{Offth}$  Hz. When this threshold is reached, the DRV10963 switches to closed loop mode where the commutation drive sequence is determined by the internal control algorithm and the applied voltage is determined by the PWM commanded duty cycle input. The open loop to close loop transition threshold ( $H_{Offth}$ ), align time ( $T_{Align}$ ), and the accelerate rate ( $R_{Acc}$ ) are device configurable through OTP settings ( $HO_TH[3:0]$ , TARA\_TH[3:0]).



Figure 8. DRV10963 Start-up Profile

The selection of handoff threshold ( $H_{Offth}$ ) can be determined by experimental testing. The goal is to choose a handoff threshold that is as low as possible and allows the motor to smoothly and reliably transition between the open loop acceleration and the closed loop acceleration. Normally higher speed motors (maximum speed) require a higher handoff threshold because higher speed motors have lower Kt and as a result lower BEMF. Table 3 shows the configurable settings for the handoff threshold. Maximum speed in electrical Hz are shown as a guide to assist in identifying the appropriate handoff speed for a particular application.



| MAXIMUM SPEED (Hz)       | H <sub>Offth</sub> (Hz) | HO_TH [3:0] |
|--------------------------|-------------------------|-------------|
| <100                     | 12.5                    | 1           |
| 100 to approximately 150 | 25                      | 2           |
| 150 to approximately 200 | 37.5                    | 3           |
| 200 to approximately 250 | 50                      | 4           |
| 250 to approximately 300 | 62.5                    | 5           |
| 300 to approximately 350 | 75                      | 6           |
| 350 to approximately 400 | 87.5                    | 7           |
| 400 to approximately 450 | 100                     | 8           |
| 450 to approximately 500 | 112.5                   | 9           |
| 500 to approximately 560 | 125                     | A           |
| 560 to approximately 620 | 137.5                   | В           |
| 620 to approximately 700 | 150                     | С           |
| 700 to approximately 800 | 162.5                   | D           |
| 800 to approximately 900 | 175                     | E           |
| >900                     | 187.5                   | F           |

 Table 3. Motor Handoff Speed Threshold Options

The selection of align time ( $T_{Align}$ ) and accelerate rate ( $R_{Acc}$ ) can also be determined by experimental testing. Motors with higher inertia typically require a longer align time and slower accelerate rate while motors with low inertia typically require a shorter align time and a faster accelerate rate. System tradeoffs should be done to optimize start up reliability versus spin up time. TI recommends starting with choosing the less aggressive settings (slow  $R_{Acc}$  and large  $T_{Align}$ ) to sacrifice the spin up time in favor of highest success rate. Once the system is verified to work reliably the more aggressive settings (higher  $R_{Acc}$  and smaller  $T_{Align}$ ) can be used to decrease the spin up time while carefully monitoring the success rate.

Table 4 shows the configurable settings for  $T_{Align}$  and  $R_{Acc}$ .

# Table 4. Motor Alignment and Accelerate Options

| TAlign (ms) | RAcc (Hz/s) | TARA_TH[3:0] |
|-------------|-------------|--------------|
| 40          | 150         | 1            |
| 80          | 140         | 2            |
| 120         | 130         | 3            |
| 160         | 120         | 4            |
| 200         | 110         | 5            |
| 240         | 100         | 6            |
| 280         | 90          | 7            |
| 320         | 80          | 8            |
| 360         | 70          | 9            |
| 400         | 60          | A            |
| 440         | 50          | В            |
| 480         | 40          | C            |
| 520         | 30          | D            |
| 560         | 20          | E            |
| 600         | 10          | F            |

# 7.3.3 Motor Direction Change

The DRV10963 can be easily configured to drive the motor in either direction by setting the input on the FR (Forward Reverse) pin to a logic 1 or logic 0 state. The direction of commutation as described by the commutation sequence is illustrated in Table 5.

#### Copyright © 2013–2015, Texas Instruments Incorporated

**ISTRUMENTS** 

FXAS

### Table 5. Motor Direction Phase Sequencing

|                 | FR = 10 | FR = 01 |
|-----------------|---------|---------|
| Motor direction | U->V->W | U->W->V |

## 7.3.4 Motor Frequency Feedback (FG)

During operation of the DRV10963 device, the FG pin provides an indication of the speed of the motor. The output provided on this pin can be configured by use of an OTP setting (FGOPT) and by applying a logic signal to the FGS pin. The configuration of this output is defined in Table 6.

### Table 6. FG Motor Status Speed Indicator Configuration

| MOTOR CONDITION       | (FGS = 1)                         | FGOPT=1,(FGS = 0)    | FGOPT=0,(FGS = 0)    |
|-----------------------|-----------------------------------|----------------------|----------------------|
| DRV10963xxDSNR Normal | Toggles once per electrical cycle | Toggles once every 2 | Toggles once every 3 |
| Operation             |                                   | electrical cycles    | electrical cycles    |

As seen in Table 6, the FG pin can be configured to toggle either once per electrical cycle, once per 2 electrical cycles or once per every 3 electrical cycles. Using this information and the number of pole pairs in the motor, the mechanical speed of the motor can be determined.

The formula to determine the speed of the motor is:

| If FGS = 1, RPM = (FREQFG $\times$ 60)/ number of pole pairs           | (2) |
|------------------------------------------------------------------------|-----|
| If FGS = 0, FGOPT=1, RPM = (FREQFG $\times$ 120)/ number of pole pairs | (3) |
|                                                                        |     |
| If FGS = 0, FGOPT=0, RPM = (FREQFG $\times$ 180)/ number of pole pairs | (4) |

The FG pin has built in short circuit protection, which limits the current in the event that the pin is shorted to VCC. The current will be limited to  $I_{SC-FG}$ .

### 7.3.5 Lock Detection

or

When the motor is locked by some external condition the DRV10963 will detect the lock condition and will take action to protect the motor and the device. The lock condition must be properly detected whether it occurs as a result of a slowly increasing load or a sudden shock.

The DRV10963 reacts to lock conditions by stopping the motor drive. To stop driving the motor the phase outputs are placed into a high impedance state. To prevent the current which is flowing in the motor from being returned to the power supply (VCC) the DRV10963 uses an **ANTI VOLTAGE SURGE** feature. This feature is described in a following section. After successfully transitioning into a high impedance state as the result of a lock condition the DRV10963 will attempt to restart the motor after  $T_{OFF LOCK}$  seconds.

The DRV10963 has a comprehensive lock detect function which includes 5 different lock detect schemes. Each of these schemes detects a particular condition of lock as illustrated in Figure 9.



# Figure 9. Lock Detect

The behavior of each lock detect scheme is described in the following sections.



### 7.3.5.1 Lock1: Frequency Overflow

For most applications the maximum electrical frequency of the motor will be less than 3 kHz. If the motor is stopped then the BEMF voltage will be zero. Under this condition, when the DRV10963 device is in the closed loop mode, the sensor less control algorithm will continue to accelerate the electrical commutation rate even though the motor is not spinning. A lock condition is triggered if the electrical frequency exceeds 3 kHz.

### 7.3.5.2 Lock2: BEMF Abnormal

For any specific motor, the integrated value of BEMF during half of an electronic cycle will be a constant as illustrated by the shaded green area in Figure 10. This is true regardless of whether the motor runs fast or slow. The DRV10963 monitors this value and uses it as a criterion to determine if the motor is in a lock condition.

The DRV10963 uses the integrated BEMF to determine the Kt value of the motor during the initial motor start. Based on this measurement a range of acceptable Kt values is established. This range is referred to as Kt\_low and Kt\_high. During closed loop motor operation the Ktc value is continuously updated. If the calculated Ktc goes beyond the acceptable range a lock condition is triggered. This is illustrated in Figure 11.



Figure 10. BEMF Integration



Figure 11. Abnormal Kt Lock Detect

# 7.3.5.3 Lock3: Speed Abnormal

If the motor is in normal operation the motor BEMF will always be less than the voltage applied to the phase. The DRV10963 sensorless control algorithm is continuously updating the value of the motor BEMF based on the speed of the motor and the motor Kt as shown in Figure 12. If the calculated value for motor BEMF is higher than the applied voltage (U) for a certain period of time (TON\_LOCK) then there is an error in the system. The calculated value for motor BEMF is wrong or the motor is out of phase with the commutation logic. When this condition is detected a lock detect is triggered.



Figure 12. BEMF Monitoring

#### DRV10963 SLAS955A – MARCH 2013–REVISED JULY 2015



# 7.3.5.4 Open Loop Stuck

This lock condition is active when the DRV10963 device is operating in the open loop mode. When the open loop commutation rate becomes higher than the open to closed loop threshold (H<sub>Offth</sub> - see Figure 8) and the zero cross is not detected for the time corresponding to 2 electrical cycles then this is an indication that the motor is not moving. Under this condition the open loop stuck lock condition will be triggered.

# 7.3.6 Soft Current Limit

The current limit function provides active protection for preventing damage as a result of high current. The soft current limit does not use direct current measurement for protection, but rather, uses the measured motor resistance (Rm) and motor velocity constant (Kt) to limit the voltage applied to the phase (U) such that the current does not exceed the limit value (ILIMIT). This is illustrated in Figure 13 based on the calculation shown in Equation 5.

The soft limit is only active when in normal closed loop mode and does not result in a fault condition nor does it result in the motor being stopped. The soft current limit is typically useful for limiting the current that results from heavy loading during motor acceleration.



Figure 13. Current Limit

 $U_{\text{LIMIT}} = I_{\text{LIMIT}} \times R_m + \text{Speed} \times \text{Kt}$ 

I<sub>LIMIT</sub> is configured by OTP setting (ILIMIT [2:0]) according to Table 7.

(5)

# NOTE

The soft current limit calculation is not correct if the motor is out of phase with the commutation control logic (locked rotor). The soft current limit will not be effective under this condition.

| I <sub>LIMIT</sub> [2:0] | I <sub>LIMIT</sub> |  |  |  |  |  |  |  |
|--------------------------|--------------------|--|--|--|--|--|--|--|
| 0                        | No current limit   |  |  |  |  |  |  |  |
| 1                        | 125 mA             |  |  |  |  |  |  |  |
| 2                        | 250 mA             |  |  |  |  |  |  |  |
| 3                        | 375 mA             |  |  |  |  |  |  |  |
| 4                        | 500 mA             |  |  |  |  |  |  |  |
| 5                        | 625 mA             |  |  |  |  |  |  |  |
| 6                        | 750 mA             |  |  |  |  |  |  |  |
| 7                        | 875 mA             |  |  |  |  |  |  |  |

# Table 7. ILIMIT Settings

#### 7.3.7 Short Circuit Current Protection

The short circuit current protection function shuts off drive to the motor by placing the motor phases into a high impedance state if the current in any motor phase exceeds the short circuit protection limit  $I_{SHT}$ . The DRV10963 device will go through the initialization sequence and will attempt to restart the motor after the short circuit condition is removed. This function is intended to protect the device and the motor from catastrophic failure when subjected to a short circuit condition.



# 7.3.8 Anti-Voltage Surge (AVS)

Under normal operation the DRV10963 acts to transfer energy from the power supply to the motor to generate torque, which results in angular rotation of the motor. Under certain conditions, however, energy which is stored in the motor in the form of inductive energy or angular momentum (mechanical energy) can be returned to the power supply. This can happen whenever the output voltage is quickly interrupted or whenever the voltage applied to the motor becomes less than the BEMF voltage generated by the motor. The energy which is returned to the supply can cause the supply voltage to increase. This condition is referred to as voltage surge.

The DRV10963 includes an anti-voltage-surge (AVS) feature which prevents energy from being transferred from the motor to the power supply. This feature helps to protect the DRV10963 as well as any other components that are connected to the power supply (VCC).

# 7.3.8.1 Protecting Against the Return of Mechanical Energy

Mechanical energy is typically returned to the power supply when the speed command is abruptly decreased. If the voltage applied to the phase becomes less than the BEMF voltage then the motor will work as a generator and current will flow from the motor back to VCC. This is illustrated in Figure 14. To prevent this from happening, the DRV10963 buffers the speed command value and limits the rate at which it is able to change. The AVS function acts to ensure that the effective output amplitude (U) is maintained to be larger than the BEMF voltage. This prevents current from becoming less than zero. The value of BEMF used to perform this function is calculated by the motor Kt and the motor speed.



Figure 14. Mechanical AVS

# 7.3.8.2 Protecting Against the Return of Inductive Energy

When the DRV10963 suddenly stops driving the motor, the current which is flowing in the motor's inductance will continue to flow. It flows through the intrinsic body diodes in the mosfets and charges VCC. An example of this behavior is illustrated by the two pictures in the top half of Figure 15. When the driver is active, the current flows from S1 to the motor and then to S6 and is returned to ground. When the driver is placed into a high impedance (tri-state) mode, the current goes flows from ground through the body diode of S2 to the motor and then through the body diode of S5 to VCC. The current will continue to flow through the motor's inductance in this direction until the inductive energy is dissipated.



Figure 15. Inductive AVS

DRV10963 SLAS955A – MARCH 2013– REVISED JULY 2015



The lower two pictures in Figure 14 illustrate how the AVS circuit in the DRV10963 device prevents this energy from being returned to the supply. When the AVS condition is detected the DRV10963 device will act to turn on the low side device designated as S6. This allows the current flowing in the motor inductance to be returned to ground instead of being directed to the VCC supply voltage.

### 7.3.9 Control Advance Angle

To achieve the best efficiency it is often desirable to control the drive state of the motor so that the motor's phase current is aligned with the motor's BEMF voltage.

To align the motor's phase current with the motor's BEMF voltage the inductive effect of the motor must be considered. The voltage applied to the motor should be applied in advance of the motor's BEMF voltage. This is illustrated in Figure 16. The DRV10963 provides configuration bits (CTRL\_ANG[4:0]) for controlling the time (Tadv) between the driving voltage and BEMF. For motors with salient pole structures, aligning the motor BEMF voltage with the motor current may not achieve the best efficiency. In these applications the timing advance should be adjusted accordingly. This can be accomplished by operating the system at constant speed and load conditions and by adjusting the Tadv until the minimum current is achieved.



Figure 16. DRV10963 Advance Angle Control

| CTRL_ANG[4:0] | Tadv      |
|---------------|-----------|
| 0             | 0         |
| 1             | 20 µs     |
| 2             | 40 µs     |
| 3             | 60 µs     |
| n             | n × 20 μs |
| 6             | 120 µs    |
| 8             | 160 µs    |
| 31            | 620 µs    |

### Table 8. Control Advance Angle Settings

# 7.3.10 Overtemperature Protection

The DRV10963 contains a thermal shut down function which disables motor operation when the device junction temperature has exceeded  $T_{SD}$ . Motor operation will resume when the junction temperature becomes lower than  $T_{SD}$  -  $T_{SD_{-}HYS}$ .

# 7.3.11 Undervoltage Protection

The DRV10963 contains an undervoltage lockout feature, which prevents motor operation whenever the supply voltage (VCC) becomes too low. Upon power up, the DRV10963 will operate once VCC rises above  $V_{UVLO_{-H}}$ . The DRV10963 will continue to operate until VCC falls below  $V_{UVLO_{-L}}$ .

# 7.3.12 OTP Configuration

The DRV10963 features OTP (one time programmable) bits to allow for flexible configuration of the device in order for optimization over a wide range of applications. Selection of various OTP options is described throughout this specification. The DRV10963JJ, DRV10963JM, DRV10963JU, and DRV10963JA parts listed in Table 10 are configured at the factory based on popular OTP settings for several different applications. TI provides EVM hardware along with a special GUI and a Motor System Tuning Guide which provides detailed instructions for determining the right part for your application. If your application requires settings not provided in



any of the DRV10963Jx parts then the DRV10963P part can be used. The DRV10963P part provides blank OTP settings that can be configured for optimal performance in your application. The TI provided EVM and GUI will allow you to configure the OTP settings. Consult your TI representative if your application requires settings that are not available in the DRV10963Jx configurations described and if you are unable to use the DRV10963P option. The OTP bits used to configure the various part revisions are shown for reference in Table 10.

| OTP BIT NAMES | DESCRIPTION                          | REFERENCE TO                     |
|---------------|--------------------------------------|----------------------------------|
| MINOP_DC[1:0] | Minimum<br>operational duty<br>cycle | Figure 6                         |
| SLEEP_EN      | Sleep mode enable                    | Standby Mode and Sleep<br>Mode   |
| TARA_TH[3:0]  | Start-up time and accelerate setting | Spin up Settings                 |
| HO_TH[3:0]    | Openloop to closed loop threshold.   | Spin up Settings                 |
| ILIMIT[2:0]   | Current limit setting.               | Table 7                          |
| CTRL_ANG[4:0] | Control advance angle.               | Table 8                          |
| FGOPT         | FG output option.                    | Motor Frequency Feedback<br>(FG) |

# **Table 9. OTP Configuration Bits**

 Table 10. The OTP Setting of the Factory Configured Parts

|            | MINOP_DC<br>[1:0] | SLEEP_EN | TARA_TH [3:0] | HO_TH [3:0] | ILIMIT [2:0] | CTRL_ANG<br>[4:0] | FGOPT |
|------------|-------------------|----------|---------------|-------------|--------------|-------------------|-------|
| DRV10963JJ | 2                 | 1        | 7             | 8           | 4            | 6                 | 0     |
| DRV10963JM | 2                 | 1        | E             | 4           | 4            | 6                 | 1     |
| DRV10963JU | 2                 | 1        | С             | 7           | 4            | 6                 | 0     |
| DRV10963JA | 2                 | 1        | 7             | 8           | 4            | 8                 | 0     |
| DRV10963P  | 0                 | 0        | 0             | 0           | 0            | 0                 | 0     |

# 7.4 Device Functional Modes

# 7.4.1 Standby Mode and Sleep Mode

When the PWM commanded duty cycle input is lower than 1.5%, the phase outputs will be put into a high impedance state. The device will stop driving the motor. The device logic is still active during standby mode and the DRV10963 device will consume current as specified by  $I_{VCC}$ .

When the PWM commanded duty cycle input is driven to 0% (less than VIL\_PWM for at least  $T_{SLEEP}$  time), the DRV10963 device will enter a low power sleep mode. In sleep mode, most of the circuitry in the device will be disabled to minimize the system current. The current consumption in this state is specified by  $I_{VCC SLEEP}$ .

The device will remain in sleep mode until either the PWM commanded duty cycle input is driven to a logic high (higher than  $V_{IH_PWM}$ ) or the PWM input pin is allowed to float. If the input is allowed to float an internal pullup resistor will raise the voltage to a logic high level.

Recovering from sleep mode is treated the same as power on condition as illustrated in Figure 7.

As part of the device initialization the motor resistance value and the motor Kt value are measured during the initial motor spin up as shown in Figure 7. Whenever the part is executing the initialization sequence it is important to note that the values determined by any previous spin up cycles no longer exist. In order for the motor resistance value and the motor Kt value to be properly initialized the system should be allowed to come to a complete stop before the next restart attempt.



# **Device Functional Modes (continued)**

Sleep mode can be disabled by OTP setting (SLEEP\_EN). In this condition, the motor resistance value and the motor Kt value are preserved and the motor can reliably spin up without coming to a complete stop. This feature is referred to as the 're-synchronize' function. If the 're-synchronize' function is required the sleep mode cannot be used.



# 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

DRV10963 is used in sensorless 3-phase BLDC motor control. The driver provides a high performance, high reliability, flexible and simple solution for compute fan applications. The following design shows a common application of the DRV10963.

# 8.2 Typical Application



Figure 17. Typical Application Schematic

# 8.2.1 Design Requirements

Table 11 lists several key motor characteristics and recommended ranges which the DRV10963 is capable of driving. However, that does not necessarily mean motors outside these boundaries cannot be driven by DRV10963.

Recommended ranges listed in Table 11 can serve as a general guideline to quickly decide whether DRV10963 is a good fit for an application. Motor performance is not ensured for all uses.

| Table 11. Key Motor Characteristics and Recommended R | anges |
|-------------------------------------------------------|-------|
|-------------------------------------------------------|-------|

|                      | Rm (Ω)   | Lm (µH)    | Kt (mV/Hz) | f <sub>FG_max</sub> (Hz) |
|----------------------|----------|------------|------------|--------------------------|
| Recommended<br>Value | 2.5 ~ 36 | 50 ~ 10000 | 1 ~ 100    | 1300                     |



- Rm Motor phase resistance between phase to phase;
- Lm Motor phase to phase inductance between phase to phase;
- Kt Motor BEMF constant from phase to center tape;
- $f_{FG_{max}}$  Maximum electrical frequency. Maximum motor speed can be calculated from:
- If FGS = 1, RPM = (f<sub>FG max</sub> × 60)/ number of pole pairs
- If FGS = 0, RPM =  $(f_{FG max} \times 120)$ / number of pole pairs

# 8.2.2 Detailed Design Procedure

- 1. Refer to Design Requirements and make sure your system meets the recommended application range.
- 2. Refer to the DRV10963 Tuning Guide and measure the motor parameters.

3. Refer to the DRV10963 Tuning Guide. Configure the parameters using DRV10963 GUI, and optimize the motor operation. The Tuning Guide takes the user through all the configurations step by step, including: start-up operation, closed-loop operation, current control, initial positioning, lock detection, and anti-voltage surge.

- 4. Build your hardware based on Layout Guidelines.
- 5. Connect the device into system and validate your system solution

# 8.2.3 Application Curves





DRV10963

SLAS955A - MARCH 2013 - REVISED JULY 2015





# 9 Power Supply Recommendations

The DRV10963 is designed to operate from an input voltage supply, V(VCC), range from 2.1 and 5.5 V. The user must place a 2.2-µF ceramic capacitor rated for VCC as close as possible to the VCC and GND pin.

# 10 Layout

# **10.1 Layout Guidelines**

The package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI application report, *PowerPAD<sup>™</sup>* Thermally Enhanced *Package* (SLMA002), and TI application brief, *PowerPAD<sup>™</sup>* Made Easy (SLMA004), available at www.ti.com. In general, the more copper area that can be provided, the more power can be dissipated.

# **10.2 Layout Example**



Figure 22. DRV10963 Layout Example



# **11** Device and Documentation Support

# **11.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

# 11.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

# 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| DRV10963DSNR     | ACTIVE        | SON          | DSN                | 10   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 10963B                  | Samples |
| DRV10963JJDSNT   | ACTIVE        | SON          | DSN                | 10   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 963JJ                   | Samples |
| DRV10963JUDSNR   | ACTIVE        | SON          | DSN                | 10   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 963JU                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV10963DSNR                | SON             | DSN                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 0.8        | 8.0        | 12.0      | Q2               |
| DRV10963JJDSNT              | SON             | DSN                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 0.8        | 8.0        | 12.0      | Q2               |
| DRV10963JUDSNR              | SON             | DSN                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 0.8        | 8.0        | 12.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

20-Apr-2023



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV10963DSNR   | SON          | DSN             | 10   | 3000 | 346.0       | 346.0      | 33.0        |
| DRV10963JJDSNT | SON          | DSN             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| DRV10963JUDSNR | SON          | DSN             | 10   | 3000 | 346.0       | 346.0      | 33.0        |

# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



PLASTIC QUAD FLATPACK NO-LEAD

# THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. 1 5 Exposed Thermal Pad $1,65\pm0,10$ 6 10 $2.38\pm0.10-$ Bottom View Exposed Thermal Pad Dimensions

4209076-3/D 04/11

NOTES:

A. All linear dimensions are in millimeters

DSN (S-PDSO-N10)





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated