www.ti.com

## 11.3 Gbps Limiting Transimpedance Amplifier With RSSI

Check for Samples: ONET8501T

## **FEATURES**

- · 10 GHz Bandwidth
- 7 kΩ Differential Small Signal Transimpedance
- 2.5 mA<sub>PP</sub> Input Overload Current
- Received Signal Strength Indication (RSSI)
- · 100mW Typical Power Dissipation
- CML Data Outputs With On-Chip 50 $\Omega$  Back-Termination
- On Chip Supply Filter Capacitor
- Single 3.3V Supply
- Die Size: 940 × 1195 μm

#### **APPLICATIONS**

- SONET OC-192
- · SFP+ Optical Receivers
- 10x Fibre Channel Optical Receivers
- 10G Ethernet Receivers
- PIN Preamplifier-Receivers
- APD Preamplifier Receivers

## **DESCRIPTION**

The ONET8501T is a high-speed, high gain, limiting transimpedance amplifier used in optical receivers with data rates up to 12.5Gbps. It features low input referred noise, 10GHz bandwidth,  $7k\Omega$  small signal transimpedance, and a received signal strength indicator (RSSI).

The ONET8501T is available in die form, includes an on-chip  $V_{CC}$  bypass capacitor and is optimized for packaging in a TO can.

The ONET8501T requires a single 3.3V ±10% supply and its power efficient design typically dissipates less than 105mW. The device is characterized for operation from –40°C to 100°C case (IC back side) temperature.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **BLOCK DIAGRAM**

A simplified block diagram of the ONET8501T is shown in Figure 1.

The ONET8501T consists of the signal path, supply filters, a control block for dc input bias, automatic gain control (AGC) and received signal strength indication (RSSI). The RSSI provides the bias for the TIA stage and the control for the AGC.

The signal path consists of a transimpedance amplifier stage, a voltage amplifier, and a CML output buffer. The on-chip filter circuit provides a filtered  $V_{CC}$  for the PIN photodiode and for the transimpedance amplifier.

The DC input bias circuit and automatic gain control use internal low pass filters to cancel the dc current on the input and to adjust the transimpedance amplifier gain. Furthermore, circuitry to monitor the received signal strength is provided.



Figure 1. Simplified Block Diagram of the ONET8501T



## **BOND PAD ASSIGNMENT**

The ONET8501T is available in die form. The locations of the bondpads are shown in Figure 2.



Figure 2. Bond Pad Assignment of ONET8501T

## **PIN FUNCTIONS**

| PIN     | 1              | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO.            |                  |                                                                                                                                                                                                                                                                                                                                                                                                          |
| GND     | 4, 8,<br>13–19 | Supply           | Circuit ground. All GND pads are connected on die. Bonding all pads is optional; however, for optimum performance a good ground connection is mandatory.                                                                                                                                                                                                                                                 |
| OUT+    | 1              | Analog output    | Non-inverted CML data output. On-chip $50\Omega$ back-terminated to $V_{\text{CC}}$ .                                                                                                                                                                                                                                                                                                                    |
| VCC_OUT | 2              | Supply           | 2.97V–3.63V supply voltage for the voltage and CML amplifiers.                                                                                                                                                                                                                                                                                                                                           |
| VCC_IN  | 3              | Supply           | 2.97V–3.63V supply voltage for input TIA stage.                                                                                                                                                                                                                                                                                                                                                          |
| FILTER  | 5, 7           | Analog           | Bias voltage for photodiode cathode. These pads are internally connected to an $220\Omega$ resistor to $V_{CC}$ and a filter capacitor to ground (GND).                                                                                                                                                                                                                                                  |
| IN      | 6              | Analog input     | Data input to TIA (photodiode anode).                                                                                                                                                                                                                                                                                                                                                                    |
| RSSI_EB | 10             | Analog<br>output | Optional use when operated with external PD bias (e.g. APD). Analog output current proportional to the input data amplitude. Indicates the strength of the received signal (RSSI). Connected to an external resistor to ground (GND). For proper operation, ensure that the voltage at the RSSI pad does not exceed $V_{\rm CC} = 0.65V$ . If the RSSI feature is not used this pad should be left open. |
| RSSI_IB | 9              | Analog<br>output | Analog output current proportional to the input data amplitude. Indicates the strength of the received signal (RSSI) if the photo diode is biased from the TIA. Connected to an external resistor to ground (GND). For proper operation, ensure that the voltage at the RSSI pad does not exceed $V_{CC}$ – 0.65V. If the RSSI feature is not used this pad should be left open.                         |
| OUT-    | 12             | Analog output    | Inverted CML data output. On-chip $50\Omega$ back-terminated to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                               |



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|       |                                                              | VALUE       | UNIT     |
|-------|--------------------------------------------------------------|-------------|----------|
| V     | Supply voltage (2) at VCC_IN, VCC_OUT                        | -0.3 to 4.0 | V        |
| VI    | Voltage at FILTER1, FILTER2, OUT+, OUT-, RSSI_IB, RSSI_EB(2) | -0.3 to 4.0 | V        |
|       | Current into IN                                              | -0.7 to 3.5 | mA       |
| il    | Current into FILTER1, FILTER2                                | -8 to 8     | mA       |
| Io    | Continuous current at outputs at OUT+, OUT-                  | -8 to 8     | mA       |
|       | ESD rating at all pins except input IN, RSSI_IB, and RSSI_EB | 2           | kV (HBM) |
| ESD   | ESD rating at RSSI_IB and RSSI_EB                            | 1           | kV(HBM)  |
|       | ESD rating at input IN                                       | 0.5         | kV(HBM)  |
| $T_J$ | Maximum junction temperature                                 | 125         | °C       |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

|                | PARAMETER                                | CONDITIONS | MIN  | TYP | MAX                | UNIT     |
|----------------|------------------------------------------|------------|------|-----|--------------------|----------|
| $V_{CC}$       | Supply voltage                           |            | 2.97 | 3.3 | 3.63               | <b>V</b> |
| T <sub>A</sub> | Operating backside die temperature       |            | -40  |     | 100 <sup>(1)</sup> | Ĵ        |
| L              | Wire-bond inductor at pins FILTER and IN |            |      | 0.3 | 0.5                | nΗ       |
| $C_{PD}$       | Photodiode Capacitance                   |            |      | 0.2 |                    | pF       |

<sup>(1) 105°</sup>C maximum junction temperature

#### DC ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted). Typical values are at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ 

|                       | PARAMETER                    | CONDITIONS                                            | MIN  | TYP  | MAX               | UNIT |
|-----------------------|------------------------------|-------------------------------------------------------|------|------|-------------------|------|
| $V_{CC}$              | Supply voltage               |                                                       | 2.97 | 3.3  | 3.63              | V    |
|                       | Commission                   | Input current I <sub>IN</sub> < 1500 μA <sub>PP</sub> | 21   | 28   | 41 <sup>(1)</sup> | 4    |
| ICC                   | Supply current               | Input current I <sub>IN</sub> < 2500 μA <sub>PP</sub> |      |      | 44 <sup>(1)</sup> | mA   |
| V <sub>IN</sub>       | Input bias voltage           |                                                       | 0.75 | 0.85 | 0.98              | V    |
| R <sub>(OUT)</sub>    | Output resistance            | Single-ended to V <sub>CC</sub>                       | 40   | 50   | 60                | Ω    |
| R <sub>(FILTER)</sub> | Photodiode filter resistance |                                                       |      | 220  |                   | Ω    |

(1) Including RSSI current

<sup>(2)</sup> All voltage values are with respect to network ground terminal.



#### **AC ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted). Typical values are at  $V_{CC} = +3.3$  V and  $T_A = 25$ °C

|                        | PARAMETER                                               | CONDITIONS                                                                                            | MIN   | TYP   | MAX    | UNIT             |
|------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------|-------|--------|------------------|
| Z                      | Small signal transimpedance                             | Differential output; Input current I <sub>IN</sub> = 20 μA <sub>PP</sub>                              | 5,000 | 7,000 | 10,000 | Ω                |
| f <sub>(HSS,3dB)</sub> | Small signal bandwidth                                  | $i_{IN} = 16 \mu A_{PP}$ (1)                                                                          | 7     | 10    |        | GHz              |
| f <sub>(L,3dB)</sub>   | Low frequency –3 dB bandwidth                           | 16 μA < I <sub>IN</sub> < 2000 μA <sub>PP</sub>                                                       |       | 30    | 100    | kHz              |
| i <sub>(N,IN)</sub>    | Input referred RMS noise                                | 10 GHz bandwidth <sup>(2)</sup>                                                                       |       | 0.9   | 1.6    | μΑ               |
| S <sub>(US)</sub>      | Unstressed sensitivity                                  | 10.3125 Gbps, PRBS31 pattern,<br>850 nm, BER 10 <sup>-12</sup>                                        |       | -14   |        | dBm              |
| D                      | Deterministic litter                                    | 16 $\mu$ A <sub>PP</sub> < I <sub>IN</sub> < 500 $\mu$ A <sub>PP</sub> (10.3125 Gbps, PRBS31 pattern) |       | 6     | 11     |                  |
| DJ                     | Deterministic jitter                                    | i00 μA <sub>PP</sub> < I <sub>IN</sub> < 2000 μA <sub>PP</sub><br>10.3125 Gbps, PRBS31 pattern)       |       |       | 13     | ps <sub>PP</sub> |
| $D_{J(OL)}$            | Overload deterministic jitter                           | 2000 μA <sub>PP</sub> < I <sub>IN</sub> < 2500 μA <sub>PP</sub><br>(K28.5 pattern)                    |       | 6     | 15     | ps <sub>PP</sub> |
| $V_{OUT,D,MAX}$        | Maximum differential output voltage                     | Input current I <sub>IN</sub> = 200 μA <sub>PP</sub>                                                  | 240   | 280   | 350    | $mV_{PP}$        |
| A <sub>RSSI_IB</sub>   | RSSI gain internal bias                                 | Resistive load to GND <sup>(3)</sup>                                                                  | 0.48  | 0.5   | 0.52   | A/A              |
|                        | RSSI internal bias output offset current (no light) (4) |                                                                                                       | 3.5   | 10    | 16     | μA               |
| A <sub>RSSI_EB</sub>   | RSSI gain external bias                                 | Resistive load to GND <sup>(3)</sup>                                                                  | 0.43  |       | 0.6    | A/A              |
|                        | RSSI external bias output offset current (no light)     |                                                                                                       |       | 25    |        | μΑ               |
| PSNR                   | Power supply noise rejection                            | F < 10 MHz <sup>(5)</sup> , supply filtering according to SFF8431                                     |       | -15   |        | dB               |

<sup>(1)</sup> The small signal bandwidth is specified over process corners, temperature, and supply voltage variation. The assumed photodiode capacitance is 0.2 pF and the bond-wire inductance is 0.3 nH. The small signal bandwidth strongly depends on environmental parasitics. Careful attention to layout parasitics and external components is necessary to achieve optimal performance.

(2) Input referred RMS noise is (RMS output noise)/ (gain at 100 MHz).

<sup>(3)</sup> The RSSI output is a current output, which requires a resistive load to ground (GND). The voltage gain can be adjusted for the intended application by choosing the external resistor; however, for proper operation, ensure that the voltage at RSSI does not exceed V<sub>CC</sub> – 0.65V.

<sup>(4)</sup> Offset is added to improve accuracy below 5μA. When measured without input current (no light) the offset can be subtracted as a constant offset from RSSI measurements.

<sup>(5)</sup> PSNR is the differential output amplitude divided by the voltage ripple on supply; no input current at IN.



#### **DETAILED DESCRIPTION**

## **SIGNAL PATH**

The first stage of the signal path is a transimpedance amplifier which converts the photodiode current into a voltage. If the input signal current exceeds a certain value, the transimpedance gain is reduced by means of a nonlinear AGC circuit to limit the signal amplitude.

The second stage is a limiting voltage amplifier that provides additional limiting gain and converts the single ended input voltage into a differential data signal. The output stage provides CML outputs with an on-chip  $50\Omega$  back-termination to  $V_{CC}$ .

#### **FILTER CIRCUITRY**

The FILTER pins provide a filtered  $V_{CC}$  for a PIN photodiode bias. The on-chip low pass filter for the photodiode is implemented using a filter resistor of  $220\Omega$  and a capacitor. The corresponding corner frequency is below 5MHz. The supply voltages for the transimpedance amplifier are filtered by means of on-chip capacitors, thus avoiding the necessity to use an external supply filter capacitor. The input stage has a separate  $V_{CC}$  supply (VCC\_IN) which is not connected on chip to the supply of the limiting and CML stages (VCC\_OUT).

#### **AGC AND RSSI**

The voltage drop across the internal photodiode supply-filter resistor is monitored by the bias and RSSI control circuit block in the case where a PIN diode is biased using the FILTER pins.

If the dc input current exceeds a certain level then it is partially cancelled by means of a controlled current source. This keeps the transimpedance amplifier stage within sufficient operating limits for optimum performance.

The automatic gain control circuitry adjusts the voltage gain of the AGC amplifier to ensure limiting behavior of the complete amplifier.

Finally this circuit block senses the current through the filter resistor and generates a mirrored current that is proportional to the input signal strength. The mirrored current is available at the RSSI\_IB output and can be sunk to ground (GND) using an external resistor. For proper operation, ensure that the voltage at the RSSI\_IB pad does not exceed  $V_{\rm CC} = 0.65V$ .

If an APD or PIN photodiode is used with an external bias then the RSSI\_EB pin should be used. However, for greater accuracy under external photo diode biasing conditions, it is recommended to derive the RSSI from the external bias circuitry.



#### TYPICAL OPERATION CHARACTERISTICS

Typical Operating condition is at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)



# SMALL SIGNAL TRANSIMPENDANCE vs



#### Figure 4.





#### **SMALL SIGNAL BANDWIDTH**



Figure 6.



## **TYPICAL OPERATION CHARACTERISTICS (continued)**

Typical Operating condition is at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)



Figure 7.



Figure 8.





Figure 9.

POWER SUPPLY NOISE REJECTION



Figure 10.



## **TYPICAL OPERATION CHARACTERISTICS (continued)**

Typical Operating condition is at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

# OUTPUT EYE-DIAGRAM AT 10.3 GBPS AND 20 $\mu A_{PP}$ INPUT CURRENT



OUTPUT EYE-DIAGRAM AT 10.3 GBPS AND 100  $\mu A_{PP}$  INPUT CURRENT



Figure 12.

# OUTPUT EYE-DIAGRAM AT 10.3 GBPS AND 500 $\mu A_{PP}$ INPUT CURRENT

Figure 11.



Figure 13.

# OUTPUT EYE-DIAGRAM AT 10.3 GBPS AND 2 mA<sub>PP</sub> INPUT CURRENT



Figure 14.



#### APPLICATION INFORMATION

Figure 15 shows the ONET8501T used in a typical fiber optic receiver using the internal photodiode bias. The ONET8501T converts the electrical current generated by the PIN photodiode into a differential output voltage. The FILTER inputs provide a dc bias voltage for the PIN that is low pass filtered by the combination of an internal  $220\Omega$  resistor and a capacitor. Because the voltage drop across the  $220\Omega$  resistor is sensed and used by the bias circuit, the photodiode must be connected to the FILTER pads for the bias to function correctly.

The RSSI output is used to mirror the photodiode output current and can be connected via a resistor to GND. The voltage gain can be adjusted for the intended application by choosing the external resistor; however, for proper operation of the ONET8501T, ensure that the voltage at RSSI never exceeds  $V_{CC}$  – 0.65V. If the RSSI output is not used while operating with internal PD bias, it should be left open.

The OUT+ and OUT- pins are internally terminated by  $50\Omega$  pull-up resisters to  $V_{CC}$ . The outputs must be ac coupled, for example by using  $0.1\mu F$  capacitors, to the succeeding device.



Figure 15. Basic Application Circuit for PIN Receivers



Figure 16 shows the ONET8501T being used in a typical fiber optic receiver using an external photodiode bias for an APD photodiode. This configuration can also be used for a PIN diode if desired. The external bias RSSI signal is based on a dc offset value and is not as accurate as the internal bias RSSI signal which is based upon the photodiode current.



Figure 16. Basic Application Circuit for APD Receivers

## **ASSEMBLY RECOMMENDATIONS**

Careful attention to assembly parasitics and external components is necessary to achieve optimal performance.

Recommendations that optimize performance include:

- 1. Minimize the total capacitance on the IN pad by using a low capacitance photodiode and paying attention to stray capacitances. Place the photodiode close to the ONET8501T die in order to minimize the bond wire length and thus the parasitic inductance.
- 2. Use identical termination and symmetrical transmission lines at the ac coupled differential output pins OUT+ and OUT-.
- 3. Use short bond wire connections for the supply terminals VCC\_IN, VCC\_OUT and GND. Supply voltage filtering is provided on chip but filtering may be improved by using an additional external capacitor.



## **CHIP DIMENSIONS AND PAD LOCATIONS**



Die Thickness: 203  $\pm$  13  $\mu m$  Pad Dimensions: 105  $\times$  65  $\mu m$ 

Die Size: 940  $\pm$  40  $\mu$ m  $\times$  1195  $\pm$  40  $\mu$ m

| PAD |               | RDINATES<br>typical die size) | SYMBOL  | TYPE          | DESCRIPTION                                        |  |  |
|-----|---------------|-------------------------------|---------|---------------|----------------------------------------------------|--|--|
| =   | <b>x (µm)</b> | <b>y (μm)</b>                 |         |               |                                                    |  |  |
| 1   | 116           | 739                           | OUT+    | Analog output | Non-inverted data output                           |  |  |
| 2   | 116           | 575                           | VCC_OUT | Supply        | 3.3V supply voltage                                |  |  |
| 3   | 116           | 289                           | VCC_IN  | Supply        | 3.3V supply voltage                                |  |  |
| 4   | 243           | 136                           | GND     | Supply        | Circuit ground                                     |  |  |
| 5   | 358           | 136                           | FILTER1 | Analog        | Bias voltage for photodiode                        |  |  |
| 6   | 473           | 136                           | IN      | Analog input  | Data input to TIA                                  |  |  |
| 7   | 588           | 136                           | FILTER2 | Analog        | Bias voltage for photodiode                        |  |  |
| 8   | 703           | 136                           | GND     | Supply        | Circuit ground                                     |  |  |
| 9   | 828           | 289                           | RSSI_IB | Analog output | RSSI output signal for internally biased receivers |  |  |
| 10  | 828           | 404                           | RSSI_EB | Analog output | RSSI output signal for externally biased receivers |  |  |
| 11  | 828           | 575                           | NC      |               | Not connected                                      |  |  |
| 12  | 828           | 739                           | OUT-    | Analog output | Inverted data output                               |  |  |
| 13  | 828           | 910                           | GND     | Supply        | Circuit ground                                     |  |  |
| 14  | 760           | 1063                          | GND     | Supply        | Circuit ground                                     |  |  |
| 15  | 645           | 1063                          | GND     | Supply        | Circuit ground                                     |  |  |
| 16  | 530           | 1063                          | GND     | Supply        | Circuit ground                                     |  |  |
| 17  | 415           | 1063                          | GND     | Supply        | Circuit ground                                     |  |  |
| 18  | 300           | 1063                          | GND     | Supply        | Circuit ground                                     |  |  |
| 19  | 185           | 1063                          | GND     | Supply        | Circuit ground                                     |  |  |



## **TO46 LAYOUT EXAMPLE**

An example for a layout (top view) in a 5 pin TO46 can is shown in Figure 17.



Figure 17. TO46 5 Pin Layout Using the ONET8501T With Dual Cathode PIN Diode



## **REVISION HISTORY**

| Cł       | nanges from Original (February 2008) to Revision A                                                     | Page |
|----------|--------------------------------------------------------------------------------------------------------|------|
| •        | Changed Features bullet From: Die Size 945 x 1200 µm To: Die Size: 940 × 1195 µm                       | 1    |
| •        | Changed the CHIP DIMENSIONS AND PAD LOCATIONS image. Y = 1200 μm To: 1195 μm and X = 945 μm To: 940 μm | 12   |
| <u>.</u> | Added Die Thickness, Pad Dimensions, and Die Size                                                      | 12   |
| CI       | nanges from Revision A (January 2010) to Revision B                                                    | Page |
| •        | Changed From: Die Size: 940 ± 20 μm × 1195 ± 20 μm To: Die Size: 940 ± 40 μm × 1195 ± 40 μm            | 12   |
| •        | Changed the Coordinates column to include " (based on typical die size)"                               | 12   |

www.ti.com 2-Apr-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|-------------------------|---------|
| ONET8501TY       | ACTIVE | DIESALE      | Y                  | 0    | 1800           | TBD      | Call TI                       | Call TI       | -40 to 100   |                         | Samples |
| ONET8501TYS      | ACTIVE | DIESALE      | Y                  | 0    | 1              | TBD      | Call TI                       | Call TI       | -40 to 100   |                         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

www.ti.com

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated