6.5-A, 20-V Integrated Hotswap with Programmable Inrush Slew Rate

Check for Samples: TPS25910

FEATURES
- Up to 20-V Bus Operation
- Integrated 30-mΩ Pass MOSFET
- Programmable Current Limit from: 0.83 A to 6.5 A
- Programmable Inrush Current Slew Rate
- Thermal Shutdown and fault alert
- 4-mm x 4-mm QFN16
- –40°C to 125°C Junction Temperature Range
- UL2367 Recognized - File Number E169910
- CB Certified

APPLICATIONS
- Solid State Drive (SSD)
- Hard Disk Drive (HDD)
- RAID Arrays
- Telecommunications
- Plug-In Circuit Boards
- Notebooks and Netbooks
- PCIe
- Fan Control

DESCRIPTION
The TPS25910 device provides highly integrated hot-swap power management and superior protection in applications up to 20 V. The maximum UV turn-on threshold of 2.9 V makes the TPS25910 device well suited to standard bus voltages as low as 3.3 V. This device is intended for systems where a voltage bus must be protected from undesired permanent and transient overload.

At start-up or when hot plugging into the system bus, the TPS25910 device limits the inrush current by controlling the ramp rate of the output voltage, \( V_{\text{OUT}} \). The slew rate of \( V_{\text{OUT}} \) can be adjusted with a capacitor between the GATE pin and the GND pin.

Built in SOA protection ensures that the internal MOSFET operates inside a safe operating area (SOA) under the harshest operating conditions. In addition, the current-limit threshold, which is independent of the power limit, can be adjusted with a resistor between the ILIM pin and the GND pin.

The TPS25910 device provides a fault indicator output when in thermal fault.

The TPS25910 device is available in a 16-pin QFN package.

12-V, 4.75-A APPLICATION

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ABSOLUTE MAXIMUM RATINGS

over device junction temperature range (unless otherwise noted)\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage range IN, OUT</td>
<td>–0.3</td>
<td>22</td>
<td>V</td>
</tr>
<tr>
<td>Voltage range, GATE</td>
<td>–0.3</td>
<td>30</td>
<td>V</td>
</tr>
<tr>
<td>Voltage range FLT</td>
<td>–0.3</td>
<td>20</td>
<td>V</td>
</tr>
<tr>
<td>Voltage ILIM</td>
<td></td>
<td>1.75</td>
<td>V</td>
</tr>
<tr>
<td>Output sink current FLT</td>
<td></td>
<td>10</td>
<td>mA</td>
</tr>
<tr>
<td>Input voltage range, EN</td>
<td>–0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Voltage range ILIM(^{(3)})</td>
<td>–0.3</td>
<td>3</td>
<td>V</td>
</tr>
<tr>
<td>ESD rating Human body model (HBM)</td>
<td></td>
<td>2.5</td>
<td>kV</td>
</tr>
<tr>
<td>ESD rating Charged device model (CDM)</td>
<td></td>
<td>500</td>
<td>V</td>
</tr>
<tr>
<td>Operating junction temperature range, T(_J)</td>
<td></td>
<td>Internally Limited</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature range, T(_{stg})</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.

\(^{(2)}\) All voltage values are with respect to GND.

\(^{(3)}\) Do not apply voltage to pin.
### RECOMMENDED OPERATING CONDITIONS

over device junction temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage range IN, OUT</td>
<td>3</td>
<td>20</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Voltage range EN</td>
<td>0</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage range FLT</td>
<td>0</td>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Continuous output current I\text{OUT}</td>
<td>0</td>
<td>5</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Output sink current FLT</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>External Capacitor, GATE</td>
<td>1</td>
<td>47</td>
<td></td>
<td>nF</td>
</tr>
<tr>
<td>(dv/dt, V_{IN})(^{(1)})</td>
<td>12</td>
<td></td>
<td></td>
<td>V/\mu S</td>
</tr>
<tr>
<td>(R_{\text{LIM}})(^{(2)})</td>
<td>0</td>
<td>237k</td>
<td></td>
<td>(\Omega)</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>−40</td>
<td>125</td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) \(dv/dt, V_{IN}\) should be limited to 12 V/\mu S to confine the shoot-through current to the load.
(2) When \(R_{\text{LIM}}\) value is beyond this range, \(I_{\text{LIM}}\) will not be as accurate as within this range.

### THERMAL INFORMATION

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>TPS25910</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>(\theta_{JA}) Junction-to-ambient thermal resistance(^{(2)})</td>
<td>34.8</td>
<td>°C/W</td>
</tr>
<tr>
<td>(\theta_{\text{JCtop}}) Junction-to-case (top) thermal resistance(^{(3)})</td>
<td>35.3</td>
<td></td>
</tr>
<tr>
<td>(\theta_{JB}) Junction-to-board thermal resistance(^{(4)})</td>
<td>11.9</td>
<td></td>
</tr>
<tr>
<td>(\psi_{JT}) Junction-to-top characterization parameter(^{(5)})</td>
<td>0.4</td>
<td></td>
</tr>
<tr>
<td>(\psi_{JB}) Junction-to-board characterization parameter(^{(6)})</td>
<td>12.0</td>
<td></td>
</tr>
<tr>
<td>(\theta_{JCbot}) Junction-to-case (bottom) thermal resistance(^{(7)})</td>
<td>3.3</td>
<td></td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
(5) The junction-to-top characterization parameter, \(\psi_{JT}\), estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining \(\theta_{JA}\), using a procedure described in JESD51-2a (sections 6 and 7).
(6) The junction-to-board characterization parameter, \(\psi_{JB}\), estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining \(\theta_{JB}\), using a procedure described in JESD51-2a (sections 6 and 7).
(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
**ELECTRICAL CHARACTERISTICS**

Over operating free-air temperature range, \( V_{IN} = 3 \text{ V} - 20 \text{ V}, \ EN = 0 \text{ V}, \ FLT = \text{open}, \ R_{(RLIM)} = 40.2 \text{ k}\Omega \), No external capacitors are connected to either GATE or OUT, (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>UVLO</td>
<td>( V_{IN} \uparrow )</td>
<td>2.60</td>
<td>2.75</td>
<td>2.90</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Hysteresis</td>
<td>100</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Bias current</td>
<td>( EN = 2.4 \text{ V} )</td>
<td>2.5</td>
<td>4</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>( EN = 0 \text{ V} )</td>
<td>3.3</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RON</td>
<td>( R_{(VIN-VOUT)} &lt; I_{(VOUT)} \leq 4.5 \text{ A} )</td>
<td>29.5</td>
<td>42</td>
<td></td>
<td>m\Omega</td>
</tr>
<tr>
<td>Power limit</td>
<td>( V_{IN} = 12 \text{ V}, C_{OUT} = 1000 \mu\text{F}, EN: 3 \text{ V} \rightarrow 0 \text{ V} )</td>
<td>3</td>
<td>5.75</td>
<td>7.5</td>
<td>W</td>
</tr>
<tr>
<td>Reverse diode voltage</td>
<td>( V_{OUT} &gt; V_{IN}, EN = 5 \text{ V}, I_{IN} = -1 \text{ A} )</td>
<td>0.77</td>
<td>1</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>ILIM</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>current-limit program</td>
<td>( I_{(VOUT)} - V_{(VIN-OUT)} = 0.3 \text{ V}, \text{ pulsed test} )</td>
<td>( R_{(RLIM)} = 237 \text{ k}\Omega )</td>
<td>0.5</td>
<td>0.82</td>
<td>1.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{(RLIM)} = 200 \text{ k}\Omega )</td>
<td>0.75</td>
<td>1</td>
<td>1.25</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{(RLIM)} = 100 \text{ k}\Omega )</td>
<td>1.75</td>
<td>2</td>
<td>2.25</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{(RLIM)} = 66.5 \text{ k}\Omega )</td>
<td>2.65</td>
<td>3</td>
<td>3.3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{(RLIM)} = 40.2 \text{ k}\Omega )</td>
<td>4.5</td>
<td>5</td>
<td>5.5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{(RLIM)} = 29.4 \text{ k}\Omega )</td>
<td>5.7</td>
<td>6.5</td>
<td>7.3</td>
</tr>
<tr>
<td>EN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Threshold voltage</td>
<td>( V_{(EN)} ) falling</td>
<td>1.1</td>
<td>1.35</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>( V_{(EN)} ) rising</td>
<td>1.5</td>
<td>1.75</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Hysteresis</td>
<td>150</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Input bias current</td>
<td>( V_{(EN)} = 2.4 \text{ V} ) (sinking)</td>
<td>( -1.5 )</td>
<td>( -1 )</td>
<td>0.5</td>
<td>( \mu\text{A} )</td>
</tr>
<tr>
<td></td>
<td>( V_{(EN)} = 0.2 \text{ V} ) (sourcing)</td>
<td>( -2 )</td>
<td>( -1 )</td>
<td>0.5</td>
<td>( \mu\text{A} )</td>
</tr>
<tr>
<td>Turn on propagation delay</td>
<td>( V_{IN} = 3.3 \text{ V}, I_{LOAD} = 1 \text{ A}, V_{(EN)} : 2.4 \text{ V} \rightarrow 0 \text{ V}, \text{ till } I_{GATE} \text{ changes direction.} )</td>
<td>10</td>
<td></td>
<td></td>
<td>( \mu\text{s} )</td>
</tr>
<tr>
<td>Turn off propagation delay</td>
<td>( V_{IN} = 3.3 \text{ V}, I_{LOAD} = 1 \text{ A}, V_{(EN)} : 0.2 \text{ V} \rightarrow 2.4 \text{ V, till } I_{GATE} \text{ changes direction.} )</td>
<td>2.5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{OL} )</td>
<td>( I_{(FLT)} = 1 \text{ mA, Fault active (Over Temperature)} )</td>
<td>0.2</td>
<td>0.4</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Leakage current</td>
<td>( V_{(FLT)} = 18 \text{ V} )</td>
<td>1</td>
<td></td>
<td></td>
<td>( \mu\text{A} )</td>
</tr>
<tr>
<td>THERMAL SHUTDOWN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal shutdown</td>
<td>( T_J )</td>
<td>160</td>
<td></td>
<td></td>
<td>( ^\circ\text{C} )</td>
</tr>
<tr>
<td>Hysteresis</td>
<td></td>
<td>20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GATE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sourcing current</td>
<td>( V_{(GATE-OUT)} = 3.5 \text{ V}, ; ; ; ; ; V_{(EN)} = \text{Low} )</td>
<td>8</td>
<td>11</td>
<td>15</td>
<td>( \mu\text{A} )</td>
</tr>
<tr>
<td>Strong pull down resistor</td>
<td>( V_{(EN)} = \text{Low} )</td>
<td>10</td>
<td>40</td>
<td>80</td>
<td>( \Omega )</td>
</tr>
<tr>
<td>Weak pull down current</td>
<td>( V_{(EN)} = \text{Low} )</td>
<td>250</td>
<td>500</td>
<td>750</td>
<td>( \mu\text{A} )</td>
</tr>
<tr>
<td>Output Voltage, ( V_{(GATE-OUT)} )</td>
<td></td>
<td>5.5</td>
<td>6.6</td>
<td>7.5</td>
<td>V</td>
</tr>
</tbody>
</table>
Figure 1. Functional Block Diagram
TPS25910 PIN ASSIGNMENT

RSA-16 Package
(Top View)

PIN FUNCTIONS

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>PIN NUMBER</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN</td>
<td>16</td>
<td>Device is enabled when this pin is pulled low.</td>
</tr>
<tr>
<td>IN</td>
<td>1, 2, 3</td>
<td>Power In and control supply voltage.</td>
</tr>
<tr>
<td>GATE</td>
<td>4</td>
<td>If the chip die temperature exceeds the OTSD rising threshold, GATE is pulled down to GND by a 7.5KOhm resistor.</td>
</tr>
<tr>
<td>ILIM</td>
<td>7</td>
<td>A resistor to ground sets the current-limit level.</td>
</tr>
<tr>
<td>GND</td>
<td>5, 6, 8, 9, 13, 14</td>
<td>GND</td>
</tr>
<tr>
<td>OUT</td>
<td>10, 11, 12</td>
<td>Output to the load.</td>
</tr>
<tr>
<td>FLT</td>
<td>15</td>
<td>Fault low indicates that the internal pass FET junction temperature exceeds the thermal shutdown threshold.</td>
</tr>
</tbody>
</table>
**PIN DESCRIPTION**

**FLT:** Open-drain output that pulls low during thermal shutdown. FLT activates when device thermally shuts down and deactivates when die temperature cools down below the device thermal protection threshold and the device ends thermal shutdown cycle. FLT becomes operational before UV, when $V_{IN}$ is greater than 1 V.

**GND:** This is the most negative voltage in the circuit and is used as reference for all voltage measurements unless otherwise specified. All the GND pins must be connected to system power supply negative return point.

**GATE:** Output that provides gate drive for the internal pass FET. Its sourcing current is about 11 µA. An internal clamp prevents GATE from rising 6.6 V above OUT. $C_{INT}$ is 200 pF.

The GATE pin is disabled by the following mechanisms:

1. When $EN$ is above its rising threshold, GATE is pulled down by a 40-Ω resistor connecting to GND for approximately 50 µs. Then, a 7.5-kΩ resistor ties GATE to GND to ensure the GATE is off.
2. When $V_{IN}$ drops below the UVLO threshold, GATE is pulled down by a 40-Ω resistor connecting to GND for approximately 50 µs. Then, a 7.5-kΩ resistor ties GATE to GND to ensure the GATE is off.
3. When short circuit fault occurs, GATE is pulled down by a 40-Ω resistor connecting to GND for approximately 50 µs. Then, a 500-µA current source continues to pull down on the GATE.
4. If the chip die temperature exceeds the OTSD rising threshold, GATE is pulled down to GND by a 7.5-kΩ resistor.

An external capacitor can be connected from GATE pin to GND pin to create linear inrush profile. The slew rate of the inrush can be controlled by a different capacitor value.

$$I_{CHARGE} = \left(C_{EXT} + C_{INT}\right) \frac{dV_{OUT}}{dt}$$

where
- $I_{CHARGE}$ is 11 µA (typical)
- $C_{INT}$, the equivalent gate input capacitance of the internal FET (200 pF typical) (1)

**ILIM:** A resistor connected from this pin to ground sets $I_{(LIM)}$. $R_{(LIM)}$ is set by the formula:

$$R_{LIM} = \frac{197.388}{I_{LIM}} \text{ for currents below 2 A where } R_{LIM} \text{ is in kΩ.}$$

$$R_{LIM} = \frac{205.62}{I_{LIM}} \text{ for currents above 2 A where } R_{LIM} \text{ is in kΩ.}$$

**EN:** When this pin is pulled low, the device is enabled. The input threshold is hysteretic, allowing the user to program a startup delay with an external RC circuit. EN is pulled to VIN by a 10-MΩ resistor, pulled to GND by 16.8 MΩ and is clamped to ground by a 7-V Zener diode. Because high impedance pullup and or down resistors are used to reduce current draw, any external FET controlling this pin must be low leakage.

**IN:** Input voltage to the TPS25910 device. The recommended operating voltage range is 3 V to 20 V. All VIN pins must be connected together and to the power source.

**OUT:** Output connection for the TPS25910 device. When switched on, the output voltage is approximately:

$$V_{OUT} = V_{IN} - 0.04 \times I_{OUT}$$

All OUT pins must be connected together and to the load.
TYPICAL CHARACTERISTICS

**Figure 2.** Current-limit vs Junction Temperature

\[ R_{(RLIM)} = 100 \text{k}\Omega \]

**Figure 3.** Power limit vs Junction Temperature

\[ I_{LOAD} = 1.2 \text{A} \]

**Figure 4.** On-state supply current vs Junction Temperature

\[ V_{IN} = 12 \text{ V} \]

**Figure 5.** Off-state supply current vs Junction Temperature

\[ V_{IN} = 12 \text{ V} \]
Programming the Current-Limit Threshold

The over-current threshold is user programmable via an external resistor. The TPS25910 device uses an internal regulation loop to provide a regulated voltage on the ILIM pin. The current-limit threshold is proportional to the current sourced out of ILIM. The recommended 1% resistor range for $R_{ILIM}$ is $0 \, \text{k}\Omega \leq R_{ILIM} \leq 237 \, \text{k}\Omega$ to ensure stability of the internal regulation loop. Many applications require that the minimum current-limit is above a certain current level or that the maximum current-limit is below a certain current level, so it is important to consider the tolerance of the over-current threshold when selecting a value for $R_{ILIM}$. Consult the ELECTRICAL CHARACTERISTICS table for specific current-limit settings. The traces routing the $R_{ILIM}$ resistor to the TPS25910 device must be as short as possible to reduce parasitic effects on the current-limit accuracy.

Equation 5 through Equation 7 can be used to estimate current-limit below 2 A:

$$I_{LIM}(\text{min}) = \frac{1051.9}{R_{LIM(\text{max})}}$$  \hspace{1cm} (5)

$$I_{LIM}(\text{typ}) = \frac{223.61}{R_{LIM(\text{typ})}}$$  \hspace{1cm} (6)

$$I_{LIM}(\text{max}) = \frac{104.95}{R_{LIM(\text{min})}}$$  \hspace{1cm} (7)

Equation 8 through Equation 10 can be used to estimate current-limit above 2 A:

$$I_{LIM}(\text{min}) = \frac{161.24}{R_{LIM(\text{max})}}$$  \hspace{1cm} (8)

$$I_{LIM}(\text{typ}) = \frac{176.85}{R_{LIM(\text{typ})}}$$  \hspace{1cm} (9)

$$I_{LIM}(\text{max}) = \frac{194.81}{R_{LIM(\text{min})}}$$  \hspace{1cm} (10)

where

- $R_{LIM(\text{max})}$ is the maximum resistor value in factoring in error
- $R_{LIM(\text{typ})}$ is the typical resistor value
- $R_{LIM(\text{min})}$ is the minimum resistor value factoring in error

All resistor values are represented in kΩ. For example, a 100-kΩ, 1% resistor would have the following values:

- $R_{LIM(\text{min})} = 99 \, \text{k}\Omega$
- $R_{LIM(\text{typ})} = 100 \, \text{k}\Omega$
- $R_{LIM(\text{max})} = 101 \, \text{k}\Omega$
A plot of the current-limit threshold versus RLIM using equations Equation 5 through Equation 10 above is shown in Figure 6.

![Current-Limit Threshold Versus RLIM](image)

**Figure 6. Current-Limit Threshold Versus RLIM**
Slew Rate Control Using $C_{GATE}$

The TPS25910 device can be used with applications that require constant turn-on currents. The current is controlled by a single capacitor from the GATE terminal to ground. The TPS25910 internal MOSFET appears to operate as a source follower (following the gate voltage) in this implementation. Choose a time to charge, $\Delta t$, based on the output capacitor, input voltage $V_I$, and desired charge current, $I_{CHARGE}$. Select the device load to be less than $5 \ W / V_{IN}$.

$$\Delta t = \frac{C_{LOAD} \times V_{IN}}{I_{CHARGE}}$$  \hspace{1cm} (11)

To select the gate capacitance:

$$C_{EXT} = I_{CHARGE} \times \frac{\Delta t}{V_{IN}} - C_{INT}$$

- $I_{CHARGE} = 11 \ \mu A$
- $C_{INT} = 200 \ \text{pF (typical)}$  \hspace{1cm} (12)

Figure 7 and Figure 8 illustrate the effects of $C_{EXT} = 0.1 \ \mu F$ on inrush current using TPS25910EVM-088.

![Figure 7. Typical Power Limited Inrush Start Up (No C_{EXT})](image_url)
Figure 8. Start-Up With Slew Rate Control ($C_{EXT} = 0.1 \, \mu F$)
Thermal Sense

The TPS25910 self protects by using a thermal sensing circuit that monitors the operating temperature of the power switch and disables operation if the temperature exceeds the thermal shutdown condition (160°C typical). The TPS25910 device operates in power-limit mode during an overload condition and increases the voltage drop across power switch. The thermal sensor turns off the power switch when the die temperature exceeds 160°C. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 20°C. Figure 9 below illustrates the thermal behavior during output overload.

![Figure 9. Thermal Sense Behavior](image-url)
Back-to-Back (B2B) FET Operation

Many applications require reverse current blocking (from load to input source) so that pending system activities can be completed (such as writing important data to non-volatile memory) prior to power down or during brown out. The TPS25910 device provides the GATE pin externally for slew rate control, but this external connection can also be used to control an external blocking MOSFET, Q1 as shown in Figure 10.

As VIN drops during input power removal, the comparator circuit de-asserts ENb, GATE falls, and both the TPS25910 internal MOSFET and Q1 is turned off and block any current flow from VLOAD to VIN. CLOAD can then be chosen to furnish the required load current for long enough to complete the required power down system activities.

Figure 10. B2B Implementation

NOTE
Connecting the load voltage to the non-inverting input of the external comparator can provide a simple ORing function that prevents holdup energy in CLOAD from discharging through the TPS25910 device to VIN(source) when VIN(source) droops or collapses.
Circuit operation is illustrated in Figure 11 and Figure 12. Figure 11 shows the power down event with no load at the output. When $V_{IN}$ drops to approximately 10 V (threshold of comparator circuit), ENb is de-asserted and GATE falls and enables reverse current blocking. The voltage on $C_{LOAD}$ then stops following $VIN$ and remains flat for a long duration.

![Figure 11. B2B Performance with No-Load](image-url)
Figure 12 illustrates the power down event with a 200-mA load. As \( V_{\text{IN}} \) starts to fall, the output load is supplied by \( C_{\text{LOAD}} \). \( C_{\text{LOAD}} \) must be large enough to support \( V_{\text{LOAD}} \) for long enough for the power down activities to complete. For the case shown in Figure 12, \( C_{\text{LOAD}} \) is a 3900-\( \mu \)F capacitor and can support a droop from approximately 10 V to approximately 5 V for approximately 170 ms.

The TPS3700DDC (dual comparator with wide input voltage range) can be used for the B2B comparator circuit shown in Figure 10. Only one comparator is needed, but the second comparator can be utilized as either a power good flag or as a notification to the system load that a brownout or power down event is about to occur.

Figure 12. B2B Performance with 200-mA Load
Maximum Load at Startup

The power limiting function of the TPS25910 device provides effective protection for the internal FET. Expectedly, there is a supply voltage dependent maximum load which the device is able to power up. Loads above this level can cause the device to shut off current before startup is complete. Neglecting any load capacitance, the maximum load (minimum load resistance) is calculated using Equation 13;

\[ R_{\text{MIN}} = \frac{V_{\text{IN}}^2}{12} \]  

(13)

Adding load capacitance may reduce the maximum load which can be present at start up.

If EN is tied to GND at startup and IN does not ramp quickly, the TPS25910 device can momentarily turn off then on during startup. This can happen if a capacitive load pulls down the input voltage below the UV threshold. If necessary, this can be avoided by delaying the EN assertion until VIN is fully up.

Transient Protection

The need for transient protection in conjunction with hot-swap controllers should always be considered. When the TPS25910 device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. Such transients can easily exceed twice the supply voltage if steps are not taken to address the issue. Typical methods for addressing transients include;

- Minimizing lead length/inductance into and out of the device.
- Transient Voltage Suppressors (TVS) on the input to absorb inductive spikes.
- Schottky diode across the output to absorb negative spikes.
- A combination of ceramic and electrolytic capacitors on the input and output to absorb energy.

The following equation estimates the magnitude of these voltage spikes:

Where;

\[ V_{\text{SPIKE(absolute)}} = V_{\text{NOM}} + I_{\text{LOAD}} \times \frac{L}{\sqrt{C}} \]

\[ \begin{align*}
\text{• } V_{\text{NOM}} & \text{ equals the nominal supply voltage} \\
\text{• } I_{\text{LOAD}} & \text{ equals the load current} \\
\text{• } C & \text{ equals the capacitance present at the input or output of the TPS25910 device} \\
\text{• } L & \text{ equals the effective inductance seen looking into the source or the load}
\end{align*} \]  

(14)

The inductance because of a straight length of wire equals approximately.

Where;

\[ L_{\text{straightwire}} \approx 0.2 \times L \times \ln \left( \frac{4 \times L}{D} - 0.75 \right) \text{(nH)} \]

\[ \begin{align*}
\text{• } L & \text{ equals the length of the wire} \\
\text{• } D & \text{ equals wire diameter}
\end{align*} \]  

(15)

Some applications may require the addition of a TVS to prevent transients from exceeding the absolute ratings if sufficient capacitance cannot be included.
## REVISION HISTORY

### Changes from Original (September 2012) to Revision A

- Changed the 12-V, 4.75-A APPLICATION image .......................................................... 1
- Changed Equation 3 text From: below 2 A where $R_{\text{LIM}}$ is in kΩ. To: above 2 A where $R_{\text{LIM}}$ is in kΩ. .......................... 7
- Changed Equation 12 ................................................................................................. 11
- Changed Figure 10 ................................................................................................... 14

### Changes from Revision A (September 2012) to Revision B

- Changed Figure 1 LCA polarity symbols ........................................................................ 5
- Changed Figure 10 Q1 connection ............................................................................... 14

### Changes from Revision B (March, 2013) to Revision C

- Added Bullet: UL Listed - File Number E169910 to the Features section. .............. 1
- Added Bullet: CB Certified to the Features section. .................................................. 1

### Changes from Revision C (May 2013) to Revision D

- Deleted the minimum voltage from the voltage range listed in the document title, features list and description .............. 1
- Added 6.5-A to document title ..................................................................................... 1
- Changed listed to recognized in last FEATURES bullet ............................................. 1
- Added 2367 to UL number in the FEATURES list. Moved File Number to same list item as UL Recognized .............. 1
- Added PCIE and Fan Control to the APPLICATIONS list ........................................ 1
- Deleted where the load is powered by busses up to 20 V from the first paragraph of the DESCRIPTION and replaced it with UV turn-on threshold and bus voltage text ....................................................... 1
- Deleted ORDERING INFORMATION table ............................................................ 2
# PACKAGE OPTION ADDENDUM

## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS25910RSAR</td>
<td>ACTIVE</td>
<td>QFN</td>
<td>RSA</td>
<td>16</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>TPS 25910</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS25910RSAT</td>
<td>ACTIVE</td>
<td>QFN</td>
<td>RSA</td>
<td>16</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>TPS 25910</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBsolete**: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI’s knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

![Reel Dimensions Diagram](image)

### TAPE DIMENSIONS

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Q1**: Quadrant 1
- **Q2**: Quadrant 2
- **Q3**: Quadrant 3
- **Q4**: Quadrant 4

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS25910RSA</td>
<td>QFN</td>
<td>RSA</td>
<td>16</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS25910RSA</td>
<td>QFN</td>
<td>RSA</td>
<td>16</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>
TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS25910RSAR</td>
<td>QFN</td>
<td>RSA</td>
<td>16</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPS25910RSAT</td>
<td>QFN</td>
<td>RSA</td>
<td>16</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M–1994.
B. This drawing is subject to change without notice.
C. Quad Flatpack, No-Leads (QFN) package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. Falls within JEDEC MO-220.
THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![Exposed Thermal Pad Dimensions](image)

**NOTES:**
A. All linear dimensions are in millimeters
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for solder mask tolerances.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated