UCC28780 High Frequency Active Clamp Flyback Controller

1 Features
- Full and Partial Zero Voltage Switching (ZVS) of Primary FET with Adaptive Control
- Programmable Timing for External Si or GaN FETs
- High Switching Frequency up to 1 MHz
- Programmable Adaptive Burst Control and Standby Mode for Light-Load Efficiency with Low Output Ripple and Audible Noise Mitigation
- Brownout Detection without Direct Line Sensing
- Accurate Programmable Over-Power Protection (OPP) to Support Peak Power Mode
- Fault Protections: Over-Temperature, Output Over-Voltage, Output Short-Circuit, Over-Current, and Pin Fault
- Direct Interface with Optocoupler Based Feedback Allows for Dynamically Scalable Output Voltage
- Internal Soft Start
- NTC Thermistor Interface with External Enable

2 Applications
- High-Density AC-to-DC Adapters for Notebook, Tablet, TV, Set-Top Box and Printer
- USB Power Delivery, Direct and Fast Mobile Chargers
- AC-to-DC or DC-to-DC Auxiliary Power Supply

3 Description
UCC28780 is a high-frequency active-clamp flyback controller that enables high-density AC-to-DC power supplies that comply with stringent global efficiency standards such as DoE Level VI and EU CoC V5 Tier-2. User programmable advanced control law features allow performance to be optimized for both Silicon (Si) and Gallium Nitride (GaN) power FETs. Direct operation with switching devices that combine driver and GaN FETs is further enhanced with logic-level gate signals and enable outputs.

Zero voltage switching (ZVS) is achieved over a wide operating range with advanced auto-tuning techniques, adaptive dead-time optimization, and variable switching frequency control law. Using adaptive multimode control that changes the operation based on input and output conditions, UCC28780 enables high efficiency while mitigating audible noise. With a variable switching frequency of up to 1 MHz and accurate programmable over-power protection, which provides consistent power for thermal design across wide line range, the size of passive components can be further reduced and enable high power density.

UCC28780 works with VDS-sensing synchronous rectifier controllers, such as UCC24612, to achieve higher conversion efficiency and very compact designs.

Device Information

<table>
<thead>
<tr>
<th>ORDERABLE PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28780RTE</td>
<td>WQFN-16</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
<tr>
<td>UCC28780D</td>
<td>SOIC-16</td>
<td>10.33 mm × 7.50 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Simplified Schematic

45-W, 20-V GaN-ACF Adapter Efficiency

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
# Table of Contents

1 Features ......................................................... 1
2 Applications ............................................... 1
3 Description .................................................. 1
4 Revision History ............................................ 2
5 Pin Configuration and Functions ..................... 3
6 Specifications ............................................... 5  
   6.1 Absolute Maximum Ratings ....................... 5
   6.2 ESD Ratings ............................................ 5
   6.3 Recommended Operating Conditions .......... 6
   6.4 Thermal Information of SOIC .................... 6
   6.5 Thermal Information of WQFN ................. 6
   6.6 Electrical Characteristics ....................... 7
   6.7 Typical Characteristics ......................... 10
7 Detailed Description ...................................... 12  
   7.1 Overview .............................................. 12
   7.2 Functional Block Diagram ....................... 13
   7.3 Detailed Pin Description ....................... 14
8 Application and Implementation ................... 37  
   8.1 Application Information ......................... 37
   8.2 Typical Application Circuit .................... 37
9 Power Supply Recommendations .................... 51
10 Layout ...................................................... 52  
   10.1 Layout Guidelines ................................. 52
   10.2 Layout Example .................................... 54
11 Device and Documentation Support ............... 58  
   11.1 Documentation Support .......................... 58
   11.2 Receiving Notification of Documentation Updates 58
   11.3 Community Resources .......................... 58
   11.4 Trademarks ......................................... 58
   11.5 Electrostatic Discharge Caution ............ 58
   11.6 Glossary ............................................ 58
12 Mechanical, Packaging, and Orderable Information ... 59

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

<table>
<thead>
<tr>
<th>DATE</th>
<th>REVISION</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>February, 2018</td>
<td>A</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
5 Pin Configuration and Functions
## Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>TYPE(1)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>BUR</td>
<td>I</td>
<td>This pin is used to program the burst level of the converter at light load. A resistive divider between REF and GND is used to set a voltage at this pin to determine the peak current level when the converter enters the adaptive burst mode. In addition, the Thevenin resistance on BUR pin (equivalent resistance of the divider resistors in parallel) is used to set an offset voltage for smooth mode transition which increases the peak current level when the converter enters the low power mode.</td>
</tr>
<tr>
<td>CS</td>
<td>I</td>
<td>This is the current sense input pin. This pin couples through a line-compensation resistor to a current-sense resistor to sense and control the peak primary current in each switching cycle. A current sourced from this pin, which magnitude is proportional to the converter’s input voltage derived from the VS-pin input signal, creates an offset voltage across the line-compensation resistor to program an OPP level at high line.</td>
</tr>
<tr>
<td>FB</td>
<td>I</td>
<td>The feedback current signal to close the converter’s regulation loop is coupled to this pin. This pin presents a 4-V output that is designed to have 0-µA to 75-µA current pulled out of the pin corresponding to the converter operating from full-power to zero-power conditions.</td>
</tr>
<tr>
<td>GND</td>
<td>G</td>
<td>Ground reference and return for all controller signals.</td>
</tr>
<tr>
<td>HVG</td>
<td>O</td>
<td>The high-voltage gate pin is used to control the gate of an external depletion-mode MOSFET for start-up and switch-node voltage sensing. A 2.2-nF ceramic bypass capacitor to ground is required.</td>
</tr>
<tr>
<td>NTC</td>
<td>I</td>
<td>This is an interface to an external NTC (negative temperature coefficient) thermistor for remote temperature sensing. Pulling this pin low shuts down PWM action and initiates a fault response.</td>
</tr>
<tr>
<td>PWMH</td>
<td>O</td>
<td>The PWMH pin is a logic-level output signal used to control the gate of the high-side clamp switch through an external gate driver.</td>
</tr>
<tr>
<td>PWML</td>
<td>O</td>
<td>The PWML pin is a logic-level output signal used to control the gate of the low-side primary switch through an external gate driver.</td>
</tr>
<tr>
<td>RDM</td>
<td>I</td>
<td>A resistor to ground on this pin programs a synthesized demagnetization time used to control the on-time of the high-side switch to achieve zero voltage switching on the low-side switch. The controller applies a voltage on this pin that varies with the output voltage derived from the VS pin signal.</td>
</tr>
<tr>
<td>REF</td>
<td>O</td>
<td>5V reference output that requires a 0.1-µF ceramic bypass capacitor to ground. This reference is used to power internal circuits and can supply a limited external load current.</td>
</tr>
<tr>
<td>RTZ</td>
<td>I</td>
<td>A resistor to ground on this pin programs an adaptive transition-to-zero delay from the turn-off edge of the high-side clamp switch to the turn-on edge of the low-side switch.</td>
</tr>
<tr>
<td>RUN</td>
<td>O</td>
<td>This output pin is high when the controller is in a run state. During start-up and wait states this output is low. It can be used to enable and disable the external gate drivers to reduce the static power consumption. There is a preset delay, t_D(RUN-PWML), of about 2.2 µs that delays the initiation of PWML switching after this pin has gone high.</td>
</tr>
<tr>
<td>SET</td>
<td>I</td>
<td>This pin is used to configure the controller to be optimized for Gallium Nitride (GaN) power FETs or silicon (Si) power FETs on the primary side. Depending on setting, it will optimize parameters of the ZVS control loop, dead-time adjustment, and protection features. When pulled high to REF pin, it is optimized for Si FETs. When pulled low to GND, it is optimized for GaN FETs.</td>
</tr>
<tr>
<td>SWS</td>
<td>I</td>
<td>This sensing input is used to monitor the switch-node voltage as it nears zero volts in normal operation. During start-up, this pin is connected to the VDD pin internally to allow the high-voltage sensing network to provide start-up current.</td>
</tr>
<tr>
<td>VDD</td>
<td>P</td>
<td>Bias power input to the controller. A hold-up capacitor to ground is required for the bias power supplied from the transformer auxiliary winding to this pin.</td>
</tr>
<tr>
<td>VS</td>
<td>I</td>
<td>This voltage sensing input pin is coupled to the auxiliary winding of the converter’s transformer via a resistor divider. The pin and the associated external resistors are used to monitor the output and input voltages of the converter.</td>
</tr>
</tbody>
</table>

(1) I = Input, O = Output, P = Power, G = Ground
6 Specifications

6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>38</td>
<td>V</td>
</tr>
<tr>
<td>SWS</td>
<td>-6</td>
<td>38</td>
</tr>
<tr>
<td>VDD-SWS (Run state)</td>
<td>-20</td>
<td>38</td>
</tr>
<tr>
<td>CS</td>
<td>-0.3</td>
<td>3.6</td>
</tr>
<tr>
<td>NTC</td>
<td>-0.3</td>
<td>7</td>
</tr>
<tr>
<td>FB</td>
<td>-0.3</td>
<td>7</td>
</tr>
<tr>
<td>VS (Continuous)</td>
<td>-0.75</td>
<td>7</td>
</tr>
<tr>
<td>VS (Transient, 100ns Max.)</td>
<td>-1</td>
<td>7</td>
</tr>
<tr>
<td>RTZ</td>
<td>-0.3</td>
<td>7</td>
</tr>
<tr>
<td>BUR</td>
<td>-0.3</td>
<td>7</td>
</tr>
<tr>
<td>SET</td>
<td>-0.3</td>
<td>7</td>
</tr>
<tr>
<td>RDM</td>
<td>-0.3</td>
<td>7</td>
</tr>
</tbody>
</table>

Output Voltage

| REF  | -0.3| 7    |
| HVG  | -0.3| 25   |
| PWML, PWMH, RUN | -0.3| 7 |

Source Current

| REF  | 5    | mA   |
| HVG  | Self-limiting |
| VS (Continuous) | 2 |
| VS (Transient, 100ns Max.) | 2.5 |
| FB  | 1    |
| PWML, PWMH, RUN | 1 |
| RTZ | Self-limiting |
| RDM | Self-limiting |

Sink Current

| PWML, PWMH, RUN | 1    | mA   |
| SWS | 5    |

Operating junction temperature, \(T_J\)

| -55 | 150 | °C |

Storage temperature, \(T_{stg}\)

| -55 | 150 | °C |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>(V_{(ESD)}) Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>±500</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
### 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{VDD}}$ Bias-supply operating voltage</td>
<td>12</td>
<td>34</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$C_{\text{VDD}}$ VDD capacitor</td>
<td>0.3</td>
<td>µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{\text{REF}}$ REF bypass capacitor</td>
<td>0.1</td>
<td>µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{\text{HVG}}$ HVG bypass capacitor</td>
<td>2.2</td>
<td>nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_J$ Operating Junction temperature</td>
<td>-40</td>
<td>125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

### 6.4 Thermal Information of SOIC

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>D</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{\text{JA}}$ Junction-to-ambient thermal resistance</td>
<td>83.9</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JC(top)}}$ Junction-to-case (top) thermal resistance</td>
<td>43.0</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JB}}$ Junction-to-board thermal resistance</td>
<td>42.6</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{\text{JT}}$ Junction-to-top characterization parameter</td>
<td>10.9</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{\text{JB}}$ Junction-to-board characterization parameter</td>
<td>42.2</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JC(bot)}}$ Junction-to-case (bottom) thermal resistance</td>
<td>n/a</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) report.

### 6.5 Thermal Information of WQFN

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>RTE + PAD</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{\text{JA}}$ Junction-to-ambient thermal resistance</td>
<td>47.2</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JC(top)}}$ Junction-to-case (top) thermal resistance</td>
<td>48.9</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JB}}$ Junction-to-board thermal resistance</td>
<td>22.0</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{\text{JT}}$ Junction-to-top characterization parameter</td>
<td>1.0</td>
<td>°C/W</td>
</tr>
<tr>
<td>$\psi_{\text{JB}}$ Junction-to-board characterization parameter</td>
<td>22.0</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{\text{JC(bot)}}$ Junction-to-case (bottom) thermal resistance</td>
<td>6.7</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) report.
6.6 Electrical Characteristics

Over operating free-air temperature range, $V_{DD} = 15V$, $R_{DM} = 115 \, k\Omega$, $R_{RTZ} = 140 \, k\Omega$, $V_{SURR} = 1.2 \, V$, $V_{SET} = 0 \, V$, $R_{NTC} = 50 \, k\Omega$, $V_{SS} = 4 \, V$, $V_{SWS} = 0 \, V$, $I_{FB} = 0 \, \mu A$, $I_{VQG} = 25 \, \mu A$, and $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{RUN(STOP)}$</td>
<td>Supply current, run</td>
<td>2.3</td>
<td>3</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{RUN(SW)}$</td>
<td>Supply current, run</td>
<td>2.5</td>
<td>3.3</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{WAIT}$</td>
<td>Supply current, wait</td>
<td>400</td>
<td>550</td>
<td>\mu A</td>
<td></td>
</tr>
<tr>
<td>$I_{START}$</td>
<td>Supply current, start</td>
<td>70</td>
<td>140</td>
<td>\mu A</td>
<td></td>
</tr>
<tr>
<td>$I_{FAULT}$</td>
<td>Supply current, fault</td>
<td>265</td>
<td>350</td>
<td>\mu A</td>
<td></td>
</tr>
</tbody>
</table>

**UNDER-VOLTAGE LOCKOUT (UVLO)**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD(ON)}$</td>
<td>VDD turn-on threshold</td>
<td>16.7</td>
<td>17.5</td>
<td>18.2</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DD(OFF)}$</td>
<td>VDD turn-off threshold</td>
<td>9.35</td>
<td>9.8</td>
<td>10.4</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DD(PCT)}$</td>
<td>Offset to power cycle for long output voltage overshoot</td>
<td>0.3</td>
<td>1</td>
<td>1.5</td>
<td>V</td>
</tr>
</tbody>
</table>

**VS INPUT**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{VSLC}$</td>
<td>Negative clamp level</td>
<td>$I_{VSL} = -1.25 , mA$, voltage below ground</td>
<td>170</td>
<td>250</td>
<td>325</td>
</tr>
<tr>
<td>$V_{ZCD}$</td>
<td>Zero-crossing detection (ZCD) level</td>
<td>$V_{VS}$ decreasing</td>
<td>10</td>
<td>30</td>
<td>55</td>
</tr>
<tr>
<td>$I_{ZC}$</td>
<td>Zero-crossing timeout delay</td>
<td>1.8</td>
<td>2.2</td>
<td>2.7</td>
<td>\mu s</td>
</tr>
<tr>
<td>$I_{D(ZCD)}$</td>
<td>Propagation delay from ZCD high to PWML high</td>
<td>$V_{VS}$ step from 4 V to -0.1 V</td>
<td>20</td>
<td>45</td>
<td>ns</td>
</tr>
<tr>
<td>$I_{VSB}$</td>
<td>Input bias current</td>
<td>$V_{VS} = 4 , V$</td>
<td>-0.25</td>
<td>0</td>
<td>0.25</td>
</tr>
</tbody>
</table>

**CS INPUT**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CS(MAX)}$</td>
<td>Maximum CS threshold voltage</td>
<td>$V_{CS}$ increasing</td>
<td>765</td>
<td>800</td>
<td>825</td>
</tr>
<tr>
<td>$V_{CS(MIN)}$</td>
<td>Minimum CS threshold voltage</td>
<td>$V_{CS}$ decreasing, $I_{FB} = -85 , \mu A$</td>
<td>123</td>
<td>150</td>
<td>170</td>
</tr>
<tr>
<td>$I_{CSLEB}$</td>
<td>Leading-edge blanking time</td>
<td>$V_{SET} = 5 , V$, $V_{CS} = 1 , V$</td>
<td>175</td>
<td>200</td>
<td>225</td>
</tr>
<tr>
<td>$I_{D(CS)}$</td>
<td>Propagation delay of CS comparator high to PWML low</td>
<td>$V_{CS}$ step from 0 V to 1 V</td>
<td>15</td>
<td>25</td>
<td>ns</td>
</tr>
<tr>
<td>$K_{LC}$</td>
<td>Line-compensation current ratio</td>
<td>$I_{VSL} = -1.25 , mA$, $I_{VSL}$/ current out of CS pin</td>
<td>22.5</td>
<td>25</td>
<td>27</td>
</tr>
</tbody>
</table>

**RUN, PWML, PWMH**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{PWMLH}$</td>
<td>High level of PWML, PWMH, and RUN pins</td>
<td>$I_{PWMLH} = -1 , mA$, $I_{RUN} = -1 , mA$</td>
<td>4.4</td>
<td>5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{PWMH}$</td>
<td>Low level of PWML, PWMH, and RUN pins</td>
<td>$I_{PWMH} = +1 , mA$, $I_{RUN} = +1 , mA$</td>
<td>0.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{RUN}$</td>
<td>Turn-off rise time, 10% to 90%$(1)$</td>
<td>$C_{LOAD} = 10 , pF$</td>
<td>10</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>$I_{ON(MIN)}$</td>
<td>Minimum on-time of PWML in low power mode</td>
<td>$V_{SET} = 5 , V$, $I_{FB} = -85 , \mu A$, $V_{CS} = 1 , V$</td>
<td>70</td>
<td>90</td>
<td>115</td>
</tr>
</tbody>
</table>

(1) Not tested in protection, and limits guaranteed by design.
### Electrical Characteristics (continued)

Over operating free-air temperature range, $V_{\text{VDD}} = 15\, \text{V}$, $R_{\text{RDM}} = 115\, \text{k}\Omega$, $R_{\text{RTZ}} = 140\, \text{k}\Omega$, $V_{\text{BUR}} = 1.2\, \text{V}$, $V_{\text{SET}} = 0\, \text{V}$, $R_{\text{NTC}} = 50\, \text{k}\Omega$, $V_{\text{VS}} = 4\, \text{V}$, $V_{\text{SWS}} = 0\, \text{V}$, $I_{\text{FB}} = 0\, \mu\text{A}$, $I_{\text{HVG}} = 25\, \mu\text{A}$, and $-40^\circ\text{C} < T_J < T_A < 125^\circ\text{C}$ (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{OVP}}$</td>
<td>Over-voltage threshold</td>
<td>$V_{\text{VS}}$ increasing</td>
<td>4.4</td>
<td>4.5</td>
<td>4.6</td>
</tr>
<tr>
<td>$V_{\text{OCP}}$</td>
<td>Over-current threshold</td>
<td>$V_{\text{CS}}$ increasing</td>
<td>0.97</td>
<td>1.2</td>
<td>1.35</td>
</tr>
<tr>
<td>$V_{\text{CST(OPP)}}$</td>
<td>Over-power threshold on CS pin</td>
<td>$I_{\text{VS}} = 0, \mu\text{A}$</td>
<td>574</td>
<td>600</td>
<td>627</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$I_{\text{VS}} = -333, \mu\text{A}$</td>
<td>492</td>
<td>545</td>
<td>595</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$I_{\text{VS}} = -666, \mu\text{A}$</td>
<td>426</td>
<td>460</td>
<td>492</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$I_{\text{VS}} = -1.25, \text{mA}$</td>
<td>405</td>
<td>425</td>
<td>452</td>
</tr>
<tr>
<td>$K_{\text{OOPP}}$</td>
<td>OPP threshold voltage ratio</td>
<td>$V_{\text{CST(OPP)}}$ ratio between $I_{\text{VS}} = 0, \mu\text{A}$ and $I_{\text{VS}} = -1.25, \text{mA}$</td>
<td>1.36</td>
<td>1.4</td>
<td>1.44</td>
</tr>
<tr>
<td>$I_{\text{OOP}}$</td>
<td>OPP fault timer</td>
<td>$I_{\text{FB}} = 0, \text{A}$</td>
<td>115</td>
<td>160</td>
<td>200</td>
</tr>
<tr>
<td>$I_{\text{VS(L/RUN)}}$</td>
<td>VS line-sense run current</td>
<td>Current out of VS pin increasing</td>
<td>330</td>
<td>365</td>
<td>400</td>
</tr>
<tr>
<td>$I_{\text{VS(T/OPP)}}$</td>
<td>VS line-sense stop current</td>
<td>Current out of VS pin decreasing</td>
<td>275</td>
<td>305</td>
<td>335</td>
</tr>
<tr>
<td>$K_{\text{VS}}$</td>
<td>VS line-sense ratio</td>
<td>$I_{\text{VISL(STOP)}} / I_{\text{VISL(RUN)}}$</td>
<td>0.81</td>
<td>0.836</td>
<td>0.85</td>
</tr>
<tr>
<td>$I_{\text{BO}}$</td>
<td>Brown-out detection delay time</td>
<td>$I_{\text{VS}} &lt; I_{\text{VISL(STOP)}}$</td>
<td>35</td>
<td>60</td>
<td>75</td>
</tr>
<tr>
<td>$R_{\text{RDM(TH)}}$</td>
<td>R_{\text{RDM}} threshold for CS pin fault</td>
<td></td>
<td>41</td>
<td>50</td>
<td>59</td>
</tr>
<tr>
<td>$I_{\text{CSF1}}$</td>
<td>Max. PWML on time for detecting CS pin fault</td>
<td>$V_{\text{SET}} = 5, \text{V}$</td>
<td>1.6</td>
<td>2</td>
<td>2.3</td>
</tr>
<tr>
<td>$I_{\text{CSF0}}$</td>
<td>Max. PWML on time for detecting CS pin fault</td>
<td>$R_{\text{RDM}} &lt; R_{\text{RDM(TH)}}$ for $V_{\text{SET}} = 0, \text{V}$</td>
<td>0.8</td>
<td>1</td>
<td>1.15</td>
</tr>
<tr>
<td>$I_{\text{FDR}}$</td>
<td>Fault-reset delay timer</td>
<td>OCP, OPP, OPP, SCP, or CS pin fault</td>
<td>1</td>
<td>1.5</td>
<td>1.9</td>
</tr>
<tr>
<td>$T_{\text{J(STOP)}}$</td>
<td>Thermal shut-down temperature</td>
<td>Internal junction temperature</td>
<td>125</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### NTC INPUT

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{NTCTH}}$</td>
<td>NTC shut-down voltage</td>
<td>Voltage decreasing</td>
<td>0.9</td>
<td>1.0</td>
<td>1.1</td>
</tr>
<tr>
<td>$R_{\text{NTCTH}}$</td>
<td>NTC shut-down resistance</td>
<td>$R_{\text{NTC}}$ decreasing</td>
<td>8.7</td>
<td>9.5</td>
<td>10.3</td>
</tr>
<tr>
<td>$R_{\text{NTCR}}$</td>
<td>NTC recovery resistance</td>
<td>$R_{\text{NTC}}$ increasing</td>
<td>19.5</td>
<td>21.7</td>
<td>24</td>
</tr>
<tr>
<td>$I_{\text{NTC}}$</td>
<td>NTC pull-up current, out of pin</td>
<td>$R_{\text{NTC}} = 12, \text{k}\Omega$</td>
<td>85</td>
<td>105</td>
<td>120</td>
</tr>
</tbody>
</table>

### BUR INPUT AND LOW POWER MODE

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$K_{\text{BUR-CST}}$</td>
<td>Ratio from $V_{\text{BUR}}$ to $V_{\text{CST}}$</td>
<td>$V_{\text{CST}}$ between $V_{\text{CST(OPP)}}$ and 0.7 V</td>
<td>3.9</td>
<td>4</td>
<td>4.13</td>
</tr>
<tr>
<td>$f_{\text{BR(U)}}$</td>
<td>Upper threshold of burst rate frequency in adaptive burst mode(1)</td>
<td></td>
<td>29</td>
<td>34</td>
<td>39</td>
</tr>
<tr>
<td>$f_{\text{BR(L)}}$</td>
<td>Lower threshold of burst rate frequency in adaptive burst mode(1)</td>
<td></td>
<td>21</td>
<td>25</td>
<td>29</td>
</tr>
<tr>
<td>$f_{\text{LP}}$</td>
<td>Burst rate frequency in low power mode</td>
<td></td>
<td>22</td>
<td>25</td>
<td>28</td>
</tr>
<tr>
<td>$I_{\text{BUR}}$</td>
<td>Bias current of $V_{\text{BUR}}$ offset in LPM</td>
<td></td>
<td>2.1</td>
<td>2.7</td>
<td>3.4</td>
</tr>
</tbody>
</table>

### RTZ INPUT

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{\text{Z(MAX)}}$</td>
<td>Maximum programmable dead-time from PWMH low to PWML high</td>
<td>$R_{\text{RTZ}} = 280, \text{k}\Omega$, $I_{\text{VS}} = -1, \text{mA}$, $V_{\text{SET}} = 5, \text{V}$</td>
<td>380</td>
<td>480</td>
<td>565</td>
</tr>
<tr>
<td>$T_{\text{Z(MIN)}}$</td>
<td>Minimum programmable dead-time from PWMH low to PWML high</td>
<td>$R_{\text{RTZ}} = 78.4, \text{k}\Omega$, $I_{\text{VS}} = -1, \text{mA}$, $V_{\text{SET}} = 0, \text{V}$</td>
<td>66</td>
<td>72</td>
<td>86</td>
</tr>
<tr>
<td>$T_{\text{Z}}$</td>
<td>Dead-time from PWMH low to PWML high</td>
<td>$I_{\text{VS}} = -150, \mu\text{A}$</td>
<td>144</td>
<td>172</td>
<td>205</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$I_{\text{VS}} = -450, \mu\text{A}$</td>
<td>123</td>
<td>150</td>
<td>177</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$I_{\text{VS}} = -733, \mu\text{A}$</td>
<td>110</td>
<td>125</td>
<td>145</td>
</tr>
<tr>
<td>$K_{\text{TZ}}$</td>
<td>$T_{\text{Z}}$ compensation ratio</td>
<td>$T_{\text{Z}}$ ratio between $I_{\text{VS}} = -200, \mu\text{A}$ and $I_{\text{VS}} = -733, \mu\text{A}$</td>
<td>1.26</td>
<td>1.4</td>
<td>1.57</td>
</tr>
</tbody>
</table>
### Electrical Characteristics (continued)

Over operating free-air temperature range, $V_{\text{DD}} = 15\,$V, $R_{\text{DM}} = 115\,$k$\Omega$, $R_{\text{RTZ}} = 140\,$k$\Omega$, $V_{\text{BUR}} = 1.2\,$V, $V_{\text{SET}} = 0\,$V, $R_{\text{NTC}} = 50\,$k$\Omega$, $V_{\text{S}} = 4\,$V, $V_{\text{SWS}} = 0\,$V, $I_{\text{FB}} = 0\,$$\mu\text{A}$, $I_{\text{HVG}} = 25\,$$\mu\text{A}$, and $-40\,^{\circ}\text{C} < T_{J} = T_{A} < 125\,^{\circ}\text{C}$ (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SWS INPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{TH(SWS)}}$</td>
<td>$V_{\text{SET}} = 5,$V</td>
<td>8.8</td>
<td>9</td>
<td>9.6</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$V_{\text{SET}} = 0,$V</td>
<td>3.7</td>
<td>4</td>
<td>4.3</td>
<td>$V$</td>
</tr>
<tr>
<td>$t_{\text{DM(MAX)}}$</td>
<td>Time between SWS low to PWML high</td>
<td>$V_{\text{SWS}}$ step from 5 $V$ to 0 $V$</td>
<td>12</td>
<td>28</td>
<td>$\text{ns}$</td>
</tr>
<tr>
<td><strong>FB INPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{\text{FB(SBP)}}$</td>
<td>Maximum control FB current</td>
<td>$I_{\text{FB}}$ increasing</td>
<td>75</td>
<td>95</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$V_{\text{FB(REG)}}$</td>
<td>Regulated FB voltage level</td>
<td></td>
<td>4</td>
<td>4.3</td>
<td>4.65</td>
</tr>
<tr>
<td>$R_{\text{FB}}$</td>
<td>FB input resistance</td>
<td></td>
<td>7</td>
<td>8</td>
<td>9.5</td>
</tr>
<tr>
<td><strong>REF OUTPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REF}}$</td>
<td>REF voltage level</td>
<td>$I_{\text{REF}} = 0,$A</td>
<td>4.9</td>
<td>5</td>
<td>5.1</td>
</tr>
<tr>
<td>$I_{\text{S(REF)}}$</td>
<td>Short current of REF pin</td>
<td>Short REF pin</td>
<td>8</td>
<td>14</td>
<td>18</td>
</tr>
<tr>
<td>$V_{\text{R(LINE)}}$</td>
<td>Line regulation of $V_{\text{REF}}$</td>
<td>$V_{\text{DD}} = 12,$V to 35 $V$</td>
<td>-5</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{R(LOAD)}}$</td>
<td>Load regulation of $V_{\text{REF}}$</td>
<td>$I_{\text{REF}} = 0,$mA to 1 $mA$, change in $V_{\text{REF}}$</td>
<td>-10</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td><strong>HVG OUTPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{HVG}}$</td>
<td>HVG voltage level</td>
<td>$I_{\text{HVG}} = +/-200,$$\mu\text{A}$, run state</td>
<td>9.7</td>
<td>10.5</td>
<td>11.4</td>
</tr>
<tr>
<td>$I_{\text{SE(HVG)}}$</td>
<td>HVG max sink current during startup</td>
<td>$V_{\text{HVG}} = 13,$V, start state</td>
<td>55</td>
<td>90</td>
<td>140</td>
</tr>
<tr>
<td>$I_{\text{S(HVG)}}$</td>
<td>Short current of HVG pin</td>
<td>Short HVG pin</td>
<td>0.4</td>
<td>1</td>
<td>1.6</td>
</tr>
<tr>
<td>$V_{\text{HVG(LINE)}}$</td>
<td>Line regulation of $V_{\text{HVG}}$</td>
<td>$V_{\text{DD}} = 12,$V to 35 $V$</td>
<td>-25</td>
<td>25</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{HVG(OV)}}$</td>
<td>HVG over voltage threshold</td>
<td></td>
<td>13.0</td>
<td>13.8</td>
<td>14.6</td>
</tr>
<tr>
<td><strong>RDM INPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{\text{DM(MAX)}}$</td>
<td>Maximum PWMH pulse width with maximum tuning</td>
<td>$V_{\text{SWS}} = 12,$V</td>
<td>6.08</td>
<td>6.76</td>
<td>7.6</td>
</tr>
<tr>
<td>$t_{\text{DM(MIN)}}$</td>
<td>Minimum PWMH pulse width with minimum tuning</td>
<td>$V_{\text{SWS}} = 0,$V</td>
<td>3.05</td>
<td>3.4</td>
<td>3.8</td>
</tr>
</tbody>
</table>
### 6.7 Typical Characteristics

$V_{\text{DD}} = 15\, \text{V}$, $R_{\text{RD}} = 115\, \text{k}\Omega$, $R_{\text{RTZ}} = 140\, \text{k}\Omega$, $V_{\text{SET}} = 0\, \text{V}$, and $T_J = T_A = 25\, ^\circ\text{C}$ (unless otherwise noted)

#### Figure 1. VDD Bias-Supply Current vs. VDD Bias-Supply Voltage

#### Figure 2. VDD Bias-Supply Current vs. Junction Temperature

#### Figure 3. VS Line-Sense Currents vs. Temperature

#### Figure 4. Percentage Variation of Maximum and Minimum CS Thresholds vs. Temperature

#### Figure 5. CS Over-Power Threshold vs. VS Line-Sense Currents

#### Figure 6. $t_2$ Compensation Ratio ($K_{\text{T2}}$) vs. VS Line-Sense Currents
Typical Characteristics (continued)

\[ V_{VDD} = 15V, \ R_{RDM} = 115 \, k\Omega, \ R_{RTZ} = 140 \, k\Omega, \ V_{SET} = 0 \, V, \text{ and } T_J = T_A = 25^\circ C \] (unless otherwise noted)

Figure 7. VS Over-Voltage Threshold vs. Temperature

Figure 8. REF Voltage vs. Temperature

Figure 9. HVG Voltage vs. Temperature

Figure 10. HVG Voltage vs. HVG Current

Figure 11. NTC Thresholds vs. Junction Temperature
7 Detailed Description

7.1 Overview

The UCC28780 is a transition-mode (TM) active clamp flyback (ACF) controller, equipped with advanced control schemes to enable significant size reduction of passive components for higher power density and higher average efficiency. The control law is optimized for Silicon (Si) and Gallium Nitride (GaN) power FETs in a half-bridge configuration and is capable of driving high-frequency AC/DC converters up to 1 MHz. The zero voltage switching (ZVS) control of the UCC28780 is capable of auto-tuning the on-time of a high-side clamp switch ($Q_H$) by using a unique lossless ZVS sensing network connected between the switch-node voltage ($V_{SW}$) and SWS pin. The ACF controller is designed to adaptively achieve targeted full-ZVS or partial-ZVS conditions for the low-side main switch ($Q_L$) with minimum circulating energy over wide operating conditions. Auto-tuning eliminates the risk of losing ZVS due to component tolerance, input/output voltage changes, and temperature variations, since the $Q_H$ on-time is corrected cycle-by-cycle.

Dead-times between PWML (controls $Q_L$) and PWMH (controls $Q_H$) are optimally adjusted to help minimize the circulating energy required for ZVS. Therefore, the overall system efficiency can be significantly improved and more consistent efficiency can be obtained in mass production of the soft-switching topology. The programming features of the RTZ, RDM, BUR, and SET pins provide rich flexibility to optimize the power stage efficiency across a range of output power and operating frequency levels.

The UCC28780 uses four different operating modes to maximize efficiency over wide load and line ranges. Adaptive amplitude modulation (AAM) adjusts the peak primary current at the higher load levels. Adaptive burst mode (ABM) modulates the pulse count of each burst packet in the medium to light load range. Low power mode (LPM) reduces the peak primary current of each two-pulse burst packet in the very light load range. Standby power (SBP) mode minimizes the loss during no load conditions.

The unique burst mode control of the UCC28780 maximizes the light load efficiency of the ACF power stage, while avoiding the concerns of conventional burst operation - such as output ripple and audible noise. The burst control provides an enable signal through the RUN pin to dynamically manage the static current of the half-bridge driver and also adaptively disables the on-time of $Q_H$. These functions can be used to manage the quiescent power consumed by the half-bridge driver, further improving the converter’s light-load efficiency and reducing its standby power.

Instead of using a conventional high-voltage resistor, the UCC28780 starts up the VDD supply voltage with an external high-voltage depletion-mode MOSFET between the SWS pin and the switch node. Fast startup is achieved with low standby power overhead. Moreover, the HVG pin controls the gate of the depletion-mode FET to also allow this MOSFET to be used in a lossless ZVS sensing. This arrangement avoids additional sensing devices.

The UCC28780 also integrates a robust set of protection features tailored to maximize the reliability. These features include internal soft start, brown in/out, output over-voltage, output over-power, system over-temperature, switch over-current, output short-circuit protection, and pin open/short.
7.2 Functional Block Diagram
7.3 Detailed Pin Description

7.3.1 BUR Pin (Programmable Burst Mode)

The voltage at the BUR pin ($V_{BUR}$) sets a target peak current threshold ($V_{CST(BUR)}$) which programs the onset of adaptive burst mode (ABM) and determines the clamped peak current level of switching cycles in each burst packet. When $V_{BUR}$ is designed higher, ABM will start at heavier output load conditions with higher peak current, so the benefit is the higher light-load efficiency but the side effect is a larger burst output voltage ripple. Therefore, 50% to 60% of output load at high line is the recommended highest load condition entering into ABM ($I_{o(BUR)}$) for both Si and GaN-based ACF designs. The gain between $V_{BUR}$ and $V_{CST(BUR)}$ is a constant gain of $K_{BUR-CST}$, so setting $V_{CST(BUR)}$ just requires properly selecting the resistor divider on the BUR pin formed by $R_{BUR1}$ and $R_{BUR2}$. $V_{BUR}$ should be set between 0.7 V and 2.4 V. If $V_{BUR}$ is less than 0.7 V, $V_{CST(BUR)}$ holds at 0.7 V / $K_{BUR-CST}$. If $V_{BUR}$ is higher than 2.4 V, $V_{CST(BUR)}$ stays at 2.4 V / $K_{BUR-CST}$.

$$R_{BUR2} = \frac{R_{BUR1} K_{BUR-CST} V_{CST(BUR)}}{V_{REF} - K_{BUR-CST} V_{CST(BUR)}} = \frac{4 \times R_{BUR1} V_{CST(BUR)}}{5V - 4 \times V_{CST(BUR)}}$$  

In order to enhance the mode transition between ABM and Low Power Mode (LPM), a programmable offset voltage ($\Delta V_{BUR}$) is generated on top of the $V_{BUR}$ setting in ABM through an internal 2.7-μA current source ($I_{BUR}$), as shown in Figure 12. In ABM mode, $V_{BUR}$ is set through the resistor voltage divider to fulfill the target average efficiency. After transition from ABM to LPM, the current source is enabled in LPM and flows out of the BUR pin, so $\Delta V_{BUR}$ can be programmed based on the Thevenin resistance on the BUR pin, which can be expressed as

$$\Delta V_{BUR} = I_{BUR} \times \frac{R_{BUR1} + R_{BUR2}}{R_{BUR1} + R_{BUR2}}$$  

![Figure 12. Hysteresis Voltage Generation on BUR Pin](image-url)

When $V_{BUR}$ becomes higher after transition to LPM, the initial peak magnetizing current in LPM is increased with larger energy per switching cycle in a burst packet, which forces UCC28780 to stay in LPM with a higher feedback current than ABM. If $\Delta V_{BUR}$ is designed too small, it is possible that mode toggling between LPM and ABM can occur resulting in audible noise. For that situation, $\Delta V_{BUR}$ greater than 100 mV is recommended. To minimize the noise coupling effect on $V_{BUR}$, a filter capacitor on the BUR pin ($C_{BUR}$) may be needed. $C_{BUR}$ needs to be properly designed to minimize the delay of generating $\Delta V_{BUR}$ in time during mode transition. It is recommended that $C_{BUR}$ should be sized small enough to ensure $\Delta V_{BUR}$ settles within 40 μs, corresponding to the burst frequency of 25 kHz in LPM ($f_{LPM}$). Based on three RC time constants representing 95% of a settled steady state value from a step response, the design guide of $C_{BUR}$ is expressed as

$$C_{BUR} \leq 40 \mu s \times \frac{R_{BUR1} + R_{BUR2}}{3 R_{BUR1} R_{BUR2}}$$  

(3)
Detailed Pin Description (continued)

7.3.2 FB Pin (Feedback Pin)

The FB pin connects to the collector of an optocoupler output transistor through an external current-limiting resistor (R<sub>FB</sub>). Depending on the operating mode, the controller uses different content of the collector current flowing out of the FB pin (I<sub>FB</sub>) to regulate the output voltage. For the operating modes based on peak current control, I<sub>FB</sub> is converted into an internal peak current threshold (V<sub>CST</sub>) to modulate the amplitude of the current sense signal on the CS pin. For example, when the output voltage (V<sub>O</sub>) is lower than the regulation level set by the shunt regulator, the “current level” of I<sub>FB</sub> moves to lower value, so V<sub>CST</sub> goes up to deliver more power to the output load.

As the burst control takes over the V<sub>O</sub> regulation, where V<sub>CST</sub> is clamped to V<sub>CST(BUR)</sub>, the “current ripple” of I<sub>FB</sub> is used to modulate burst off time, as shown in Figure 13. Specifically, after a group of pulses stop bursting, the output load current starts to discharge the output capacitor, which makes V<sub>O</sub> start to decay. A proper type-III compensation on the secondary side of V<sub>O</sub> feedback loop minimizes the phase-delay between I<sub>FB</sub> current ripple and output voltage ripple. For a detailed design guide on each passive component of the type-III compensator, please refer to Application and Implementation. When the decaying I<sub>FB</sub> intersects with an internal reference current (I<sub>TH(FB)</sub>), the ripple regulator generates a new set of grouped burst pulses to deliver more power, which makes V<sub>O</sub> and I<sub>FB</sub> ripples move upward.

![Figure 13. Concept of Burst Control](image)

The nature of ripple-based control in burst mode requires additional care on the noise level of I<sub>FB</sub> to improve the consistency of burst off-time between burst cycles. Firstly, a high-quality ceramic-bypass capacitor between FB pin and REF pin (C<sub>FB</sub>) is required for decoupling I<sub>FB</sub> noise. A minimum of 100 pF is recommended. There is an internal 8-kΩ resistor (R<sub>FBI</sub>) connected to the FB pin that in conjunction with an external C<sub>FB</sub> forms an effective low-pass filter. On the other hand, too strong low-pass filtering with too large C<sub>FB</sub> can attenuate the I<sub>FB</sub> ripple creating slope distortion of the intersection point between I<sub>FB</sub> and I<sub>TH(FB)</sub>, which can cause inconsistent burst off-times, even though V<sub>O</sub> stays in regulation and the I<sub>FB</sub> noise is low. Secondly, since ABM utilizes the falling-edge burst-ripple content of I<sub>FB</sub> to determine the beginning of every burst packet, the operation is affected if the burst-ripple content of the output voltage is too small due to using a low-ESR output capacitor, or if there is an additional low-frequency ringing on the output ripple due to using a second-order output filter.

Compared with an electrolytic-type of output capacitor, the advantage of ACF using a low-ESR output capacitor such as a polymer capacitor is to minimize the switching-ripple content of the output voltage to meet the ripple specification, but the burst-ripple content is also reduced. Therefore, the switching ripple and noise on I<sub>FB</sub> may be very close to I<sub>TH(FB)</sub>, which triggers the next burst event prematurely. For a converter using a second-order output filter, a π filter design as example, even though both switching-ripple and burst-ripple contents are further attenuated, additional low-frequency ringing caused by the resonance between the output filter inductor and one of the output filter capacitors is generated, which may trigger the next burst event too early as well. Therefore, applying an active ripple compensation (ARC) technique is recommended to generate a noise-free burst ripple artificially to stabilize the ABM operation of ACF using either a low-ESR output capacitor or a second-order output filter.

Figure 14 illustrates the implementation of ARC formed by a high-impedance resistor (R<sub>COMP</sub>) in series with a small-signal enhancement MOSFET (Q<sub>COMP</sub>) where its gate is controlled by the RUN pin of UCC28780. When RUN pin is in a high state which turns on Q<sub>COMP</sub>, R<sub>COMP</sub> connected to FB pin creates a compensation current (I<sub>COMP</sub>), with a magnitude around V<sub>FB</sub> / R<sub>COMP</sub>. When RUN pin changes to a low state which turns off Q<sub>COMP</sub>, R<sub>COMP</sub> and the drain-source junction capacitor of Q<sub>COMP</sub> creates a slow falling edge of I<sub>COMP</sub> with a ramp slope.
Detailed Pin Description (continued)

dependent on the RC time constant. Then, the summation of the current from the optocoupler \(I_{\text{OPTO}}\) and \(I_{\text{COMP}}\) becomes the total feedback current out of FB pin \(I_{FB}\) to compare with \(I_{TH(FB)}\). As the ARC operation in Figure 15 explains, the magnitude of \(I_{\text{COMP}}\) helps to push any switching and noise content of \(I_{FB}\) away from \(I_{TH(FB)}\), and the slow falling edge of \(I_{\text{COMP}}\) further pushes the undesirable ripple content away from \(I_{TH(FB)}\), especially the low-frequency ringing of the \(\pi\) output filter. The magnitude of \(I_{\text{COMP}}\) can be adjusted by \(R_{\text{COMP}}\), and 1 MΩ to 2 MΩ is the recommended value which injects around 2 μA to 4 μA of compensation ripple current into the loop.

Figure 14. Implementation of Active Ripple Compensation (ARC)

Figure 15. Concept of Burst Control with ARC

7.3.3 VDD Pin (Device Bias Supply)

The VDD pin is the primary bias for the internal 5-V REF regulator, internal 11-V HVG regulator, other internal references, and the undervoltage lock-out (UVLO) circuit. As shown in Functional Block Diagram, the UVLO circuit connected to the VDD pin controls three power-path switches among VDD, HVG, and SWS pins, in order to allow \(Q_S\) to be able to perform both \(V_{\text{VDD}}\) startup and \(V_{\text{SW}}\) sensing for ZVS control after startup. During startup, SWS and HVG pins are connected to VDD pin allowing an external depletion-mode MOSFET \(Q_S\) to charge the
Detailed Pin Description (continued)

VDD capacitor (CVDD) from the switch-node voltage (VSW). After VDD startup competes, the ZVS discriminator block is enabled, so as switching logics. Then, the transformer starts delivering energy to the output capacitor (CO) every switching cycle, so both output voltage (VO) and auxiliary winding voltage (VAUX) increase. As VAUX is high enough, the auxiliary winding will take over to power VDD. The UVLO circuit provides a turn-on threshold of VDD(ON) at 17.5 V and turn-off threshold of VDD(OFF) at 9.8 V. The range can accommodate lower values of VDD capacitor (CVDD) and support shorter power-on delays. 38-V maximum operating level on VDD alleviates concerns with leakage energy charging of CVDD and gives added flexibility when a varying output voltage must be supported.

As VDD reaches VDD(ON), SWS pin is disconnected from the VDD pin, so the CVDD size has to be sufficient to hold VDD higher than VDD(OFF) until the positive auxiliary winding voltage is high enough to take over bias power delivery during VO soft start. Therefore, the calculation of minimum capacitance (CVDD(MIN)) needs to consider the discharging effect from the sink current of the UCC28780 during switching in its run state (IOUT(SW)), the average operating current of driver (IDR), and the average gate charge current of half-bridge FETs (IQG) throughout the longest time of VO soft start (tSS(MAX)).

\[
CVDD(MIN) = \frac{(IRUN(SW) + IDR + IQG) tSS(MAX)}{VDD(ON) - VDD(OFF)}
\]

(4)

tSS estimation should consider the averaged soft-start current (ISEC(SS)) on the secondary side of ACF, the constant-current output load (IO(SS)) (if any), maximum output capacitance (CO(MAX)), and a 1-ms time-out potentially being triggered in the startup sequence.

\[
tSS(MAX) = \frac{CO(MAX) VO}{ISEC(SS) - IO(SS)} + 1\text{ms}
\]

(5)

During V0 soft start, V CST reaches the maximum current threshold on the CS pin (VCST(MAX)), so ISEC(SS) at the minimum voltage of the input bulk capacitor (VBULK(MIN)) can be approximated as:

\[
ISEC(SS) = \frac{NPS VCST(MAX) V BULK(MIN)}{2R_C S} + NPS (VO + VF)
\]

(6)

where RCS is the current sense resistor, NPS is primary-to-secondary turns ratio, and VF is the forward voltage drop of the secondary rectifier.

For details of the startup sequencing, one can refer to the Device Functional Modes of this datasheet.

7.3.4 REF Pin (Internal 5-V Bias)

The output of the internal 5-V regulator of the controller is connected to this pin. It requires a high-quality ceramic-bypass capacitor (CREF) to GND for decoupling switching noise and lowering the voltage droop as the controller transitions from wait state to run state. The minimum CREF value is 0.1 μF, and a high quality dielectric material should be used, such as a X7R. The output short current (ISREF) of the REF regulator is self-limited to approximately 14 mA. 5-V bias is only available after the under-voltage lock-out (UVLO) circuit enables the operation of UCC28780 after VDD reaches VDD(ON).

7.3.5 HVG and SWS Pins

The HVG pin provides a controlled voltage to the gate of the depletion-mode MOSFET (QS), enabling QS to serve both VDD startup and lossless ZVS sensing from the high-voltage switch node (VSW). During VDD startup, the UVLO circuit commands two power-path switches connecting SWS and HVG pins to VDD pin with two internal current-limit resistors (RDDS and RDHH) separately, as shown in Figure 16. In this configuration, QS behaves as a current source to charge the VDD capacitor (CVDD). RDDS is set at 12 kΩ when VDD is below 1 V to limit the maximum fault current under VDD pin short events. RDDS is reduced to 1 kΩ when VDD rises above 1 V to allow VDD to charge faster. The maximum charge current (ISWS) is affected by RDDS, the external series resistance (RSWS) from SWS pin to QS, and the threshold voltage of QS (VTH(QS)). ISWS can be calculated as

\[
I_{SWS} = \frac{V_{TH(QS)}}{R_{DDS} + R_{SWS}}
\]

(7)
After $V_{VDD}$ reaches $V_{VDD(ON)}$, the two power-path switches open the connections among SWS, HVG, and VDD pins. At this point, a third power-path switch connects an internal 11-V regulator to the HVG pin for configuring $Q_S$ to perform lossless ZVS sensing. As $Q_S$ gate is fixed at 11 V and the drain pin voltage of $Q_S$ becomes higher than the sum of $Q_S$ threshold voltage ($V_{TH(Qs)}$) and the 11-V gate voltage, $Q_S$ turns off and the source pin voltage of $Q_S$ can no longer follow the drain pin voltage change, so this gate control method makes $Q_S$ act as a high-voltage blocking device with the drain pin connected to $V_{SW}$. When the controller is switching, $V_{SW}$ can be lower than 11 V, so $Q_S$ turns on and forces the source pin voltage to follow $V_{SW}$, becoming a replica of the $V_{SW}$ waveform at the lower voltage level, as illustrated in Figure 17.

The limited window for monitoring the $V_{SW}$ waveform suffices for ZVS control of the UCC28780, since the ZVS tuning threshold ($V_{TH(SWS)}$) is lower than that, which is at 9 V for $V_{SET} = 5$ V and at 4 V for $V_{SET} = 0$ V. The 9-V threshold is the auto-tuning target of the internal adaptive ZVS control loop for realizing a partial ZVS condition on the ACF using Si primary switches. On the other hand, performing full ZVS operation is more suitable for the ACF with GaN primary switches. The 4-V threshold can help to better compensate sensing delay between $V_{SW}$ and the SWS pin more than using a 0-V threshold. The internal 11-V regulator requires a high quality ceramic bypass capacitor ($C_{HVG}$) between the HVG pin and GND for noise filtering and providing compensation to the regulator circuitry. The minimum $C_{HVG}$ value is 2.2 nF and an X7R-type dielectric capacitor is recommended. The controller enters a fault state if the HVG pin is open or shorted to GND during $V_{VDD}$ start-up, or if $V_{HVG}$ overshoot is higher than $V_{HVG(OV)}$ of 13.8 V in run state. The output short current of HVG regulator ($I_{S(HVG)}$) is self-limited to around 1mA.

---

**Figure 16. Operation of the VDD Startup Circuit**

---

**Figure 17. ZVS Sensing by Reusing the VDD Startup Circuit**

---
Detailed Pin Description (continued)

7.3.6 RTZ Pin (Sets Delay for Transition Time to Zero)

The dead-time between PWMH falling edge and PWML rising edge (t\(_Z\)) serves as the wait time for \(V_{SW}\) transition from its high level down to the target ZVS point. Since the optimal \(t_Z\) varies with \(V_{BULK}\), the internal dead-time optimizer automatically extends \(t_Z\) as \(V_{BULK}\) is less than the highest voltage of the input bulk capacitor \((V_{BULK(MAX)})\). The circulating energy for ZVS can be further reduced, obtaining higher efficiency at low line versus a fixed dead-time over a wide line voltage range. A resistor on RTZ pin (\(R_{RTZ}\)) programs the minimum \(t_Z\) (t\(_Z(MIN)\)) at \(V_{BULK(MAX)}\), which is the sum of the propagation delay of the high-side driver (t\(_{D(DR)}\)) and the minimum resonant transition time of \(V_{SW}\) falling edge (t\(_{LC(MIN)}\)).

\[
R_{RTZ} = K_{TZ} \times t_{Z(MIN)} = K_{TZ} \times (t_{D(DR)} + t_{LC(MIN)})
\]

where \(K_{TZ}\) is equal to \(11.2 \times 10^{11}\) (unit: F\(^{-1}\)) for \(V_{SET} = 0\) V, and \(5.6 \times 10^{11}\) (unit: F\(^{-1}\)) for \(V_{SET} = 5\) V. As illustrated in Figure 18, after PWMH turns off \(Q_H\) after t\(_{D(DR)}\) delay, the negative magnetizing current (\(i_{M-}\)) becomes an initial condition of the resonant tank formed by magnetizing inductance (\(L_M\)) and the switch-node capacitance (\(C_{SW}\)). C\(_{SW}\) is the total capacitive loading on the switch-node, including all junction capacitance (\(C_{OSS}\)) of switching devices, stray capacitance of the boot-strap diode, intra-winding capacitance of the transformer, the snubber capacitor, and parasitic capacitance of the PCB traces between switch-node and ground. Unlike a conventional valley-switching flyback converter, the resonance of an active clamp flyback converter at high line does not begin at the peak of the sinusoidal trajectory. The transition time of \(V_{SW}\) takes less than half of the resonance period. The following t\(_{LC(MIN)}\) expression quantifies the transition time for \(R_{RTZ}\) calculation, where an arccosine term represents the initial angle at the resonance beginning. The value of \(\pi\) minus the arccosine term at \(V_{BULK(MAX)}\) of 375 V, \(V_O\) of 20 V, and N\(_{PS}\) of 5 is around 0.585\(\pi\), which is close to one quarter of the resonance period.

\[
t_{LC(MIN)} = \left[\pi - \cos^{-1}\left(\frac{N_{PS}(V_O + V_F)}{V_{BULK(MAX)}}\right)\right] \times \sqrt{L_M C_{SW}}
\]

Figure 18. RTZ Setting for the Falling-edge Transition of \(V_{SW}\)
Detailed Pin Description (continued)

7.3.7 RDM Pin (Sets Synthesized Demagnetization Time for ZVS Tuning)

The $R_{\text{RDM}}$ resistor provides the power stage information to the $t_{\text{DM}}$ optimizer for auto-tuning the on-time of PWMH to achieve ZVS within a given $t_2$ discharge time. The following equation calculates the resistance, based on the knowledge of the primary magnetizing inductance ($L_M$), auxiliary-to-primary turns ratio ($N_A/N_P$), the values of the resistor divider ($R_{\text{VS}1}$ and $R_{\text{VS}2}$) from the auxiliary winding to VS pin, and the current sense resistor ($R_{\text{CS}}$). Among those parameters, $L_M$ contributes the most variation due to its typically wider tolerance. The optimizer is equipped with wide enough on-time tuning range of PWMH to cover tolerance errors. Therefore, just typical values are enough for the calculation.

$$R_{\text{RDM}} = \frac{N_A R_{\text{VS}2}}{N_P (R_{\text{VS}1} + R_{\text{VS}2})} \frac{K_{\text{DM}} L_M}{R_{\text{CS}}}$$

where $K_{\text{DM}}$ is equal to $5 \times 10^9$ (unit: $\text{F}^{-1}$) for both $V_{\text{SET}} = 5 \text{ V}$ and $0 \text{ V}$.

7.3.8 RUN Pin (Driver Enable Pin)

The RUN pin is a logic-level output signal to enable the gate driver. It generates a 5-V logic output when the driver should be active, and pulls down to less than 0.5 V when the driver should be disabled. During burst mode operation, the RUN pin serves as a power management function to dynamically reduce the static current of the driver, so light-load efficiency can be further improved and standby power can be minimized. In addition, there are two delays between RUN going high to first PWML pulse going high in each burst packet. The first delay is a fixed 2.2-μs delay time, intended to provide an appropriate wake-up time for UCC28780 and the gate driver to transition from a wait state to a run state. The second delay is another 2.2-μs timeout, $t_{ZC}$ in the electrical table, intended to turn on the low-side switch of the first switching cycle per burst packet around the valley point of DCM ringing by waiting for the zero crossing detection (ZCD) on the auxiliary winding voltage ($V_{\text{AUX}}$). Therefore, the minimum total delay time is 2.2 μs typically if ZCD is detected immediately after the first 2.2-μs wake-up time, while the maximum total delay time is 4.4 μs if ZCD is not triggered after the timeout. The total delay time with tolerance over temperature are listed as $t_{D(RUN-PWML)}$ in the electrical table. RUN pin can also be used to control the external active ripple compensation network to enhance the stability of the burst regulation loop.

7.3.9 SET Pin

Due to different capacitance non-linearity between Si and GaN power FETs as well as different propagation delays of their drivers, SET pin is provided to program critical parameters of UCC28780 for the two distinctive power stages. Firstly, this pin sets the zero voltage threshold ($V_{\text{TH(SWS)}}$) at the SWS input pin to be two different auto-tuning targets for ZVS control. When SET pin is tied to GND, $V_{\text{TH(SWS)}}$ is set at its low level of 4 V for realizing full ZVS, which allows the low-side switch ($Q_L$) to be turned on when the switch-node voltage drops close to 0 V. When SET pin is tied to REF pin, $V_{\text{TH(SWS)}}$ is set at 9 V for implementing partial ZVS, which makes $Q_L$ turn on at around 9 V. Secondly, this pin generates different PWML-to-PWMH dead-time ($t_{\text{D(PWML-H)}}$) to achieve ZVS on the high-side clamp switch ($Q_H$). A fixed 40 ns for $V_{\text{SET}} = 0 \text{ V}$ and an adaptive adjustment for $V_{\text{SET}} = 5 \text{ V}$. Thirdly, this setting also selects the current sense leading edge blanking time ($t_{\text{CSLEB}}$) to accommodate different delays of the gate drivers; 130 ns for $V_{\text{SET}} = 0 \text{ V}$ and 200 ns for $V_{\text{SET}} = 5 \text{ V}$. Fourthly, the minimum PWML on-time ($t_{\text{ON(MIN)}}$) in low-power mode and standby-power mode varies based on the driver capability; 65 ns for $V_{\text{SET}} = 0 \text{ V}$ and 90 ns for $V_{\text{SET}} = 5 \text{ V}$. Finally, the maximum PWML on-time for detecting CS pin fault ($t_{\text{CSF}}$). $t_{\text{CSF}}$ for $V_{\text{SET}} = 5 \text{ V}$ ($t_{\text{CSF1}}$) is set at 2 μs, $t_{\text{CSF}}$ for $V_{\text{SET}} = 0 \text{ V}$ ($t_{\text{CSF0}}$) depends on $R_{\text{RDM}}$, which is configured to 1 μs under $R_{\text{RDM}} < R_{\text{RDM(TH)}}$ and to 2 μs under $R_{\text{RDM}} \geq R_{\text{RDM(TH)}}$. 
7.4 Device Functional Modes

7.4.1 Adaptive ZVS Control with Auto-Tuning

Figure 19 shows the simplified block diagram explaining the ZVS control of UCC28780. A high-voltage sensing network provides the replica of the switch node voltage waveform ($V_{SW}$) with a limited “visible” voltage range that the SWS pin can handle. The ZVS discriminator identifies the ZVS condition and determines the adjustment direction for the on-time of PWMH ($t_{DM}$) by detecting if $V_{SW}$ reaches a predetermined ZVS threshold, $V_{TH(SWS)}$, within $t_2$, where $t_2$ is the targeted zero voltage transition time of $V_{SW}$ controlled by the PWMH-to-PWML dead-time optimizer.

In Figure 19, $V_{SW}$ of the current switching cycle in the dashed line has not reached $V_{TH(SWS)}$ after $t_2$ expires. The ZVS discriminator sends a TUNE signal to increase $t_{DM}$ for the next switching cycle in the solid line, such that the negative magnetizing current ($I_{M-}$) can be increased to bring $V_{SW}$ down to a lower level in the same $t_2$. After a few switching cycles, the $t_{DM}$ optimizer settles and locks into ZVS operation of the low-side switch ($Q_L$). In steady-state, there is a fine adjustment on $t_{DM}$, which is the least significant bit (LSB) of the ZVS tuning loop. This small change of $t_{DM}$ in each switching cycle is too small to significantly move the ZVS condition away from the desired operating point. Figure 20 demonstrates how fast the ZVS control can lock into ZVS operation. Before the ZVS loop is settled, UCC28780 starts in a valley-switching mode as $t_{DM}$ is not long enough to create sufficient $I_{M-}$. Within 15 switching cycles, the ZVS tuning loop settles and begins toggling $t_{DM}$ with an LSB.

![Figure 19. Block Diagram of Adaptive ZVS Control](image1)

![Figure 20. Auto-Tuning Process of Adaptive ZVS Control](image2)
Device Functional Modes (continued)

7.4.2 Dead-Time Optimization

The dead-time optimizer in Figure 19 controls the two dead-times: the dead-time between PWMH falling edge and PWML rising edge ($t_d$), as well as the dead-time between PWML falling edge and PWMH rising edge ($t_{D(PWML-H)}$).

The adaptive control law for $t_d$ of UCC28780 utilizes the line feed-forward signal to extend $t_d$ as $V_{BULK}$ reduces, as shown in Figure 21. The VS pin senses $V_{BULK}$ through the auxiliary winding voltage ($V_{AUX}$) when the low-side switch ($Q_L$) is on. The auxiliary winding creates a line-sensing current ($I_{VSL}$) out of the VS pin flowing through the upper resistor of the voltage divider on VS pin ($R_{VS1}$). Minimum $t_d$ ($t_{d(MIN)}$) is set at $V_{BULK(MAX)}$ through the RTZ pin. When $I_{VSL}$ is lower than 666 $\mu$A, $t_d$ linearly increases and the maximum $t_d$ extension is 140% of $t_{d(MIN)}$.

![Figure 21. $t_d$ Control Optimized for Wide Input Voltage Range](image)

The control law for $t_{D(PWML-H)}$ of UCC28780 is programmable based on the SET pin voltage. When $V_{SET} = 0$ V, a fixed delay around 40 ns is used to fit a GaN-based ACF with a fast $dV/dt$ on the $V_{SW}$ rising edge. With $V_{SET} = 5$ V, the dead-time optimization is enabled to intelligently adapt to the effect of nonlinear junction capacitance of Si MOSFETs on the $dV/dt$ of $V_{SW}$ rising edge. The high capacitance region of the $C_{OSS}$ curve for the Si $Q_L$ creates a shallow ramping on $V_{SW}$ after PWML turns off. When $C_{OSS}$ of Si $Q_L$ moves to the low capacitance region with $V_{SW}$ increasing, $V_{SW}$ starts to ramp up very quickly. Since the changing slope varies with different peak magnetizing currents as output load changes, using a fixed dead-time can potentially cause hard-switching on the high-side clamp switch ($Q_H$) if the dead-time is not long enough. UCC28780 utilizes the zero crossing detect (ZCD) signal on the auxiliary-winding voltage to identify if $V_{SW}$ overcomes the shallow ramping, and generates a 50-ns delay ($t_{D(VS-PWMH)}$) before turning on PWMH. This feature allows cycle-by-cycle dead-time adjustment to avoid hard-switching of $Q_H$, while providing fast turn-on timing for $Q_H$ to minimize the body-diode conduction time.

Si FET ($V_{SET} = 5$ V)  GaN FET ($V_{SET} = 0$ V)

![Figure 22. $t_{D(PWML-H)}$ Control Optimized for GaN and Si FETs](image)
Device Functional Modes (continued)

7.4.3 Control Law across Entire Load Range

UCC28780 contains four modes of operation summarized in Table 1. Starting from heavier load, the AAM mode forces PWML and PWMH into complementary switching with ZVS tuning enabled. ABM mode generates a group of PWML and PWMH pulses as a burst packet, and adjusts the burst off-time to regulate the output voltage. At the same time, the burst frequency variation is confined above 20kHz by adjusting the number of PWML and PWMH pulses per packet to mitigate audible noise and reduce burst output ripple. In LPM and SBP modes, PWMH and the ZVS tuning loop are disabled, so the converter operates in valley-switching.

<table>
<thead>
<tr>
<th>MODE</th>
<th>OPERATION</th>
<th>PWMH</th>
<th>ZVS</th>
</tr>
</thead>
<tbody>
<tr>
<td>AAM</td>
<td>Adaptive Amplitude Modulation</td>
<td>Enabled</td>
<td>Yes</td>
</tr>
<tr>
<td>ABM</td>
<td>Adaptive Burst Mode</td>
<td>Enabled</td>
<td>Yes</td>
</tr>
<tr>
<td>LPM</td>
<td>Low Power Mode</td>
<td>Disabled</td>
<td>No</td>
</tr>
<tr>
<td>SBP</td>
<td>StandBy Power</td>
<td>Disabled</td>
<td>No</td>
</tr>
</tbody>
</table>

Figure 23 addresses the critical parameter changes among the four operating modes, where $V_{CST}$ is the peak current threshold compared with the current-sense voltage from CS pin, $f_{SW}$ is the switching frequency of PWML, $f_{BUR}$ is the burst frequency, and $N_{SW}$ is the pulse number of PWML per burst packet. The following section explains the detailed operation of each mode.

![Figure 23. Control Law Over Entire Load Range](image-url)
### 7.4.4 Adaptive Amplitude Modulation (AAM)

The switching pattern in AAM forces PWML and PWMH to alternate in a complementary fashion with dead-time in between, as shown in Figure 24. As the load current reduces, the negative magnetizing current ($I_{M-}$) stays the same, while the positive magnetizing current ($I_{M+}$) reduces by the internal peak current loop to regulate the output voltage. $I_{M+}$ generates a current-feedback signal ($V_{CS}$) on CS pin through a current-sense resistor ($R_{CS}$) in series with $Q_L$, and a peak current threshold ($V_{CST}$) in the current loop controls the peak current variation. Due to the nature of transition-mode (TM) operation, lowering the peak current with lighter load conditions results in higher switching frequency. When the load current increases to an over-power condition ($I_{O(OP)}$) where $V_{CST}$ correspondingly reaches an OPP threshold ($V_{CST(OPP)}$) of the peak current loop, the OPP fault response will be triggered after a 160-ms timeout. The RUN signal stays high in AAM, so the half-bridge driver remains active.

![Figure 24. PWM Pattern in AAM](image)

### 7.4.5 Adaptive Burst Mode (ABM)

As the load current reduces to $I_{O(BUR)}$, where $V_{CS}$ reaches to $V_{CST(BUR)}$ threshold, ABM starts and $V_{CS}$ is clamped. The peak magnetizing current and the switching frequency ($f_{SW}$) of each switching cycle are fixed for a given input voltage level. $V_{CST(BUR)}$ is programmed by the BUR pin voltage ($V_{BUR}$). The PWM pattern of ABM is shown in Figure 25. When RUN goes high, a delay time between RUN and PWML ($t_{D(RUN-PWML)}$) is given to allow both the gate driver and the UCC28780 time to wake up from a wait state to a run state. PWML is set as the first pulse to build up the bootstrap voltage of the high-side driver before PWMH starts switching. The first PWML pulse turns on $Q_L$ close to a valley point of the DCM ringing on the switch-node voltage ($V_{SW}$) by sensing the condition of zero crossing detection (ZCD) on the auxiliary winding voltage ($V_{AUX}$). The following switching cycles operate in a ZVS condition, since PWMH is enabled. As the number of PWML pulses ($N_{SW}$) in the burst packet reaches its target value, the RUN pin pulls low after the ZCD of the last switching cycle is detected, and forces the half-bridge driver and UCC28780 into a wait state for the quiescent current reduction of both devices. In this mode, the minimum off-time of the RUN signal is 2.2 µs and the minimum on-time of PWML is limited to the leading-edge blanking time ($t_{CSLEB}$) of the peak current loop. However, more grouped pulses means more risk of higher output ripple and higher audible noise. The following equation estimates how burst frequency ($f_{BUR}$) varies with output load and other parameters.

$$f_{BUR} = \frac{I_O}{I_{O(BUR)}} \frac{f_{SW}}{N_{SW}}$$  \hspace{1cm} (11)

As $I_O < I_{O(BUR)}$, $f_{BUR}$ can become lower than the audible noise range if $N_{SW}$ is fixed. In ABM, $N_{SW}$ is modulated to ensure $f_{BUR}$ stays above 20 kHz by monitoring $f_{BUR}$ in each burst period. As $I_O$ reduces, $f_{BUR}$ becomes lower and reaches a predetermined low-level frequency threshold ($f_{BUR(LR)}$) of 25 kHz. The ABM loop commands $N_{SW}$ of both PWML and PWMH to be reduced by one pulse to maintain $f_{BUR}$ above $f_{BUR(LR)}$. At the same time, the burst frequency ripple on the output voltage reduces as $N_{SW}$ drops with the load reduction. As $I_O$ increases, $f_{BUR}$ becomes higher and reaches a predetermined high-level frequency threshold ($f_{BUR(UP)}$) of 34 kHz. The ABM loop commands $N_{SW}$ to be increased by one pulse to push $f_{BUR}$ back below $f_{BUR(UP)}$.
This algorithm maximizes the number of pulses in each burst packet to improve light-load efficiency, while also limiting the burst output ripple and audible noise. As $I_O$ moves below the boundary between AAM and ABM, the maximum $N_{SW}$ is nine and the minimum $N_{SW}$ is two. As $I_O$ is close to the boundary between AAM and ABM, the maximum $N_{SW}$ can be higher than nine, to provide a smoother mode transition. When the load slightly increases in this boundary, more than nine pulses are generated in a burst packet as Figure 26 shows. $f_{BUR}$ starts to move lower than 20kHz. The burst pattern with disordered $N_{SW}$ and inconsistent $f_{BUR}$ among the asymmetric burst packets generates a frequency spreading effect to weaken the strength of potential audible noise, when the controller operates in the transition region. It is found that dip varnishing the transformer is a very effective way to mitigate the minor audible noise around the mode transition. ABM operation with lower peak magnetizing current through lower BUR-pin voltage can also help to minimize the potential audible noise. Generally speaking, entering ABM at around 50 to 60% of output load and using a varnished transformer provides good balance between the light-load efficiency and smooth mode transitions with minimal audible noise.

![Figure 25. PWM Pattern in ABM](image)

![Figure 26. Mode Transition Behavior between AAM and ABM](image)

### 7.4.6 Low Power Mode (LPM)

As $N_{SW}$ drops to two in ABM and the condition of $f_{BUR}$ less than $f_{BUR(LR)}$ is qualified under two consecutive burst periods, UCC28780 enters into LPM mode and disables PWMH. The purpose of LPM is to provide a soft peak current transition between $V_{CST(BUR)}$ and $V_{CST(MIN)}$. LPM fixes $N_{SW}$ at two and sets $f_{BUR}$ equal to $f_{LPM}$ of 25 kHz. In LPM mode, $V_{CST}$ is controlled to regulate the output voltage. At the start of each burst packet, after RUN pulls high, $t_{D(RUN-PWML)}$ is used to wake up both the gate driver and UCC28780. With PWMH disabled, the two PWML pulses turn on $Q_L$ close to valley-switching by sensing ZCD. When ZCD is detected again at the end of the second pulse, the RUN pin goes low and the UCC28780 enters its low-power wait state. In LPM mode, the
minimum on-time of PWML can be further reduced to \( t_{\text{ON(MIN)}} \), to allow the peak magnetizing current to be reduced beyond the level limited by \( t_{\text{CSLEB}} \) of the peak current loop. In this condition, operation of the LPM control loop is changed from a current-mode control to a voltage-mode control, so the on-time adjustment of PWML is not limited to \( t_{\text{CSLEB}} \). With this feature, before \( f_{\text{BUR}} \) starts to fall below \( f_{\text{LPM}} \) and enters the audible frequency range of SBP mode, the peak current is low enough to limit the magnitude of audible excitation.

\[
I_{VDD(SBP)} = (I_{\text{RUN}} - I_{\text{WAIT}}) \left( \frac{2}{f_{SW(SBP)}} + \frac{1}{f_{\text{BUR}}} \right) + I_{\text{WAIT}}
\]

\[ (12) \]

**Figure 27. PWM Pattern in LPM**

### 7.4.7 Standby Power Mode (SBP)

As \( V_{\text{CST}} \) drops to \( V_{\text{CST(MIN)}} \), UCC28780 enters into SBP mode and PWMH continues to stay disabled. The purpose of SBP is to lower \( f_{\text{BUR}} \) in order to minimize standby power. SBP fixes \( N_{\text{SW}} \) at two and \( V_{\text{CST}} \) to \( V_{\text{CST(MIN)}} \), while the burst off-time is adjusted to regulate the output voltage. As \( f_{\text{BUR}} \) is well below \( f_{\text{LPM}} \), the switching-related loss can be minimized. In addition, lowering \( f_{\text{BUR}} \) forces both the gate driver and UCC28780 to remain in wait states longer to minimize the static power loss. The equivalent static current of the UCC28780 in SBP can be represented as

\[
I_{VDD(SBP)} = (I_{\text{RUN}} - I_{\text{WAIT}}) \left( \frac{2}{f_{SW(SBP)}} + \frac{1}{f_{\text{BUR}}} \right) + I_{\text{WAIT}}
\]

**Figure 28. PWM Pattern in SBP**

### 7.4.8 Startup Sequence

Figure 29 shows the simplified block diagram related with the VDD startup function of UCC28780, and Figure 30 addresses the startup sequence. The detailed description on the startup waveforms is:

1. **Time interval A:** The UVLO circuit commands the two internal power-path switches (Q_{DDH} and Q_{DDH}) to build connections among SWS, VDD, and HVG pins through two serial current-limiting resistors (R_{DDS} and R_{DDH}). The depletion-mode MOSFET (Q_{S}) starts sourcing charge current (I_{SWS}) safely from the high-voltage switch-node voltage (V_{SW}) to the VDD capacitor (C_{VDD}). Before V_{VDD} reaches 1 V, I_{SWS} is limited by the high-resistance R_{DDS} of 12 k\( \Omega \) to prevent potential device damage if C_{VDD} or VDD pin is shorted to ground.

2. **Time interval B:** After V_{VDD} rises above 1 V, R_{DDS} is reduced to a smaller resistance of 1 k\( \Omega \). I_{SWS} is increased to charge C_{VDD} faster. The maximum charge current during VDD startup can be quantified by Equation 7.

3. **Time interval C:** As V_{VDD} reaches V_{VDD(ON)} of 17.5 V, the ULVO circuit turns-off Q_{DDS} to disconnect the
source pin of Q_S to C_VDD, and turns-off Q_DDH to break the gate-to-source connection of Q_S, so Q_S loses its current-charge capability. V_DD then starts to drop, because the 5-V regulator on REF pin starts to charge up the reference capacitor (C_REF) to 5 V, which maximum charge current (I_SE(REF)) is self-limited at around 14 mA. After V_REF is settled, the UVLO circuit turns-on another power-path switch (Q_{11H}), so an internal 11-V regulator is connected to the HVG pin. The voltage on the HVG pin capacitor (C_{HVG}) starts to be discharged by the regulator.

4. Time interval D: During discharging C_{HVG} of the recommended 2.2 nF, the sink current of the 11-V regulator (I_{SE(HVG)}) is self-limited at around 90 μA, so it takes longer than 25 μs for settling to 11 V. If V_{HVG} reaches 11 V in less than 10 to 25 μs, the HVG pin open fault is triggered to protect the device. Once V_{HVG} is settled to 11 V without the fault event, RUN pin goes high and UCC28780 enters a run state with I_{VDD} = I_{RUN}.

5. Time interval E: There is a 2.2-μs delay from RUN going high to PWML starting to switch in order to wake-up the gate driver and UCC28780.

6. Time interval F: This is the soft-start region of peak magnetizing current. The first purpose is to limit the supply current if the output is short. The second purpose is to push the switching frequency higher than the audible frequency range during repetitive startup situations. At the beginning of V_O soft-start, the peak current is limited by two V_{CST} thresholds. The first V_{CST} startup threshold (V_{CST(SM1)}) is clamped at 0.28 V and the following second threshold (V_{CST(SM2)}) is 0.6 V. When V_{CST} = V_{CST(SM1)} PWMH is disabled if the VS pin voltage (V_{VS}) < 0.28 V, and the first five PWML pulses are forced to stay at this current level. After V_{VS} exceeds 0.28 V and the first five PWML pulses are generated, the peak current threshold changes from V_{CST(SM1)} to V_{CST(SM2)}. In case of the inability to build up V_O with V_{CST(SM1)} at the beginning of the V_O soft-start due to excessively large output capacitor and/or constant-current output load, there is an internal time-out of 1ms to force V_{CST} to switch to V_{CST(SM2)}.

7. Time interval G: When V_{VS} rises above 0.6 V, V_{CST} is allowed to reach V_{CST(MAX)} of 0.8 V, so the rising rate of V_O startup becomes faster. When PWML is in a high state, I_{VDD} can be larger than I_{RUN} because the 5-V regulator provides the line-sensing current pulse (I_VSL) on the VS pin to sense V_BULK condition.

8. Time interval H: V_O and V_{CST} settle, and the auxiliary winding takes over the VDD supply. There is a switching ripple on C_{HVG} during PWML switching, due to the dV/dt coupling of V_SW through the junction capacitance of Q_S. UCC28780 provides an over-voltage protection on HVG pin to avoid the risk of high overshoot under high dV/dt conditions. The over-voltage threshold of HVG pin (V_{HVG(OV)}) is 13.8V.

Copyright © 2018, Texas Instruments Incorporated

Figure 29. Functional Startup Block Diagram
7.4.9 Survival Mode of VDD

When the output voltage overshoot occurs during step-down load transients, the \( V_O \) feedback loop commands the UCC28780 to stop switching quickly through increasing \( I_{FB} \), in order to prevent additional energy from aggravating the overshoot. Since \( V_{VDD} \) keeps dropping during this time, the conventional way to prevent a controller from shutting down is to oversize the VDD capacitor so as to hold \( V_{VDD} \) above \( V_{VDD(OFF)} \). Instead, UCC28780 is equipped with the survival-mode operation to hold \( V_{VDD} \) above \( V_{VDD(OFF)} \) during the transient event, so the size of VDD capacitor can be significantly reduced and the PCB footprint for the auxiliary power can be minimized. Specifically, there is a ripple comparator to regulate \( V_{VDD} \) above a 11-V threshold, which is \( V_{VDD(OFF)} \) plus \( V_{VDD(PTC)} \) in the electrical table. The ripple regulator is enabled when the \( V_O \) feedback loop requests the UCC28780 to stop switching due to \( V_O \) overshoot.

The regulator initiates unlimited PWML pulses when \( V_{VDD} \) drops lower than 11 V, and stops switching after \( V_{VDD} \) rises above 11 V. Since \( V_{VDD} \) is lower than the reflected output voltage overshoot, most of the magnetizing energy is delivered to the auxiliary winding and brings \( V_{VDD} \) above the 11-V threshold quickly. After \( V_O \) moves back to the regulation level, \( V_O \) feedback loop forces the UCC28780 to begin switching again by reducing \( I_{FB} \), and the PWML and PWMH pulses are then controlled by the normal operating mode.

To prevent the controller from getting stuck in survival mode continuously or toggling between SBP and survival mode at zero load, some guidelines on the auxiliary power delivery path to VDD can be considered:

1. The normal \( V_{VDD} \) level under regulated \( V_O \) must be away from the 11-V threshold.
2. VDD capacitor should not be over-sized, but designed just big enough to hold \( V_{VDD} > V_{VDD(OFF)} \) under the
longest $V_O$ soft-start time.

3. The current-limiting resistor ($R_{VDD1}$) in series with the auxiliary rectifier diode ($D_{AUX}$) should not be too large, so the delivery path with lower series impedance can help the VDD capacitor charge faster.

4. Ensure good coupling between the auxiliary winding ($N_{AUX}$) and the secondary winding ($N_S$) of the transformer.
7.4.10 System Fault Protections

The UCC28780 provides extensive protections on different system fault scenarios. The protection features are summarized in Table 2.

<table>
<thead>
<tr>
<th>PROTECTION</th>
<th>SENSING</th>
<th>THRESHOLD</th>
<th>DELAY TO ACTION</th>
<th>ACTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD UVLO</td>
<td>VDD voltage</td>
<td>$V_{\text{DD(OFF)}} \leq V_{\text{DD}} \leq V_{\text{DD(ON)}}$</td>
<td>None</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>Over-power protection (OPP)</td>
<td>CS voltage</td>
<td>$V_{\text{CST(OPP)}} \leq V_{\text{CST}} \leq V_{\text{CST(MAX)}}$</td>
<td>$t_{\text{OPP}}$ (160 ms)</td>
<td>$t_{\text{FDR}}$ restart (1.5s)</td>
</tr>
<tr>
<td>Peak current limit (PCL)</td>
<td>CS voltage</td>
<td>$V_{\text{CST}} \leq V_{\text{CST(MAX)}}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Over-current protection (OCP)</td>
<td>CS voltage</td>
<td>$V_{\text{CS}} \geq V_{\text{OCP}}$</td>
<td>$3 \text{ PWML pulses}$</td>
<td>$t_{\text{FDR}}$ restart</td>
</tr>
<tr>
<td>Output short-circuit protection (SCP)</td>
<td>CS, VS, and VDD voltages</td>
<td>$(1) V_{\text{DD}} = V_{\text{DD(OFF)}} &amp; V_{\text{CST}} \geq V_{\text{CST(OPP)}}$; $(2) V_{\text{DD}} = V_{\text{DD(OFF)}} &amp; V_{\text{VS}} \leq 0.8 \text{ V}$</td>
<td>$\leq t_{\text{OPP}}$</td>
<td>$t_{\text{FDR}}$ restart</td>
</tr>
<tr>
<td>Output over-voltage protection (OVP)</td>
<td>VS voltage</td>
<td>$V_{\text{VS}} \geq V_{\text{OVP}}$</td>
<td>$3 \text{ PWML pulses}$</td>
<td>$t_{\text{FDR}}$ restart</td>
</tr>
<tr>
<td>Brown-in detection</td>
<td>VS current</td>
<td>$I_{\text{VSL}} \leq I_{\text{VSL(RUN)}}$</td>
<td>$4 \text{ PWML pulses}$</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>Brown-out detection</td>
<td>VS current</td>
<td>$I_{\text{VSL}} \leq I_{\text{VSL(STOP)}}$</td>
<td>$t_{\text{BO}}$ (60ms)</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>Over-temperature protection (OTP)</td>
<td>NTC voltage</td>
<td>$R_{\text{NTC}} \leq R_{\text{NTCTH}}$</td>
<td>$3 \text{ PWML pulses}$</td>
<td>UVLO reset until $R_{\text{NTC}} \geq R_{\text{NTCR}}$</td>
</tr>
<tr>
<td>Thermal shutdown</td>
<td>Junction temperature</td>
<td>$T_{\text{J}} \geq T_{\text{J(STOP)}}$</td>
<td>$3 \text{ PWML pulses}$</td>
<td>UVLO reset</td>
</tr>
</tbody>
</table>

7.4.10.1 Brown-In and Brown-Out

The VS pin senses the negative voltage level of the auxiliary winding during the on-time of low-side switch ($Q_L$) to detect an under-voltage condition of the input AC line. When the bulk voltage ($V_{\text{BULK}}$) is too low, UCC28780 stops switching and no $V_O$ restart attempt is made until the AC input line voltage is back into normal range. As $Q_L$ turns on with PWML, the negative voltage level of auxiliary winding voltage ($V_{\text{AUX}}$) is equal to $V_{\text{BULK}}$ divided by primary-to-auxiliary turns ratio ($N_{PA}$) of the transformer, which is $N_{P}/N_{A}$. During this time, the voltage on VS pin is clamped to about 250 mV below GND. As a result, $V_{\text{AUX}}$ can create a line-sensing current ($I_{\text{VSL}}$) out of the VS pin flowing through the upper resistor of the voltage divider on VS pin ($R_{\text{VS1}}$). With $I_{\text{VSL}}$ proportional to $V_{\text{BULK}}$, it can be used to compare against two under-voltage thresholds, $I_{\text{VSL(RUN)}}$ and $I_{\text{VSL(STOP)}}$.

The target brown-in AC voltage ($V_{\text{AC(BI)}}$) can be programmed by the proper selection of $R_{\text{VS1}}$. For every UVLO cycle of VDD, there are at least four initial test pulses from PWML to check $I_{\text{VSL}}$ condition. $I_{\text{VSL}}$ of the first test pulse is ignored. If $I_{\text{VSL}} \leq I_{\text{VSL(RUN)}}$ is valid for the rest three consecutive test pulses, the controller stops switching, the RUN pin goes low, and a new UVLO start cycle is initiated after $V_{\text{DD}}$ reaches $V_{\text{DD(OFF)}}$. On the other hand, if $I_{\text{VSL}} > I_{\text{VSL(RUN)}}$ occurs, $V_O$ soft start sequence is initiated.

$$R_{\text{VS1}} = \frac{V_{\text{AC(BI)}}}{N_{PA} \times I_{\text{VSL(RUN)}}} = \frac{N_{A} \times V_{\text{AC(BI)}} \sqrt{2}}{N_{P} \times 365 \mu \text{A}}$$

(13)

The brown-out AC voltage ($V_{\text{AC(BO)}}$) is set internally by around 83% of $V_{\text{AC(BI)}}$, which provides enough hysteresis to compensate for possible sensing errors through the auxiliary winding. A 60-ms timer ($t_{BO}$) is used to bypass the effect of line ripple content on the $I_{\text{VSL}}$ sensing. Only when the $I_{\text{VSL}} \leq I_{\text{VSL(STOP)}}$ condition lasts longer than 60 ms, i.e. typically three line cycles of 50 Hz, the brown-out fault is triggered. The fault is reset after $V_{\text{DD}}$ reaches $V_{\text{DD(OFF)}}$. Figure 31 shows an example of the timing sequence of brown-in and brown-out protections.

$$V_{\text{AC(BO)}} = \frac{I_{\text{VSL(STOP)}}}{I_{\text{VSL(RUN)}}} \times V_{\text{AC(BI)}} = 0.83 \times V_{\text{AC(BI)}}$$

(14)
7.4.10.2 Output Over-Voltage Protection

VS pin senses the positive voltage level of the auxiliary winding voltage \( (V_{aux}) \) to detect an over-voltage condition of \( V_o \). When an OVP event is triggered, UCC28780 stops switching and there is a 1.5-s fault recovery time \( (t_{FDR}) \) before any \( V_o \) restart attempt is made. As \( Q_L \) turns off, the settled \( V_{aux} \) before any \( V_o \) restart attempt is made is equal to \((V_o + V_f) \times N_{AS}\), where \( N_{AS} \) is the auxiliary-to-secondary turns ratio of the transformer, \( N_a / N_s \), and \( V_f \) is the forward voltage drop of the secondary-side rectifier. The VS pin senses \( V_{aux} \) through a voltage divider formed by \( R_{VS1} \) and \( R_{VS2} \). The pin voltage \( (V_{VS}) \) is compared with an internal OVP threshold \( (V_{OVP}) \). If \( V_{VS} \geq V_{OVP} \) condition is qualified for three consecutive PWML pulses, the controller stops switching, brings RUN pin low, and initiates the 1.5-s time delay. During this long delay time, only the UVLO-cycle of \( V_{DD} \) is active, and there are no test pulses of PWML. After the 1.5-s timeout is completed and \( V_{VDD} \) reaches the next \( V_{VDD(OFF)} \), a normal start sequence begins. The calculation of \( R_{VS2} \) is

\[
R_{VS2} = \frac{R_{VS1} \times V_{OVP}}{N_{AS} \times (V_o(OVP) + V_f) - V_{OVP}} = \frac{R_{VS1} \times 4.5V}{(N_a/N_s)(V_o(OVP) + V_f) - 4.5V}
\]  

(15)

The long \( t_{FDR} \) timer helps to protect the power stage components from the large current stress during every restart. After OVP is triggered, \( V_o \) may be brought down quickly by the output load current. If OVP were reset directly after one UVLO cycle of \( V_{DD} \) without the 1.5-s delay, the first PWMH pulse turns on \( Q_H \) under the condition of a large voltage difference between the high clamp capacitor voltage \( (V_{CLAMP}) \) and the low reflected voltage. A large current can flow through the clamp switch \( (Q_H) \) and secondary rectifier. Therefore, the 1.5-s timer of UCC28780 allows \( V_{CLAMP} \) to drop to a lower voltage level through a bleeding resistor \( (R_{BLEED}) \) in parallel with \( C_{CLAMP} \) before the next \( V_o \) restart attempt, such that the current stress can be minimized. A large \( R_{BLEED} \) can be used with the long time-out to minimize the impact on standby power. For example, to discharge \( V_{CLAMP} \) to 10% of its normal level in 1.5 s, only 3 mW of additional standby power is added with \( R_{BLEED} = 2.8 \, \Omega \) and \( C_{CLAMP} = 220 \, \text{nF} \). Figure 32 illustrates the timing sequence as \( V_{CLAMP} \) is discharged to a residual voltage \( (V_{RESIDUAL}) \) in 1.5 s. \( R_{BLEED} \) also helps to reduce the voltage overcharge on the clamp capacitor in LPM and SBP modes in which PWMH is disabled, so the voltage stress in the passive-clamp operation can be controlled.

During LPM to ABM mode transition, it is possible to falsely trigger OVP if the setting does not have enough design margin. In LPM mode with a disabled PWMH, the leakage energy of the transformer charges \( V_{CLAMP} \) higher than the reflected voltage. When the controller enters into ABM and the PWMH is enabled, the active-clamp circuit of ACF needs to take some time to balance the voltage difference, depending on the clamp capacitor value. As a result, \( V_{aux} \) can sense the higher \( V_{CLAMP} \) condition during the voltage balancing and the controller may treat this as an OVP event, even though \( V_o \) still stays in regulation and does not reach the actual OVP point. It may only happen with a large \( C_{CLAMP} \) design, so slightly increasing the OVP setting can resolve the problem.
7.4.10.3 Over-Temperature Protection

The UCC28780 uses an external NTC resistor (R_{NTC}) tied to the NTC pin to program a thermal shutdown temperature near the hotspot of the converter. The NTC shutdown threshold (V_{NTCTH}) of 1 V with an internal 105-μA current source flowing through R_{NTC} results in a 9.5-kΩ thermistor shutdown threshold. If the NTC resistance stays lower than 9.5 kΩ for more than three consecutive PWML pulses, an OTP fault event is triggered, and the 1-V threshold is increased to 2.25 V. The NTC resistance has to increase above 21.7 kΩ to reset the OTP fault. This threshold change provides a safe temperature hysteresis to help the hot-spot temperature cool down before the next V_O restart attempt, reducing the thermal stress to the components. This pin can also be used as an electrical shutdown function by shorting this pin with a controlled switch to GND. With the pin shorted to GND, V_{VDD} performs UVLO cycling, and there is at least three consecutive PWML pulses generated to check the state. The NTC pin can be left floating or tied to the REF pin if not used.

7.4.10.4 Programmable Over-Power Protection

The over-power protection (OPP) enables the ACF to operate in an over-power condition for a limited amount of time, so the UCC28780 can support a power stage design with peak power requirements. As shown in Figure 34, when V_{CST} is higher than the threshold voltage of the OPP curve (V_{CST(OPP)}), a 160-ms timer starts. If V_{CST} remains higher than V_{CST(OPP)} continuously for 160 ms, the long 1.5-s timer starts and the controller stays in fault state without switching. This long recovery time reduces the average current during a sustained over-power event. The system benefits includes the reduction of thermal stress in high density adapters and the protection of its output cable.

The OPP function uses I_{VSL} as a line feed-forward signal to vary V_{CST(OPP)} depending on V_{BULK}, in order to make the OPP trigger point constant over a wide line voltage range. The UCC28780 allows programing of the OPP curve by adding a line-compensation offset voltage on the CS pin through a resistor (R_{OPP}) connected between the CS pin and current-sense resistor (R_{CS}). An internal current source flowing out of CS pin creates the offset voltage on R_{OPP}. This current level is equal to I_{VSL} divided by a constant gain of K_{LC}. As R_{OPP} increases, the OPP trigger point becomes lower at high line, so lower peak magnetizing current is allowed to run continuously.
The highest threshold of OPP curve \( (V_{CST(OPP1)}) \) of 0.6 V helps to determine \( R_{CS} \) value at \( V_{BULK(MIN)} \).

\[
R_{CS} = \frac{P_{O(OPP)}}{2 \frac{V_{CST(OPP1)}}{V_{BULK(MIN)} D_{MAX} L_M}}
\]

where \( P_{O(OPP)} \) is the output power that triggers OPP, and \( t_{D(CST)} \) is the sum of all delays in the peak current loop which contributes additional peak current overshoot. \( t_{D(CST)} \) consists of propagation delay of the low-side driver, current sense filter delay \( (R_{OPP} \times C_{CS}) \), internal CS comparator delay \( (t_{D(CS)}) \), and nonlinear capacitance delay of \( Q_{L} \). After \( R_{CS} \) is determined, \( R_{OPP} \) can be adjusted to keep a similar OPP point at highest line. Note that setting the OPP trigger point too far away from the full power may introduce more challenge on the thermal design, since the converter runs continuously with more power as long as the corresponding peak current is slightly less than OPP threshold.

![Figure 34. CS-Pin Related Faults](image1)

![Figure 35. Timing Diagram of OPP](image2)
7.4.10.5 Peak Current Limit

The peak current threshold of the OPP curve is used to initiate the 160-ms timer, while the peak current limit (PCL) determines the highest controllable peak current of the peak current loop, \( V_{\text{CST(MAX)}} = 0.8 \text{ V} \). In other words, this feature provides the highest “short duration” peak power \( (P_{O(MAX)}) \) that the converter can reach. For example, to supply a highest peak power of 150%, \( R_{CS} \) should be chosen to ensure that the peak current at 150% load and \( V_{\text{BULK(MIN)}} \) must not be above \( V_{\text{CST(MAX)}} \). Then, the threshold of the OPP power \( (P_{O(OPP)}) \) can be programmed to around 112% to support 150% peak power design, based on the following equation. Additionally, before \( V_{O} \) reaches steady state during a \( V_{O} \) soft-start, the highest \( V_{\text{CST}} \) can also reach to \( V_{\text{CST(MAX)}} \). The transformer must have enough design margin separating its maximum flux density from the saturation limit of the core material under the peak current level in PCL.

\[
P_{O(OPP)} = \frac{V_{\text{CST(OPP)}}}{V_{\text{CST(MAX)}}} \cdot \frac{0.6V}{0.8V} \cdot P_{O(MAX)}
\]

(17)

7.4.10.6 Output Short-Circuit Protection

When an output short-circuit is applied, the peak current reaches the PCL limit and triggers the 160-ms OPP fault timer. During this event, the VDD power supply is lost due to the auxiliary winding voltage being close to 0 V. Without additional short-circuit detection, if \( V_{\text{VDD}} \) reaches \( V_{\text{VDD(OFF)}} \) before the 160-ms timeout, the 1.5-s recovery time for the OPP fault cannot be triggered but only a UVLO recycle is performed. To remedy this scenario, as \( V_{\text{VDD}} \) reaches \( V_{\text{VDD(OFF)}} \), UCC28780 checks two additional parameters to identify the short-circuit event at the output, and initiates the 1.5-s recovery without waiting for 160 ms to expire. Specifically, when \( V_{\text{VDD}} \) reaches \( V_{\text{VDD(OFF)}} \), if either \( V_{\text{CST}} \) is greater than the OPP threshold \( (V_{\text{CST(OPP)}}) \) or the VS-pin voltage is less than 0.6 V, the 1.5-s recovery delay is initiated. With this additional layer of intelligence, the average load current during continued short-circuit event can be greatly reduced, and thus also the thermal stress on the power supply.

7.4.10.7 Over-Current Protection

The UCC28780 operates with cycle-by-cycle primary-peak current control. The normal operating range of the CS pin is 0.15 V to 0.8 V. If the CS-pin voltage exceeds the 1.2-V over-current level, any time after the internal leading edge blanking time \( (t_{\text{CSLEB}}) \) and before the end of the transformer demagnetization, for three consecutive PWML cycles, the device stop switching, RUN pin goes low, and 1.5-s recovery time is initiated. Similar to OVP, OPP, and SCP, only the UVLO-cycle of VDD is active, there are no test PWML pulses at all. After the 1.5-s time-out is completed and \( V_{\text{VDD}} \) reaches the next \( V_{\text{DD(OFF)}} \), a normal start sequence begins.

7.4.10.8 Thermal Shutdown

The internal over-temperature shutdown threshold is higher than 125°C. If the junction temperature of the device reaches this threshold, the device initiates a UVLO reset and re-start fault cycle. If the temperature is still high at the end of the UVLO cycle, the protection cycle repeats. This internal protection is not suitable to substitute for the NTC for the hotspot temperature protection. The NTC thermistor can provide more accurate and remote temperature sensing with less compromise on PCB layout.
7.4.11 Pin Open/Short Protections

As summarized in Table 3, UCC28780 strengthens the protections of several critical pins under open and short conditions, such as CS, HVG, RDM, and RTZ pins.

<table>
<thead>
<tr>
<th>PROTECTION</th>
<th>SENSING</th>
<th>CONDITION</th>
<th>DELAY TO ACTION</th>
<th>ACTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS pin short</td>
<td>PWML on-time at first PWML pulse only</td>
<td>$V_{CS} \geq V_{OCP}$</td>
<td>none</td>
<td>t_{FDR} restart (1.5 s)</td>
</tr>
<tr>
<td></td>
<td>$&gt; 2 \mu s \ (V_{SET} = 5 \text{ V})$</td>
<td>$V_{SET} = 0 \text{ V}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$&gt; 2 \mu s \ (V_{SET} = 0 \text{ V}, R_{RDM} \geq R_{RDM(TH)})$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$&gt; 1 \mu s \ (V_{SET} = 0 \text{ V}, R_{RDM} &lt; R_{RDM(TH)})$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CS pin open</td>
<td>CS voltage</td>
<td>$3 \text{ PWML pulses}$</td>
<td>none</td>
<td>t_{FDR} restart (1.5 s)</td>
</tr>
<tr>
<td>HVG pin open</td>
<td>HVG voltage at UVLO_{ON}</td>
<td>$V_{\text{HVG}} \leq 12 \text{ V within } 10 \mu s$</td>
<td>none</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>HVG pin over</td>
<td>HVG voltage</td>
<td>$V_{\text{HVG}} \geq V_{\text{HVG(OV)}}$</td>
<td>$3 \text{ PWML}$</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>voltage</td>
<td></td>
<td>pulses</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RDM pin short</td>
<td>RDM current at UVLO_{ON}</td>
<td>$V_{\text{RDM}} = 0 \text{ V}$, self-limited $I_{\text{RDM}}$</td>
<td>none</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>RDM pin open</td>
<td>RDM current at UVLO_{ON}</td>
<td>$R_{\text{DM}} = \text{ Open}$</td>
<td>none</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>RTZ pin short</td>
<td>RTZ current at UVLO_{ON}</td>
<td>$V_{\text{RTZ}} = 0 \text{ V}$, self-limited $I_{\text{RTZ}}$</td>
<td>none</td>
<td>UVLO reset</td>
</tr>
<tr>
<td>RTZ pin open</td>
<td>RTZ current at UVLO_{ON}</td>
<td>$R_{\text{RTZ}} = \text{ Open}$</td>
<td>none</td>
<td>UVLO reset</td>
</tr>
</tbody>
</table>

**Table 3. Protections for Open and Short of Critical Pins**

7.4.11.1 Protections on CS pin Fault

UCC28780 identifies a fail-short event on the CS pin by monitoring the on-time pulse width of the first PWML pulse after $V_{\text{DD}}$ startup is completed. As shown in Figure 30, the normal first on-time pulse width should be limited by the clamped $V_{\text{CSF}(SM1)}$ level of 0.28 V and the rising slope of the current-loop feedback signal from the current-sense resistor ($R_{CS}$) to the CS pin. When the current feedback path is gone due to a CS pin short to GND, the peak magnetizing current increases and potentially can damage the power stage. Therefore, a maximum on-time of the first PWML pulse under $V_{\text{SET}} = 5 \text{ V}$, $t_{\text{CSF0}}$ of 2 $\mu s$ in the electrical table, is used to limit the first peak-current stress of the silicon-based converter and then will trigger a CS pin short protection which initiates the $t_{\text{FDR}}$ recovery of 1.5 s.

Additionally, $t_{\text{CSF0}}$ in the electrical table confines the maximum on-time of the first PWML pulse on the GaN-based converter with $V_{\text{SET}} = 0 \text{ V}$. There are two corresponding values based on two predetermined ranges of the RDM pin setting in order to provide the protection over a wider switching frequency range. Specifically, $t_{\text{CSF0}}$ is set at 2 $\mu s$ with $R_{\text{RDM}}$ higher than the $R_{\text{RDM(TH)}}$ threshold of 50 $k\Omega$, while $t_{\text{CSF0}}$ is reduced to 1 $\mu s$ under $R_{\text{RDM}} < R_{\text{RDM(TH)}}$. Since a GaN-based converter is capable of operating at higher switching frequency by lowering the magnetizing inductance ($L_{M}$), it is possible that the peak current can increase higher than a lower switching-frequency design under the same $V_{\text{CSF(SM1)}}$ level and same on-time of PWML. The RDM pin can provide a good indication on the switching frequency range of a GaN power stage, since the lower $L_{M}$ requires smaller $R_{\text{RDM}}$ setting. With a different $t_{\text{CSF0}}$ setting, the CS pin fault adapts to a wide switching frequency range.

Unlike a CS pin short protection which senses the first on-time pulse width of PWML only, CS pin open protection monitors the fail-open condition cycle-by-cycle. An internal 4-$\mu A$ current source out of the CS pin is used to pull the CS pin voltage up to 3.3 V as the CS pin exhibits high impedance during a fail-open condition. When the CS voltage is higher than the 1.2-V threshold of the OCP limit and lasts for three consecutive PWML pulses, the CS pin open protection is triggered which initiates the 1.5-s recovery.

7.4.11.2 Protections on HVG pin Fault

As shown in Figure 30, after $V_{\text{DD}}$ reaches $V_{\text{DD(ON)}}$, an internal 11-V regulator on the HVG pin should force $V_{\text{HVG}}$ back to the regulation level before PWML starts switching. If the recommended HVG-pin capacitor ($C_{\text{HVG}}$) of 2.2 nF and the connection to the depletion-mode MOSFET ($Q_{S}$) are in place, the settling time of $V_{\text{HVG}}$ to 11 V is much longer than 10 $\mu s$ with a limited sink current of the regulator ($I_{\text{SE(HVG)}}$) to discharge $C_{\text{HVG}}$.

The first fault scenario is that if $C_{\text{HVG}}$ is too small, or the HVG pin is open, the pin is not able to control $Q_{S}$ correctly for the high-voltage sensing function of ZVS control, so no switching action will be performed. When either two situations happen, $V_{\text{HVG}}$ settles to 11 V very quickly instead. Therefore, after a 10-$\mu s$ delay from the instance of $V_{\text{DD}}$ reaching $V_{\text{DD(ON)}}$, UCC28780 checks if $V_{\text{HVG}}$ is below 12 V for the pin-fault detection, and then performs one UVLO cycle of VDD directly without switching as the protection response. The above protection is
to prevent the controller from generating PWM signals. However, when the HVG pin is open and disconnected from the Q\textsubscript{S} gate, the source voltage of Q\textsubscript{S} keeps increasing until the TVS on the SWS pin (D\textsubscript{SWS}) starts to clamp the voltage continuously. To shrink the size of D\textsubscript{SWS} without incurring too much thermal stress in the small package in this fault condition, it is highly recommended that a small Zener diode (D\textsubscript{HVG}) between Q\textsubscript{S} gate to ground should be used to limit the Q\textsubscript{S} source voltage. Same as D\textsubscript{SWS}, D\textsubscript{HVG} should be higher than V\textsubscript{VDD(ON)}, so as to prevent interference with normal VDD startup.

The second fault scenario is the over-voltage condition of HVG pin after the converter starts switching. When the switch-node voltage (V\textsubscript{SW}) rises with a high dV/dt condition, there is a charge current flowing through the junction capacitance of Q\textsubscript{S}, and part of the current can charge up C\textsubscript{HVG}. If the overshoot is too large, the voltage on the SWS pin also increases due to the nature of the depletion-mode MOSFET operation. UCC28780 detects the overshoot event on HVG pin with an over-voltage threshold (V\textsubscript{HVG(OV)}) of 13.8V cycle-by-cycle. When V\textsubscript{HVG} is higher than V\textsubscript{HVG(OV)} for three consecutive PWML pulses, the HVG over-voltage protection is triggered which performs one UVLO cycle of VDD.

The third fault scenario is an HVG pin short event at the beginning of VDD startup, and Q\textsubscript{S} is not able to charge up the VDD capacitor to V\textsubscript{DD(ON)}, so there is no chance to enable the controller.

7.4.11.3 Protections on RDM and RTZ pin Faults

Since RDM and RTZ pins are the critical programming pins for ZVS control, UCC28780 offers both open and short protections to those pins. After V\textsubscript{VDD} reaches V\textsubscript{VDD(ON)}, a fixed voltage level is applied to the pin and the corresponding current level flowing out of the pin is sensed to detect the pin fault event. As a result, too small of a current represents the pin-open state, and too large of a current represents the pin-short state where the short current level is self-limited. When the fault event is identified, one UVLO cycle of VDD is triggered as the protection response.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
A typical application of a high-frequency active-clamp AC-to-DC flyback converter is to enable high-density AC-to-DC power supply design which complies with stringent global efficiency standards. Both Silicon (Si) and Gallium Nitride (GaN) power FETs may be used, with appropriate drivers for each.

8.2 Typical Application Circuit
The following application circuit applies to a GaN-based power stage with SET pin connected to ground, and to a Si-based power stage with SET pin tied to the REF pin.

Figure 36. Typical Application Circuit
### Typical Application Circuit (continued)

#### 8.2.1 Design Requirements

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INPUT CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN}$</td>
<td>Input line voltage (RMS)</td>
<td>90 / 115 / 230</td>
<td>264</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{LINE}$</td>
<td>Input line frequency</td>
<td>47 / 50 / 60</td>
<td>63</td>
<td>Hz</td>
<td></td>
</tr>
<tr>
<td>$P_{STBY}$</td>
<td>Input power at no-load</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN} = 115 \text{ V}_{\text{RMS}}, I_O = 0 \text{ A}$</td>
<td>41.1</td>
<td>mW</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN} = 230 \text{ V}_{\text{RMS}}, I_O = 0 \text{ A}$</td>
<td>52.8</td>
<td>mW</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$P_{0.25W}$</td>
<td>Input power at 0.25W load</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN} = 115 \text{ V}_{\text{RMS}}, P_O = 250.6 \text{ mW}$</td>
<td>383.8</td>
<td>mW</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN} = 230 \text{ V}_{\text{RMS}}, P_O = 250.6 \text{ mW}$</td>
<td>435.0</td>
<td>mW</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| **OUTPUT CHARACTERISTICS** | | | | | |
| $V_O$ | Output voltage | | | |
| $V_{IN} = 115 \text{ V}_{\text{RMS}}, I_O = 2.25 \text{ A}$ | 19.853 | V |
| $V_{IN} = 230 \text{ V}_{\text{RMS}}, I_O = 2.25 \text{ A}$ | 19.852 | V |
| $V_{IN} = 115 \text{ V}_{\text{RMS}}, I_O = 0 \text{ A}$ | 19.943 | V |
| $V_{IN} = 230 \text{ V}_{\text{RMS}}, I_O = 0 \text{ A}$ | 19.948 | V |
| $I_{O(FL)}$ | Full-load rated output current | $V_{IN} = 90$ to $264 \text{ V}_{\text{RMS}}$ | 2.25 | A |
| $V_{O_{pp}}$ | Output ripple voltage | | | |
| $V_{IN} = 90$ to $264 \text{ V}_{\text{RMS}}$ | 80 | mVpp |
| $P_{O(OPP)}$ | Over-power protection power limit | | | |
| $V_{IN} = 90$ to $264 \text{ V}_{\text{RMS}}$ | 55 | W |
| $t_{OPP}$ | Over-power protection duration | $V_{IN} = 90$ to $264 \text{ V}_{\text{RMS}}, P_O = P_{O(OPP)}$ | 160 | ms |
| $\Delta V_O$ | Output voltage deviation during step load transient | $I_O$ step between 0 A to 2.25 A | < 5 | % |

| **SYSTEMS CHARACTERISTICS** | | | | | |
| $\eta$ | Full-load efficiency | $V_{IN} = 115 \text{ V}_{\text{RMS}}, I_O = 2.25 \text{ A}$ | 94.59 | % |
| $V_{IN} = 230 \text{ V}_{\text{RMS}}, I_O = 2.25 \text{ A}$ | 94.74 | % |
| $V_{IN} = 90 \text{ V}_{\text{RMS}}, I_O = 2.25 \text{ A}$ | 93.98 | % |
| $\eta$ | 4-point average efficiency | $V_{IN} = 115 \text{ V}_{\text{RMS}}$ | 93.88 | % |
| $V_{IN} = 230 \text{ V}_{\text{RMS}}$ | 92.47 | % |
| $\eta$ | Efficiency at 10% load | $V_{IN} = 115 \text{ V}_{\text{RMS}}, I_O = 10\%$ of $I_{O(FL)}$ | 88.69 | % |
| $V_{IN} = 230 \text{ V}_{\text{RMS}}, I_O = 10\%$ of $I_{O(FL)}$ | 85.86 | % |
| $T_{AMB}$ | Ambient operating temperature range | $V_{IN} = 90$ to $264 \text{ V}_{\text{RMS}}, I_O = 0$ to 2.25 A | 25 | °C |

(1) The performance listed in this table is achieved using secondary-resonance and based on the test results from a single board.
(2) Average efficiency of four load points, $I_O = 25\%$, $50\%$, $75\%$, and $100\%$ of $I_{O(FL)}$. 

---

Submit Documentation Feedback
8.2.2 Detailed Design Procedure

8.2.2.1 Input Bulk Capacitance and Minimum Bulk Voltage

In an offline application, the input bulk capacitor ($C_{BULK}$) should be sized for the minimum input AC line voltage ($V_{IN(MIN)}$) and minimum voltage of the input bulk capacitor ($V_{BULK(MIN)}$). Due to the transition-mode operation, too low of $V_{BULK(MIN)}$ selection results in higher RMS current at $V_{IN(MIN)}$ and affects the full load efficiency, while too high of $V_{BULK(MIN)}$ enlarges the volume of the bulk capacitor. This equation does not account for the hold-up time requirement over line drop-outs.

$$C_{BULK(MIN)} = \frac{P_o \times [0.5 + \frac{1}{\pi} \times \arcsin(\frac{V_{BULK(MIN)}}{\sqrt{2 \times V_{IN(MIN)}}})]}{(2 \times V_{IN(MIN)}^2 - V_{BULK(MIN)}^2) \times f_{LINE}}$$  \hspace{1cm} (18)

8.2.2.2 Transformer Calculations

8.2.2.2.1 Primary-to-Secondary Turns Ratio ($N_{PS}$)

$N_{PS}$ influences the design tradeoffs on the voltage rating between primary and secondary switches, and the balance between the magnetic core and winding loss of the transformer, which are explained in detail as follows:

1. Maximum $N_{PS}$ ($N_{PS(MAX)}$) is limited by the maximum derated drain-to-source voltage of $Q_L$ ($V_{DS_QL(MAX)}$). In the expression below, $\Delta V_{CLAMP}$ is the voltage above the reflected output voltage. It can be either the ripple voltage of $C_{CLAMP}$ in AAM mode, or the voltage over-charge of $C_{CLAMP}$ by the leakage energy as $Q_H$ is disabled in LPM mode. $V_O$ is the output voltage, and $V_F$ is the forward voltage drop of the secondary rectifier.

$$N_{PS(MAX)} = \frac{V_{DS_QL(MAX)} - V_{BULK(MAX)} - \Delta V_{CLAMP}}{V_O + V_F}$$  \hspace{1cm} (19)

2. Minimum $N_{PS}$ ($N_{PS(MIN)}$) is limited by the maximum derated drain-source voltage of the secondary rectifier ($V_{DS_SR(MAX)}$). In the expression for $N_{PS(MIN)}$, $\Delta V_{SPIKE}$ should account for any additional voltage spike higher than $V_{BULK(MAX)}/N_{PS}$ that occurs when $Q_H$ is active and turns-off at non-zero current in AAM mode.

$$N_{PS(MIN)} = \frac{V_{BULK(MAX)}}{V_{DS_SR(MAX)} - V_O - \Delta V_{SPIKE}}$$  \hspace{1cm} (20)

3. Since the high-frequency transformer is usually a core-loss limited design instead of a saturation-limited design, the minimum duty cycle ($D_{MIN}$) at $V_{BULK(MAX)}$ is more important. Lower $D_{MIN}$ increases core loss at $V_{BULK(MAX)}$, so this constraint creates another limitation on $N_{PS(MIN)}$.

$$N_{PS(MIN)} = \frac{D_{MIN}V_{BULK(MAX)}}{(1 - D_{MIN})(V_O + V_F)}$$  \hspace{1cm} (21)

4. The winding loss distribution between the primary and secondary side of the transformer is the final consideration. As $N_{PS}$ increases, primary RMS current reduces, while secondary RMS current increases.

8.2.2.2.2 Primary Magnetizing Inductance ($L_M$)

After $N_{PS}$ is chosen, $L_M$ can be estimated based on minimum switching frequency ($f_{SW(MIN)}$) at $V_{BULK(MIN)}$, maximum duty cycle ($D_{MAX}$), and output power at nominal full load current ($P_{O(FL)}$). $K_{RES}$ represents the duty cycle loss to wait for the switch-node voltage transition from the reflected output voltage to zero. 5% to 6% of $K_{RES}$ is used as a initial estimated value. The selection of minimum switching frequency ($f_{SW(MIN)}$) has to consider the impact on full-load efficiency and EMI filter design.

$$D_{MAX} = \frac{N_{PS}(V_O + V_F)}{V_{BULK(MIN)} + N_{PS}(V_O + V_F)}$$  \hspace{1cm} (22)

$$L_M = \frac{D_{MAX}V_{BULK(MIN)}^2 \eta}{2P_{O(FL)}} \times (1 - K_{RES}) \frac{1}{f_{SW(MIN)}}$$  \hspace{1cm} (23)
8.2.2.2.3 Primary Turns (N_p)

The turn number on the primary side of the transformer (N_p) is determined by two design considerations:

1. The maximum flux density (B_{MAX}) must be kept below the saturation limit (B_{SAT}) of the magnetic core under the highest peak magnetizing current (I_{M+(MAX)}) condition, a given cross-section area (A_E) of the core geometry, and highest core temperature. When I_FB = 0 A, such as V_O soft-start or step-up load transient, the peak magnetizing current reaches I_{M+(MAX)}, since V_{CST} = V_{CST(MAX)} in those conditions. I_{M+(MAX)} can be calculated based on the output power triggering an OPP fault (P_{O(OPP)}) with V_{CST} = V_{CST(OPP)} at V_{BULK(MIN)}. After N_p is chosen, N_S can be calculated through N_PS.

\[
I_{M+(MAX)} = \frac{2P_{O(OPP)}}{D_{MAX}V_{BULK(MIN)}\eta V_{CST(OPP)}}
\]

(24)

\[
B_{MAX} = \frac{L_MI_{M+(MAX)}}{N_PA_E} < B_{SAT}
\]

(25)

2. The AC flux density (\Delta B) affects the core loss of a transformer. For a transition-mode active clamp flyback, the core loss at high line is usually highest, since the switching frequency is highest and duty cycle is smallest for a given load condition. The following equation is the \Delta B calculation including the contribution of negative magnetizing current (I_{M-}), used to put into the Steinmetz equation for more accurate core loss estimation. For V_{BULK} \geq N_PS(V_O + V_F), I_{M-} is calculated with V_{BULK} divided by the characteristic impedance of L_M and the lumped time-related switch-node capacitance (C_{SW}). The expression of f_{SW} is derived based on the triangular approximation of the magnetizing current, which also considers I_{M-} effect over wide AC line condition.

\[
I_{M-} = -\frac{C_{SW}V_{BULK}}{L_M}
\]

(26)

\[
I_{IN} = \frac{P_{O(FL)}}{\eta V_{BULK}}
\]

(27)

\[
D = \frac{N_PS(V_O + V_F)}{V_{BULK} + N_PS(V_O + V_F)}
\]

(28)

\[
f_{SW} = \frac{2L_MI_{IN} - DL_MI_{M-} + D V_{BULK} \times 0.5\pi L_M C_{SW}}{2L_MI_{IN} - DL_MI_{M-} + D V_{BULK}}
\]

(29)

\[
I_{M+} = \sqrt{\frac{2P_{O(FL)}}{\eta L_M f_{SW}} + I_{M-}^2}
\]

(30)

\[
\Delta B = \frac{L_M(I_{M+} - I_{M-})}{N_PA_E}
\]

(31)

8.2.2.2.4 Secondary Turns (N_s)

N_s and N_p are adjusted to the nearest suitable integers. With the new N_PS, Primary Magnetizing Inductance (L_M) is recalculated to update the parameter change.

\[
N_S = \frac{N_P}{N_{PS}}
\]

(32)

8.2.2.2.5 Turns of Auxiliary Winding (N_A)

Turns of the auxiliary winding (N_A) is an integer value usually chosen to provide a nominal V_{VDD} that satisfies all devices powered from V_{VDD}, such as the gate driver, UCC28780, etc. N_A is determined by the following design considerations:

1. V_{VDD} must be lower than the maximum rating voltage of VDD pin (V_{VDD(MAX)}) at maximum output voltage (V_O(MAX)). V_{VDD(MAX)} is limited by the lowest voltage rating of the devices connected to VDD pin.
2. The nominal VDD should consider the impact on the standby power. Higher VDD results in the static-loss increase with the total bias current of the devices connected to VDD pin.

3. VDD should be higher than the 11-V threshold voltage of survival mode, which is the sum of VDD(OFF) and VDD(PCT), at the minimum sustained output voltage (V(O(MIN))). ΔV represents the voltage difference between the nominal VDD and the survival-mode threshold. A minimum of 3 V is a recommended design margin of ΔV.

\[
N_{A(MIN)} = \frac{V_{DD(MAX)} + V_{F}}{V_{O(MAX)} + V_{F}} N_S
\]

### 8.2.2.2.6 Winding and Magnetic Core Materials

Not only by the control of AC flux density (ΔB) with LM and NP design, the core loss of the transformer can also be significantly reduced by a proper selection of the magnetic core material. For a converter operating at 200 kHz to 400 kHz of switching frequencies (at full load condition), core materials such as 3F36 from Ferroxcube and N49 from TDK exhibit low core loss density in the frequency range. Litz wires are recommended for both primary and secondary windings, in order to reduce the AC winding loss caused by the proximity effect and the skin effect of the transformer windings.

### 8.2.2.3 Clamp Capacitor Calculation

There are two resonance approaches for an active clamp flyback (ACF) converter, primary resonance and secondary resonance, which affect the design guide on the clamp capacitor (C\text{CLAMP}). Referring to Figure 36, if C\text{O1} serves as the energy-storage capacitor at the output with larger capacitance and C\text{O2} is a high-frequency decoupling capacitor, leakage inductance of transformer (LK) mainly resonates with C\text{CLAMP} during the demagnetization time of the magnetizing inductance (LM). This configuration is called the primary-resonance ACF converter. On the other hand, if C\text{O2} serves as the energy-storage capacitor at the output with larger capacitance and C\text{O1} is much smaller than the equivalent capacitance of C\text{CLAMP} reflected to the secondary side (C\text{CLAMP}/NP\text{S}^2), LK mainly resonates with C\text{O1}. This configuration is called the secondary-resonance ACF converter.

For primary-resonance ACF, the design tradeoff between conduction loss and turn-off switching loss of QH needs to be considered. Higher C\text{CLAMP} results in less RMS current flowing through the transformer windings and switching devices, so the conduction loss can be reduced. However, a higher C\text{CLAMP} design results in QH turning-off before the clamp current returns to 0 A. The condition of non zero current switching (ZCS) increases the turn-off switching loss of QH. This is aggravated if the turn-off speed of QH is not fast enough. Therefore, C\text{CLAMP} needs to be fine-tuned based on the loss attribution. If the resonance between LK and C\text{CLAMP} is designed to be completed by the time QH is turned-off, the clamp current should reach close to 0 A around three quarters of the resonant period. The following equation can be used to design C\text{CLAMP} for obtaining ZCS at V\text{BULK(MIN)} and full load. This design results in a non-ZCS condition at V\text{BULK(MAX)}, since the switching frequency at V\text{BULK(MAX)} is higher in transition-mode operation. A low-ESR clamp capacitor is recommended to minimize the conduction loss. If a ceramic capacitor is used as the low-ESR capacitor, the DC bias effect on the capacitance reduction also needs to be considered.

\[
C_{\text{CLAMP}} = \frac{L_I}{L_K} \left[ \frac{L_I M_{I+FL}}{1.5 \pi N_{PS} (V_O + V_F)} \right]^2
\]

For secondary-resonance ACF, C\text{O1} is used to adjust the resonance time with LK to fulfill the ZCS condition, so a large C\text{CLAMP} will not compromise ZCS. Besides, during the on-time of low-side switch (QL), the small C\text{O1} is partially discharged by the load current at the same time. After QL turns off and the resonance begins, the discharged C\text{O1} makes the initial resonance voltage lower than the reflected clamp capacitor voltage across C\text{CLAMP}, which forces more magnetizing current delivered to output, so the conduction loss is reduced with less RMS current flowing through QH and the primary winding.
8.2.2.4 **Bleed-Resistor Calculation**

\( R_{\text{BLEED}} \) is used to discharge the clamp capacitor voltage to a residual voltage \( V_{\text{RESIDUAL}} \) during the 1.5-s fault delay recovery time \( t_{\text{FDR}} \). After the converter recovers from the fault mode, lower \( V_{\text{RESIDUAL}} \) reduces the maximum current stress \( I_{\text{SHORT(MAX)}} \) flowing through the switching devices within their respective safe operating areas, even if the output voltage is shorted. \( V_{\text{RESIDUAL}} \) can be determined by the target \( I_{\text{SHORT(MAX)}} \) multiplied with the characteristic impedance between the leakage inductance \( (L_L) \) and the clamp capacitor \( (C_{\text{CLAMP}}) \). \( I_{\text{SHORT(MAX)}} \) is based on the de-rated maximum pulse current of \( Q_1 \) or the output-rectifier current reflected to the primary side, whichever is lower. This design guide can be applied to both primary and secondary resonance ACF converters. An excessively low value of \( R_{\text{BLEED}} \) results in over-discharging of \( C_{\text{CLAMP}} \), and introduces excess continuous power loss which affects standby power.

\[
V_{\text{RESIDUAL}} \approx I_{\text{SHORT(MAX)}} \sqrt{\frac{L}{C_{\text{CLAMP}}}}
\]

\[
R_{\text{BLEED}} = \frac{t_{\text{FDR}}}{C_{\text{CLAMP}} \ln\left[\frac{N_{PS}(V_O + V_F) + \Delta V_{\text{CLAMP}}}{V_{\text{RESIDUAL}}}\right]}
\]

8.2.2.5 **Output Filter Calculation**

The bulk output capacitor of active clamp flyback (ACF) converters, \( C_{O1} \) of the primary-resonance ACF or \( C_{O2} \) of the secondary-resonance ACF, is often determined by the transient-response requirement from no load to full load transition. For a target output voltage undershoot \( \Delta V_O \) with the load step-up transient of \( \Delta I_O \), the minimum bulk output capacitance \( (C_{O(MIN)}) \) can be expressed as

\[
C_{O(MIN)} = \frac{\Delta I_{\text{RESP}}}{\Delta V_O}
\]

where \( \Delta V_O \) is the time delay from the moment \( \Delta I_O \) is applied to the moment when \( l_{\text{FB}} \) falls below 1 \( \mu A \).

The output filter inductor (\( L_O \)) is an essential component for the secondary-resonance ACF, not only to filter the large switching voltage ripple across \( C_{O1} \), but also to decouple the effect of \( C_{O2} \) on the resonance period. The sum of \( L_O \) impedance, ESR of \( C_{O2} \) \( (R_{C_{O2}}) \), and \( C_{O2} \) impedance at minimum switching frequency \( (f_{SW(MIN)}) \) must be much higher than \( C_{O1} \) impedance at the same frequency to force most of switching resonance current to flow through \( C_{O1} \).

\[
L_{O} \gg \frac{1}{(2\pi f_{SW(MIN)})^2C_{O1}} = \frac{1}{(2\pi f_{SW(MIN)})^2C_{O2}} \frac{R_{C_{O2}}}{2\pi f_{SW(MIN)}}
\]

One benefit of lowering the ESR on \( C_{O1} \) \( (R_{C_{O1}}) \) is to help to reduce the switching ripple on the output voltage. Another benefit is reducing the conduction loss of \( C_{O1} \) for the secondary-resonance ACF converter. However, the issue is that the damping between \( L_O \) and \( C_{O1} \) is weakened. Without proper damping, the magnitude of low-frequency resonance ripple between \( L_O \) and \( C_{O1} \) enlarges output ripple, affects the loop stability, and affects the operation of synchronous rectifier \( (Q_{SEC}) \). The secondary-resonance ACF converter is the most vulnerable since \( C_{O1} \) with low capacitance significantly weakens the damping. To resolve this issue, it is found that a serial damping network formed by \( L_{\text{DAMP}} \) and \( R_{\text{DAMP}} \) is the most effective way to minimize the impact. However, too strong of a damping design results in noticeable conduction loss increase and full load efficiency drop. Therefore, it is recommended that \( L_{\text{DAMP}} \) and \( R_{\text{DAMP}} \) should be higher than the theoretical strong damping value as the following equations suggest.

Even though the damping network is an additional component, the physical size or the footprint is much smaller than \( L_O \), not only because of the small value but also the wide selection of a small-size chip inductor which winding resistance can be a free \( R_{\text{DAMP}} \). For the 45W secondary-resonance ACF design with primary GaN FETs and a polymer-type \( C_{O2} \), when a 0.68-\( \mu \)H chip inductor is in parallel with a 1-\( \mu \)H output filter inductor, there is only 0.15% full-load efficiency drop at 90-V AC input, and there is a negligible efficiency difference at 230-V AC input.

\[
L_{\text{DAMP}} > 0.13 \times L_O
\]

\[
R_{\text{DAMP}} > \sqrt{\frac{L_O}{C_{O1}}}
\]
8.2.2.6 Calculation of ZVS Sensing Network

There are four components in the application circuit to help the depletion MOSFET (Q_s) perform ZVS sensing safely, C_SWS, R_SWS, D_SWS, and R_HVG. Design considerations and selection guidelines for the values of these components are given here.

At the rising edge of the switch node, the fast dV/dt coupling through the drain-to-source capacitance of Q_s (C_{OSS(Qs)}) generates a charge current flowing into the capacitive loading of the Q_s source pin. The result is a voltage overshoot on both the SWS pin and across the gate-to-source of Q_s (V_{GS(Qs)}). The SWS pin, with an absolute maximum voltage of 38 V, can handle higher voltage stress than V_{GS(Qs)}. Therefore, a capacitor between the SWS pin and GND (C_{SWS}) should be selected properly to prevent the voltage overshoot from damaging the Q_s gate. Since C_{OSS(Qs)} and C_{SWS} form a voltage divider, the minimum C_{SWS} (C_{SWS(MIN)}) can be derived as

\[
C_{SWS(MIN)} = \frac{C_{OSS(Qs)} \times \left[ V_{BULK(MAX)} + N_{PS} \left( V_G + V_F \right) \right]}{V_{HVG} + V_{GS MAX(Qs)}} - C_{Dsws}
\]

(42)

where \( V_{GS MAX(Qs)} \) is the de-rated maximum gate-to-source voltage of Q_s, \( V_{HVG} \) is the steady-state voltage level of 11 V, and \( C_{Dsws} \) is the parasitic capacitance of TVS diode (D_{SWS}) on the SWS pin.

Without resistive damping, both the charge current on the rising edge of \( V_{SW} \) and the discharge current on the falling edge of \( V_{SW} \) are oscillatory with the parasitic inductance within the ZVS sensing network resonating with \( C_{SWS} \). Therefore, a series resistor (R_{SWS}) between SWS pin and source-pin of Q_s is used to dampen the high-frequency ringing, helping to obtain a cleaner sensing signal on the SWS pin and preventing any high-frequency current from interfering with other noise-sensitive signals. \( R_{SWS} \) can be expressed as:

\[
R_{SWS} > \sqrt{\frac{L_{SWS}}{C_{SWS} + C_{Dc}}}
\]

(43)

where \( L_{SWS} \) is the lumped parasitic inductance including the packaging of Q_s and PCB traces of Q_s and \( C_{SWS} \) return path.

Based on the above design guide, even though \( R_{SWS} \) and \( C_{SWS} \) may be sufficient to manage the voltage overshoot in normal operation, a low-capacitance TVS diode (D_{SWS}) is still highly recommended to serve as a safety backup of the ZVS sensing network. A regular Zener diode is not suitable due to its high capacitance and slow clamping response.

Based on the above equations, a general recommendation is that a 50 V C0G-type ceramic capacitor of 22 pF for \( C_{SWS} \), a chip resistor no higher than 120 \( \Omega \) for \( R_{SWS} \), and a TVS diode with the clamp voltage between 18 V to 24 V for \( D_{SWS} \). Too large of \( R_{SWS} \) or \( C_{SWS} \) introduces a sensing delay between \( V_{SW} \) and SWS pin, so the ZVS control pulls down \( V_{SW} \) earlier than expected before the end of \( t_{Z} \) by unnecessarily extending \( t_{DM} \). The recommended \( R_{SWS} \) and \( C_{SWS} \) values only introduce a minor 2.6-ns delay, so the ZVS control is not be affected.

Another issue with too large of \( R_{SWS} \) is that an additional voltage drop may be created by the charge current through \( C_{OSS(Qs)} \) during high dV/dt events of \( V_{SW} \), which becomes another voltage stress onto the gate-to-source voltage of Q_s. For the power stage that can generate very high dV/dt, lowering \( R_{SWS} \) and increasing \( C_{SWS} \) may be necessary to enhance the protection on Q_s. Alternatively, a back-to-back TVS can be added between the gate and source pins of Q_s to provide a direct clamping to the possible over-voltage stress condition. Furthermore, a high-impedance discharge resistor (R_{HVG}) between the gate and source pins of Q_s helps to discharge the residual voltage on the gate capacitance, and \( R_{HVG} \) around 1 M\( \Omega \) should be enough to serve the purpose. Note that too small \( R_{HVG} \) can hurt standby power, since it creates a continuous current flowing through Q_s.

8.2.2.7 Calculation of Compensation Network

UCC28780 integrates two control concepts to benefit high-efficiency operation: peak current-mode control and burst ripple control. The peak current loop in AAM can be analyzed based on the linear control theory, so the compensation target is to obtain enough phase margin and gain margin for the given small-signal characteristic of an active clamp flyback converter. For transition-mode operation, the power stage can be modeled as a voltage-controlled current source charging an output capacitor (C_o) with an equivalent-series resistance (R_o) and the output load (R_L) as shown in Figure 37. The first-order plant characteristic and high switching frequency operation in AAM make the peak current loop easier to stabilize than ABM.
The adaptive burst mode (ABM) is a ripple-based control, so the linear control theory for AAM cannot be applied. The most critical stability criterion of burst control is to make the burst ripple content of $I_{FB}$ to be in-phase with the burst ripple voltage of $V_O$. In normal operation, the fundamental burst frequency ($f_{BUR}$) in ABM varies between 20 kHz and 40 kHz. An example of normal burst operation is illustrated in Figure 38.

Strong phase-delay in the frequency range creates slope distortion around the intersection point between $I_{FB}$ and $I_{TH(FB)}$, so the ripple regulator generates inconsistent burst off-times. As shown in Figure 39, the sub-harmonic oscillation at half of $f_{BUR}$ is a typical phenomenon of an unstable ABM loop. Two burst packets are adjacent to each other and the pulse count ($N_{SW}$) is different by one pulse count.
In order to minimize the phase-delay of $I_{FB}$, the transfer function from $I_{FB}$ to $V_O$ guides the pole/zero placement of the secondary-side passive ripple compensation network in Figure 40. In the primary-side control circuitry, two poles at $\omega_{FB}$ and $\omega_{OPTO}$ introduce phase-delay on $I_{FB}$. $\omega_{FB}$ pole is formed by the external filter capacitor $C_{FB}$ and the parallel resistance of the internal $R_{FB}$ and the external current-limiting resistor ($R_{FB}$). $\omega_{OPTO}$ pole is formed by the parasitic capacitance of the optocoupler output ($C_{OPTO}$) and the series resistance of $R_{FB}$ and $R_{FB}$. For $C_{FB} = 100 \ pF$, $R_{FB} = 8 \ K\Omega$, and $R_{FB} = 20 \ K\Omega$, the delay effect of $\omega_{FB}$ pole located at 278 kHz is negligible. However, $\omega_{OPTO}$ pole is located less than 10 kHz, and introduces large phase delay in the interested $f_{BUR}$ range of ABM, since $C_{OPTO}$ is in a few nF range contributed by the Miller effect of the collector-to-base capacitance of the BJT in the optocoupler output. Therefore, an RC network ($R_{DIFF}$ and $C_{DIFF}$) in parallel with $R_{BIAS1}$ is used to compensate the phase-delay of the optocoupler, which introduces an extra pole/zero pair located at $\omega_{P1}$ and $\omega_{Z1}$ respectively. The basic design guide is to place the $\omega_{Z1}$ zero close to the $\omega_{OPTO}$ pole, and to place $\omega_{P1}$ pole away from highest $f_{BUR}$.

\[
\frac{I_{FB}(s)}{V_O(s)} = \frac{CTR \ 1 + (s / \omega_{Z0})}{R_{BIAS1} \ (s / \omega_{Z0})} \ \frac{1}{1 + (s / \omega_{P1})} \ \frac{1 + (s / \omega_{OPTO})}{1 + (s / \omega_{FB})}
\]

(44)

\[
\omega_{Z0} = \frac{1}{(R_{Vol} + R_{INT})C_{INT}}
\]

(45)

\[
\omega_{Z1} = \frac{1}{(R_{DIFF} + R_{BIAS1})C_{DIFF}}
\]

(46)

\[
\omega_{P1} = \frac{1}{R_{DIFF}C_{DIFF}}
\]

(47)

\[
\omega_{OPTO} = \frac{1}{(R_{FB} + R_{FB})C_{OPTO}}
\]

(48)

\[
\omega_{FB} = \frac{1}{(R_{FB} + R_{FB})C_{FB}}
\]

(49)
Another guideline of obtaining a more consistent burst off-time is to maintain large enough ripple amplitude of \( I_{FB} \) in ABM mode (\( \Delta I_{FB} \)) for better signal-to-noise ratio. Figure 41 shows that when the noise floor alters the intersection point of each burst cycle, larger \( \Delta I_{FB} \) performs much less burst off-time variation if the noise floor stays the same. \( \Delta I_{FB} \) around 10 \( \mu \)A is a recommended initial design value. The ripple ratio (\( K_{ripples} \)) between \( \Delta I_{FB} \) and the burst voltage ripple of \( V_{O} \) in ABM (\( \Delta V(O_{ABM}) \)) is obtained by simplifying the small-signal gain of \( I_{FB}(s)/V_{O}(s) \) transfer function between 20 kHz and 40 kHz.

\[
\Delta I_{FB} = K_{ripples} \times \Delta V(O_{ABM}) \approx 10 \mu A
\]  

(50)  

\[
K_{ripples} = \frac{I_{FB}(s)}{V_{O}(s)} \bigg|_{20kHz < f < 40kHz} = \frac{CTR_{OPTO}}{CTR_{Z1}} = \frac{CTR_{OPTO}}{CTR}_{opto} \left( \frac{R_{DIFF} + R_{BIAS}}{R_{FB} + R_{FBI}} \right) C_{OPTO}
\]  

(51)  

With the above understanding on burst control, the step-by-step design procedure is:

1. \( R_{FB} \) selection needs to consider both the output voltage regulation and compensation challenge on the low-frequency pole at \( \omega_{OPTO} \). \( R_{FB} \) should be less than the maximum value of 28 k\( \Omega \) to provide a sufficient feedback current of 95 \( \mu \)A for the output voltage regulation in SBP mode, under the worst-case \( V_{FB(REG)} \) and \( R_{FB} \). \( R_{FB} = 28 \) k\( \Omega \) and \( C_{OPTO} = 2 \) nF result in the \( \omega_{OPTO} \) pole located at 2.8 kHz. Such a low-frequency pole forces the \( \omega_{Z1} \) zero to be designed around 2.8 kHz to compensate the phase-delay.

\[
R_{FB(MAX)} = \frac{V_{FB(REG)} - V_{CE(OPTO)}}{I_{FB(SBP)}} - R_{FBI}
\]  

(52)  

2. \( R_{BIAS1} \) is determined based on a given current transfer ratio (CTR) of the optocoupler, \( \Delta V(O_{ABM}) \), and target 10 \( \mu \)A of \( \Delta I_{FB} \) as example.

\[
R_{BIAS1} = \frac{CTR}{\Delta I_{FB}} \Delta V(O_{ABM}) = \frac{CTR}{10 \mu A} \Delta V(O_{ABM})
\]  

(53)  

3. \( C_{DIFF} \) is designed to position \( \omega_{Z1} = \omega_{OPTO} \) and locate \( \omega_{P1} \) at least two-times higher frequency than \( 2\pi x f_{BUR(UP)} \) as example.

\[
C_{DIFF} = \frac{1}{R_{BIAS1} \omega_{P1} - \omega_{Z1}} = \frac{1}{R_{BIAS1} \omega_{P1} \times \omega_{Z1}} = \frac{1}{R_{BIAS1} (4\pi f_{BUR(UP)}) - \omega_{OPTO}}
\]  

(54)  

4. \( R_{DIFF} \) is designed to position \( \omega_{P1} \) two-times higher than \( 2\pi x f_{BUR(UP)} \), but lower than the switching frequency in ABM (\( 2\pi x f_{SW(BUR)} \)). Too small of \( R_{DIFF} \) moves \( \omega_{P1} \) higher than \( 2\pi x f_{SW(BUR)} \), so the high differentiation gain on the secondary-side compensator amplifies the switching ripple and increases the noise floor. Therefore, \( R_{DIFF} \) should be fine-tuned based on the actual noise level of a given design.

\[
R_{DIFF} = \frac{1}{\omega_{P1} C_{DIFF}} = \frac{1}{4\pi f_{BUR(UP)} C_{DIFF}}
\]  

(55)
new steady-state. Since the time for ATL431 moving from lower voltage to a high voltage delays $i_{FB}$ reduction, the controller response from SBP mode to AAM mode is delayed as well, which slows down the energy delivery to the output and results in a large voltage undershoot. To resolve this problem, $R_{INT}$ behaves like a current-limiting resistor for $C_{INT}$, which slows down the reduction on the cathode voltage of ATL431. $R_{INT}$ needs to be adjusted based on the voltage undershoot requirement under the lowest repetitive rate of load change.
8.2.3 Application Curves

Figure 42. Full-Load Efficiency in Universal AC Line

Figure 43. Light-Load Efficiency in Universal AC Line

Figure 44. Output Voltage Ripple at $V_{IN} = 115\, V_{RMS}$ and $I_0 = 2.25\, A$

Figure 45. Output Voltage Ripple at $V_{IN} = 115\, V_{RMS}$ and $I_0 = 0.9\, A$
Figure 46. AAM Waveforms at V_{IN} = 230 \text{V} \text{RMS} and I_O = 2.25 \text{A}.

Figure 47. Switching Frequency in Universal Line and I_O = 2.25 \text{A}.

Figure 48. ABM Waveforms at V_{IN} = 115 \text{V} \text{RMS} and I_O = 0.9 \text{A}.

Figure 49. ABM Waveforms at V_{IN} = 115 \text{V} \text{RMS} and I_O = 0.2 \text{A}.
Figure 50. SBP Waveforms at $V_{IN} = 115\, \text{V}_{\text{RMS}}$ and $I_O = 0\, \text{A}$

Figure 51. Load Transient between 0 A to 2.25 A at $V_{IN} = 115\, \text{V}_{\text{RMS}}$

Figure 52. OPP Level in Universal AC Line

Figure 53. Fault Delay Recovery of OPP
9 Power Supply Recommendations

The UCC28780 is intended to control active clamp flyback (ACF) converters in high efficiency offline applications, and is optimized to be used with universal AC input, from 85 V_{AC} to 265 V_{AC}, at 47 Hz to 63 Hz. An external depletion-mode MOSFET connected between the switch node of the converter and the SWS / HVG pins of this controller is required to charge the VDD capacitor during start-up, and to perform ZVS sensing during normal operation. Once the V_{VDD} reaches the UVLO turn-on threshold at 17.5 V, the VDD rail should be kept within the limits of the Bias Supply Input section of Specifications. To avoid the possibility that the device might stop switching, V_{VDD} must not be allowed to fall below the UVLO turn-off threshold at 9.8 V.
10 Layout

10.1 Layout Guidelines
The active clamp flyback converter (ACF) designed with the UCC28780 not only recovers clamp energy but also eliminates switching loss with minimum circulating energy, so higher switching frequencies, efficiencies, and greater power densities can be achieved. However, when designing for higher switching frequencies, good layout practices as discussed below need to be followed to ensure for a more reliable and robust design.

10.1.1 General Considerations
Designing for high power density requires to consider noise coupling and thermal management. A four-layer PCB structure is highly recommended to use inner layers to help reduce current loop areas and provide heat-spreading for surface-mount semiconductors.

- Provide internal-layer copper areas to improve heat dissipation of high-power SMDs, particularly for MOSFETs and power diodes.
- To avoid capacitive noise coupling, do not cross outer-layer signals over copper areas with high-frequency switching voltage.
- To avoid inductive noise coupling, keep switching current loops as small as possible, and do not run signal tracks in parallel with such loops.

Figure 54 summarizes the critical layout guidelines, and more detail will be also be further elaborated in the descriptions below.
10.1.2 RDM and RTZ Pins
Minimize stray capacitance to RDM and RTZ pins.
- Place $R_{\text{RDM}}$ and $R_{\text{RTZ}}$ as close as possible between the controller pins and GND pin.
- Avoid putting ground plane under RDM and RTZ pins to reduce parasitic capacitance. This can be accomplished by putting cutouts in the ground plane below these pins.

10.1.3 SWS Pin
Minimize potential stray noise coupling from SWS pin to noise-sensitive signals.
- Keep some distance between SWS pin and other connections.
- The RC damping network ($R_{\text{SWS}}, C_{\text{SWS}}$) and the TVS diode ($D_{\text{SWS}}$) should be as close to the source pin of $Q_S$ as possible instead of SWS pin, so the gate-to-source pin of $Q_S$ can be effectively protected.
- Keep the return path for di/dt current through $C_{\text{SWS}}$ and $D_{\text{SWS}}$ separate from the IC local GND and FB signal return paths.
Layout Guidelines (continued)

10.1.4 VS Pin
Minimize stray capacitance at the VS pin to reduce the time delay effect on ZVS control.
• Avoid putting GND plane under VS Pin to reduce parasitic capacitance. This can be accomplished by putting a cutout in the ground plane below this pin.

10.1.5 BUR Pin
The resistor divider (R_{BUR1} and R_{BUR2}) and the filter capacitor (C_{BUR}) on the BUR pin should to be as close to the BUR pin and IC GND as possible.
• It is recommended to provide shielding on the BUR-pin trace with ground planes to minimize the noise-coupling effect on peak current variation during burst-mode operation. This can be accomplished by adding a ground plane under the BUR traces and pins.

10.1.6 FB Pin
This pin can be noise-sensitive to capacitive coupling from the high dV/dt switch nodes, or the flux coupling from magnetic components and high di/dt switching loops.
• Minimize the loop area for the PCB traces from the opto-coupler to the FB pin in order to avoid the possible flux coupling effect.
• Keep PCB traces away from the high dV/dt signals, such as the switch node of the converter (V_{SW}), the auxiliary winding voltage (V_{AUX}), and the SWS-pin voltage (V_{SWS}). If possible, it is recommended to provide shielding for the FB trace with ground planes.
• The filter capacitor between FB pin and REF pin (C_{FB}) needs to be as close to the two IC pins as possible.
• Keep PCB traces away from the high dV/dt signals, such as the switch node of the converter (V_{SW}), the auxiliary winding voltage (V_{AUX}), and the SWS-pin voltage (V_{SWS}). If possible, it is recommended to provide shielding for the FB trace with ground planes.

10.1.7 CS Pin
The OPP-programming resistor (R_{OPP}) and the filter capacitor (C_{CS}) should be as close to the CS pin as possible to improve the noise rejection of nearby capacitively-coupled noise sources, and to filter any ringing that may be present during non-ZVS conditions.

10.1.8 GND Pin
The GND pin is the bias-power and signal ground connection for the controller. The effectiveness of the filter capacitors on the signal pins depends upon the integrity of the ground return.
• Place the decoupling and filter capacitors on VDD, REF, CS, and HVG pins as close as possible to the device pins and GND pin with short traces.
• The device ground and power ground should meet at the return of the current-sense resistor (R_{CS}). Try to ensure that high frequency/high current from the power stage does not go through the signal ground.
• The thermal pad of the QFN package should be tied to the IC GND pin with a short trace, and be connected to the signal ground plane with multiple vias which becomes a low-impedance ground return of external components to the GND pin.

10.2 Layout Example
The layout techniques described in above sections were applied to the layout of the 45-W 20-V high-density GaN active clamp flyback converter. Figure 55 and Figure 56 are the schematics of the evaluation module (EVM), the other figures are the layout of each layer, which critical traces are highlighted.
Layout Example (continued)

Figure 55. Schematic A of the 45-W EVM

Figure 56. Schematic B of the 45-W EVM
Layout Example (continued)

Figure 57. Top Assembly and First Layer of PCB

Figure 58. Second Layer of PCB
Get Supporting Resistors and Capacitors as Close to the UCC28780 as Possible

Keep Current Loops as Small as Possible

C13 and R5 Snubber Need to be as Close to SR FET as Possible

Remove Ground Plane Under RDM, RTZ and VS Pins to Reduce Capacitance

Signal Ground Plane

Figure 59. Third Layer of PCB

Figure 60. Bottom Assembly and Fourth Layer of PCB
11 Device and Documentation Support

11.1 Documentation Support

11.1.1 Related Documentation
For related documentation see the following:

• Using the UCC28780EVM-002 45-W 20-V High Density GaN Active-Clamp Flyback Converter

11.2 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.4 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

11.5 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## Packaging Information

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28780D</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>40</td>
<td>Green</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>UCC28780</td>
<td></td>
</tr>
<tr>
<td>UCC28780DR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>Green</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>UCC28780</td>
<td></td>
</tr>
<tr>
<td>UCC28780RTER</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>3000</td>
<td>Green</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>U28780</td>
<td></td>
</tr>
<tr>
<td>UCC28780RTET</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>250</td>
<td>Green</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>U28780</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.**: The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish**: Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

---

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

**TAPE DIMENSIONS**

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

**REEL DIMENSIONS**

Reel Diameter

Reel Width (W1)

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

- User Direction of Feed
- Pocket Quadrants
- Sprocket Holes

*All dimensions are nominal.*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28780RTER</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>UCC28780RTET</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>
## TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC28780RTER</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>UCC28780RTET</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
MECHANICAL DATA

RTE (S-PWQFN-N16) 
PLASTIC QUAD FLATPACK NO-LEAD

NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Quad Flatpack, No-leads (QFN) package configuration.
   The package thermal pad must be soldered to the board for thermal and mechanical performance.
   See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
E. Falls within JEDEC MO-220.

4205254/D 01/11
THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

NOTE: A. All linear dimensions are in millimeters
NOTES:

A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

⚠️ Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.
⚠️ Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.
E. Reference JEDEC MS–012 variation AC.
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Publication IPC-7351 is recommended for alternate designs.  
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.  
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated