TPS55330 Integrated 5-A, 24-V Boost/SEPIC/Flyback DC-DC Regulator

1 Features
- Internal 5-A, 24-V Low-Side MOSFET Switch
- 2.9-V to 16-V Input Voltage Range
- ±0.7% Reference Voltage
- 0.5-mA Operating Quiescent Current
- 2.7-µA Shutdown Supply Current
- Fixed-Frequency-Current-Mode PWM Control
- Frequency Adjustable From 100 kHz to 1.2 MHz
- Synchronization Capability to External Clock
- Adjustable Soft-Start Time
- Pulse-Skipping for Higher Efficiency at Light Loads
- Cycle-by-Cycle Current Limit, Thermal Shutdown, and UVLO Protection
- QFN-16 (3 mm × 3 mm) With PowerPAD™
- Wide –40°C to +150°C Operating T_J Range

2 Applications
- 3.3-V, 5-V, 12-V Power Conversion
- Boost, SEPIC, and Flyback Topologies
- Thunderbolt Port, Power Docking for Tablets and Portable PCs
- Industrial Power Systems
- ADSL Modems

3 Description
The TPS55330 is a monolithic nonsynchronous switching regulator with integrated 5-A, 24-V power switch. The device can be configured in several standard switching-regulator topologies, including boost, SEPIC, and isolated flyback. The device has a wide input voltage range to support applications with input voltage from multicell batteries or regulated 3.3-V, 5-V, and 12-V power rails.

The TPS55330 regulates the output voltage with current mode PWM (pulse width modulation) control, and has an internal oscillator. The switching frequency of PWM is set by either an external resistor or by synchronizing to an external clock signal. The user can program the switching frequency from 100 kHz to 1.2 MHz.

The device features a programmable soft-start function to limit inrush current during start up and has other built-in protection features including cycle-by-cycle overcurrent limit and thermal shutdown.

The TPS55330 is available in a small 3-mm × 3-mm 16-pin QFN with PowerPAD for enhanced thermal performance.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS55330</td>
<td>WQFN (16)</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Typical Application (Boost)

Efficiency vs Output Current

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
Table of Contents

1 Features ................................................. 1
2 Applications ............................................ 1
3 Description .............................................. 1
4 Revision History ..................................... 2
5 Pin Configuration and Functions ............. 3
6 Specifications ......................................... 4
   6.1 Absolute Maximum Ratings ............... 4
   6.2 ESD Ratings ....................................... 4
   6.3 Recommended Operating Conditions .... 4
   6.4 Thermal Information ......................... 4
   6.5 Electrical Characteristics .................. 5
   6.6 Typical Characteristics ...................... 6
7 Detailed Description ............................... 9
   7.1 Overview ........................................ 9
   7.2 Functional Block Diagram ................. 9
   7.3 Feature Description ......................... 9
7.4 Device Functional Modes .................... 12
8 Application and Implementation ............ 13
   8.1 Application Information .................... 13
   8.2 Typical Application ......................... 13
9 Power Supply Recommendations ............ 22
10 Layout .................................................. 22
   10.1 Layout Guidelines ......................... 22
   10.2 Layout Example .............................. 22
   10.3 Thermal Considerations ................... 23
11 Device and Documentation Support ........ 24
   11.1 Device Support ............................... 24
   11.2 Trademarks .................................... 24
   11.3 Electrostatic Discharge Caution ........ 24
   11.4 Glossary ....................................... 24
12 Mechanical, Packaging, and Orderable Information ............................... 24

4 Revision History

Changes from Original (May 2013) to Revision A

- Added Pin Configuration and Functions section, ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

Page

1
5 Pin Configuration and Functions

Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>NAME</th>
<th>NUMBER</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN</td>
<td>2</td>
<td>VIN</td>
<td>The input supply pin to the IC. Connect VIN to a supply voltage between 2.9 V and 16 V. It is acceptable for the voltage on the pin to be different from the boost power stage input.</td>
</tr>
<tr>
<td>SW</td>
<td>1, 15, 16</td>
<td>SW</td>
<td>SW is the drain of the internal power MOSFET. Connect SW to the switched side of the boost or SEPIC inductor or the flyback transformer.</td>
</tr>
<tr>
<td>FB</td>
<td>8</td>
<td>FB</td>
<td>Error amplifier input and feedback pin for positive voltage regulation. Connect to the center tap of a resistor divider to program the output voltage.</td>
</tr>
<tr>
<td>EN</td>
<td>3</td>
<td>EN</td>
<td>Enable pin. When the voltage of this pin falls below the enable threshold for more than 1 ms, the IC turns off.</td>
</tr>
<tr>
<td>COMP</td>
<td>7</td>
<td>COMP</td>
<td>Output of the transconductance error amplifier. An external RC network connected to this pin compensates the regulator feedback loop.</td>
</tr>
<tr>
<td>SS</td>
<td>4</td>
<td>SS</td>
<td>Soft-start programming pin. A capacitor between the SS pin and AGND pin programs soft-start timing.</td>
</tr>
<tr>
<td>FREQ</td>
<td>9</td>
<td>FREQ</td>
<td>Switching frequency program pin. An external resistor connected between the FREQ pin and AGND sets the switching frequency.</td>
</tr>
<tr>
<td>AGND</td>
<td>6</td>
<td>AGND</td>
<td>Signal ground of the IC.</td>
</tr>
<tr>
<td>PGND</td>
<td>11, 12, 13</td>
<td>PGND</td>
<td>Power ground of the IC. It is connected to the source of the internal power MOSFET switch.</td>
</tr>
<tr>
<td>SYNC</td>
<td>5</td>
<td>SYNC</td>
<td>Switching frequency synchronization pin. An external clock signal can be used to set the switching frequency between 200 kHz and 1.0 MHz. If not used, this pin should be tied to AGND.</td>
</tr>
<tr>
<td>NC</td>
<td>10, 14</td>
<td>NC</td>
<td>Reserved pin that must be connected to ground.</td>
</tr>
<tr>
<td>PowerPAD</td>
<td>17</td>
<td>PowerPAD</td>
<td>The PowerPAD should be soldered to the AGND. If possible, use thermal vias to connect to internal ground plane for improved power dissipation.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings\(^{(1)}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltages on pin VIN(^{(2)})</td>
<td>–0.3</td>
<td>18</td>
<td>V</td>
</tr>
<tr>
<td>Voltage on pin EN(^{(2)})</td>
<td>–0.3</td>
<td>18</td>
<td>V</td>
</tr>
<tr>
<td>Voltage on pins FB, FREQ, and COMP(^{(2)})</td>
<td>–0.3</td>
<td>3</td>
<td>V</td>
</tr>
<tr>
<td>Voltage on pin SS(^{(2)})</td>
<td>–0.3</td>
<td>5</td>
<td>V</td>
</tr>
<tr>
<td>Voltage on pin SYNC(^{(2)})</td>
<td>–0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>Voltage on pin SW(^{(2)})</td>
<td>–0.3</td>
<td>24</td>
<td>V</td>
</tr>
<tr>
<td>Operating junction temperature range</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>(T_{stg}) Storage temperature range</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\(^{(2)}\) All voltage values are with respect to network ground pin.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>Voltage (ESD)</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{(ESD)}) Electrostatic discharge</td>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>±2000</td>
</tr>
<tr>
<td></td>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>±500</td>
</tr>
</tbody>
</table>

\(^{(1)}\) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

\(^{(2)}\) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{IN}) Input voltage range</td>
<td>2.9</td>
<td>16</td>
<td>V</td>
</tr>
<tr>
<td>(V_{OUT}) Output voltage range</td>
<td>(V_{IN})</td>
<td>22</td>
<td>V</td>
</tr>
<tr>
<td>(V_{EN}) EN voltage range</td>
<td>0</td>
<td>16</td>
<td>V</td>
</tr>
<tr>
<td>(V_{SYN}) External switching frequency logic input range</td>
<td>0</td>
<td>5</td>
<td>V</td>
</tr>
<tr>
<td>(T_{A}) Operating free-air temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
<tr>
<td>(T_{J}) Operating junction temperature</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>Thermal Metric(^{(1)})</th>
<th>TPS55330 QFN 16 PINS</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction-to-ambient thermal resistance</td>
<td>(R_{JUA})</td>
<td>43.3</td>
</tr>
<tr>
<td>Junction-to-case (top) thermal resistance</td>
<td>(R_{JUC(top)})</td>
<td>38.7</td>
</tr>
<tr>
<td>Junction-to-board thermal resistance</td>
<td>(R_{JUB})</td>
<td>14.5</td>
</tr>
<tr>
<td>Junction-to-top characterization parameter</td>
<td>(\psi_{JT})</td>
<td>0.4</td>
</tr>
<tr>
<td>Junction-to-board characterization parameter</td>
<td>(\psi_{JB})</td>
<td>14.5</td>
</tr>
<tr>
<td>Junction-to-case (bottom) thermal resistance</td>
<td>(R_{JUC(bot)})</td>
<td>3.5</td>
</tr>
</tbody>
</table>

\(^{(1)}\) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
### 6.5 Electrical Characteristics

\( V_{IN} = 5 \text{ V}, T_J = –40^\circ \text{C} \) to \( +150^\circ \text{C} \), unless otherwise noted. Typical values are at \( T_A = 25^\circ \text{C} \).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SUPPLY CURRENT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{IN} )</td>
<td>Input voltage range</td>
<td>2.9</td>
<td>16</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( I_O )</td>
<td>Operating quiescent current into ( V_{IN} )</td>
<td></td>
<td>0.5</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{SD} )</td>
<td>Shutdown current</td>
<td></td>
<td>2.7</td>
<td>10</td>
<td>m( \mu )A</td>
</tr>
<tr>
<td>( V_{UVLO} )</td>
<td>Under-voltage lockout threshold</td>
<td>( V_{IN} ) falling</td>
<td>2.5</td>
<td>2.7</td>
<td>V</td>
</tr>
<tr>
<td>( V_{hys} )</td>
<td>Under-voltage lockout hysteresis</td>
<td></td>
<td>120</td>
<td>140</td>
<td>160</td>
</tr>
<tr>
<td><strong>ENABLE AND REFERENCE CONTROL</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{EN(r)} )</td>
<td>EN threshold voltage</td>
<td>EN rising input</td>
<td>0.9</td>
<td>1.08</td>
<td>1.30</td>
</tr>
<tr>
<td>( V_{EN(f)} )</td>
<td>EN threshold voltage</td>
<td>EN falling input</td>
<td>0.74</td>
<td>0.92</td>
<td>1.125</td>
</tr>
<tr>
<td>( V_{ENh} )</td>
<td>EN threshold hysteresis</td>
<td></td>
<td>0.16</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_{EN} )</td>
<td>EN pulldown resistor</td>
<td></td>
<td>400</td>
<td>950</td>
<td>1600</td>
</tr>
<tr>
<td>( T_{off} )</td>
<td>Shutdown delay, SS discharge</td>
<td>EN high to low</td>
<td>1.0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{SYNh} )</td>
<td>SYN logic high voltage</td>
<td></td>
<td>1.2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{SYN} )</td>
<td>SYN logic low voltage</td>
<td></td>
<td>0.4</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>VOLTAGE AND CURRENT CONTROL</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{REF} )</td>
<td>Voltage feedback regulation voltage</td>
<td>( T_A = 25^\circ \text{C} )</td>
<td>1.204</td>
<td>1.229</td>
<td>1.254</td>
</tr>
<tr>
<td>( I_{FB} )</td>
<td>Voltage feedback input bias current</td>
<td>( T_A = 25^\circ \text{C} )</td>
<td>1.220</td>
<td>1.229</td>
<td>1.238</td>
</tr>
<tr>
<td>( I_{sink} )</td>
<td>Comp pin sink current</td>
<td>( V_{FB} = V_{REF} + 200 \text{ mV}, V_{COMP} = 1 \text{ V} )</td>
<td>42</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{source} )</td>
<td>Comp pin source current</td>
<td>( V_{FB} = V_{REF} – 200 \text{ mV}, V_{COMP} = 1 \text{ V} )</td>
<td>42</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{CLLP} )</td>
<td>Comp pin Clamp Voltage</td>
<td>High Clamp, ( V_{FB} = 1 \text{ V} )</td>
<td>3.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Low Clamp, ( V_{FB} = 1.5 \text{ V} )</td>
<td>0.75</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{CTH} )</td>
<td>Comp pin threshold</td>
<td>Duty cycle = 0%</td>
<td>1.04</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( G_{ea} )</td>
<td>Error amplifier transconductance</td>
<td></td>
<td>240</td>
<td>360</td>
<td>440</td>
</tr>
<tr>
<td>( R_{ea} )</td>
<td>Error amplifier output resistance</td>
<td></td>
<td>10</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_{ea} )</td>
<td>Error amplifier crossover frequency</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>FREQUENCY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_{SW} )</td>
<td>Frequency</td>
<td>( R_{FREQ} = 480 \text{ k\Omega} )</td>
<td>75</td>
<td>94</td>
<td>130</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{FREQ} = 80 \text{ k\Omega} )</td>
<td>460</td>
<td>577</td>
<td>740</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{FREQ} = 40 \text{ k\Omega} )</td>
<td>920</td>
<td>1140</td>
<td>1480</td>
</tr>
<tr>
<td>( D_{max} )</td>
<td>Maximum duty cycle</td>
<td>( V_{FB} = 1.0 \text{ V}, R_{FREQ} = 80 \text{ k\Omega} )</td>
<td>89%</td>
<td>96%</td>
<td></td>
</tr>
<tr>
<td>( V_{FREQ} )</td>
<td>FREQ pin voltage</td>
<td></td>
<td>1.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_{min-on} )</td>
<td>Minimum on pulse width</td>
<td>( R_{FREQ} = 80 \text{ k\Omega} )</td>
<td>77</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>POWER SWITCH</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_{DS(ON)} )</td>
<td>N-channel MOSFET on-resistance</td>
<td>( V_{IN} = 5 \text{ V} )</td>
<td>60</td>
<td>110</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{IN} = 3 \text{ V} )</td>
<td>70</td>
<td>120</td>
<td></td>
</tr>
<tr>
<td>( I_{LN, NFET} )</td>
<td>N-channel leakage current</td>
<td>( V_{DS} = 25 \text{ V}, T_A = 25^\circ \text{C} )</td>
<td></td>
<td>2.1</td>
<td></td>
</tr>
<tr>
<td><strong>OCP and SS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{LM} )</td>
<td>N-Channel MOSFET current limit</td>
<td>( D = D_{max} )</td>
<td>5.25</td>
<td>6.6</td>
<td>7.75</td>
</tr>
<tr>
<td>( I_{SS} )</td>
<td>Soft-start bias current</td>
<td>( V_{SS} = 0 \text{ V} )</td>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>THERMAL SHUTDOWN</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_{shutdown} )</td>
<td>Thermal shutdown threshold</td>
<td></td>
<td>165</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_{hysteresis} )</td>
<td>Thermal shutdown threshold hysteresis</td>
<td></td>
<td>15</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
6.6 Typical Characteristics

\( V_{IN} = 5 \text{ V}, T_A = 25^\circ\text{C} \) (unless otherwise noted)
Typical Characteristics (continued)

\( V_{IN} = 5 \text{ V}, \ T_A = 25^\circ\text{C} \) (unless otherwise noted)

**Figure 7. Minimum Switching Frequency for Quick Recovery from Frequency Foldback**

**Figure 8. Non-Foldback Frequency vs Foldback Frequency**

**Figure 9. COMP Clamp Voltage vs Temperature**

**Figure 10. Input Voltage UVLO vs Temperature**

**Figure 11. Enable Voltage vs Temperature**

**Figure 12. Maximum Duty Cycle vs Temperature**
Typical Characteristics (continued)

$V_{\text{IN}} = 5 \text{ V}, T_A = 25^\circ \text{C}$ (unless otherwise noted)

![Figure 13. Minimum On Time vs Temperature](image)

![Figure 14. Shutdown Current vs Temperature](image)

![Figure 15. Supply Current vs Temperature](image)
7 Detailed Description

7.1 Overview
The TPS55330 device is a monolithic nonsynchronous switching regulator with an integrated 5-A, 24-V power switch. The device can be configured in several standard switching-regulator topologies, including boost, SEPIC, and isolated flyback. The device has a wide input voltage range to support applications with input voltage from multicell batteries or regulated 3.3-V, 5-V, and 12-V power rails.

7.2 Functional Block Diagram

7.3 Feature Description

7.3.1 Operation
If designed as a boost converter, the TPS55330 device regulates the output with current-mode pulse-width-modulation (PWM) control. The PWM-control circuitry turns on the switch at the beginning of each oscillator clock cycle. The input voltage is applied across the inductor and stores the energy as inductor current ramps up. During this portion of the switching cycle, the load current is provided by the output capacitor. When the inductor current reaches a threshold level set by the error amplifier output, the power switch turns off and the external Schottky diode is forward biased to allow the inductor current to flow to the output. The inductor transfers stored energy to replenish the output capacitor and supply the load current. This operation repeats every switching cycle. The duty cycle of the converter is determined by the PWM-control comparator which compares the error amplifier output and the current signal. The oscillator frequency is programmed by the external resistor or synchronized to an external clock signal.
Feature Description (continued)

A ramp signal from the oscillator is added to the inductor current ramp to provide slope compensation. Slope compensation is required to avoid subharmonic oscillation that is intrinsic to peak-current mode control at duty cycles higher than 50%. If the inductor value is too small, the internal slope compensation may not be adequate to maintain stability.

The PWM control feedback loop regulates the FB pin to a reference voltage through a transconductance error amplifier. The output of the error amplifier is connected to the COMP pin. An external RC-compensation network connected to the COMP pin is chosen for feedback loop stability and optimum transient response.

7.3.2 Switching Frequency

The switching frequency is set by a resistor \( R_{\text{FREQ}} \) connected to the FREQ pin of the TPS55330. The relationship between the timing resistance \( R_{\text{FREQ}} \) and frequency is shown in the Figure 5. Do not leave this pin open. A resistor must always be connected from the FREQ pin to ground for proper operation. The resistor value required for a desired frequency can be calculated using Equation 1.

\[
R_{\text{FREQ}}(\text{k}\Omega) = 57500 \times f_{\text{sw}}(\text{kHz})^{-1.03}
\]  

(1)

For the given resistor value, the corresponding frequency can be calculated by Equation 2.

\[
f_{\text{sw}}(\text{kHz}) = 41600 \times R_{\text{FREQ}}(\text{k}\Omega)^{-0.97}
\]

(2)

The TPS55330 switching frequency can be synchronized to an external clock signal that is applied to the SYNC pin. The required logic levels of the external clock are shown in the specification table. The recommended duty cycle of the clock is in the range of 10% to 90%. A resistor must be connected from the FREQ pin to ground when the converter is synchronized to the external clock and the external clock frequency must be within ±20% of the corresponding frequency set by the resistor. For example, if the frequency programmed by the FREQ pin resistor is 600kHz, the external clock signal should be in the range of 480kHz to 720kHz.

With a switching frequency below 280 kHz (typical) after the TPS55330 enters frequency foldback as described in the section, if a load remains when the overcurrent condition is removed the output may not recover to the set value. For the output to return to the set value the load must be removed completely or the TPS55330 power cycled with the EN pin or VIN pin. Select a nominal switching frequency of 350 kHz for quicker recovery from frequency foldback.

7.3.3 Overcurrent Protection and Frequency Foldback

The TPS55330 provides cycle-by-cycle over-current protection that turns off the power switch once the inductor current reaches the over-current limit threshold. The PWM circuitry resets itself at the beginning of the next switch cycle. During an over-current event, the output voltage begins to droop as a function of the load on the output. When the FB voltage through the feedback resistors, drops lower than 0.9 V, the switching frequency is automatically reduced to 1/4 of the normal value. Figure 8 shows the non-foldback frequency with an 80kΩ timing resistor and the corresponding foldback frequency. The switching frequency does not return to normal until the over-current condition is removed and the FB voltage increases above 0.9 V. The frequency foldback feature is disabled during soft-start.

7.3.3.1 Minimum On-Time and Pulse Skipping

The TPS55330 PWM control system has a minimum PWM pulse width of 77ns (typical). This minimum on-time determines the minimum duty cycle of the PWM, for any set switching frequency. When the voltage regulation loop of the TPS55330 requires a minimum on-time pulse width less than 77ns, the IC enters pulse-skipping mode. In this mode, the device will hold the power switch off for several switching cycles to prevent the output voltage from rising above the desired regulated voltage. This operation typically occurs in light load conditions when the PWM operates in discontinuous conduction mode. Pulse skipping increases the output ripple as shown in Figure 22.

7.3.4 Voltage Reference and Setting Output Voltage

An internal voltage reference provides a precise 1.229 V voltage reference at the error amplifier non-inverting input. To set the output voltage, select the FB pin resistor \( R_{\text{SH}} \) and \( R_{\text{SL}} \) according to Overcurrent Protection and Frequency Foldback.
Feature Description (continued)

\[ V_{OUT} = 1.229V \times \left( \frac{R_{SH}}{R_{SL}} + 1 \right) \]  

(3)

7.3.5 Soft-Start

The TPS55330 has a built-in soft-start circuit which significantly reduces the start-up current spike and output voltage overshoot. When the IC is enabled, an internal bias current source (6 µA typical) charges a capacitor (\(C_{SS}\)) on the SS pin. The voltage at the capacitor clamps the output of the internal error amplifier that determines the peak current and duty cycle of PWM controller. Limiting the peak switch current during start-up with a slow ramp on the SS pin will reduce in-rush current and output voltage overshoot. Once the capacitor reaches 1.8V, the soft-start cycle is completed and the soft-start voltage no longer clamps the error amplifier output. When the EN is pulled low for at least 1ms, the IC enters the shutdown mode and the SS capacitor is discharged through a 5kΩ resistor to prepare for the next soft-start sequence.

7.3.6 Slope Compensation

The TPS55330 has internal slope compensation to prevent subharmonic oscillations. The sensed current slope of boost converter can be expressed as Equation 4:

\[ S_n = \frac{V_{IN}}{L} \times R_{SENSE} \]  

(4)

The slope compensation \(dv/dt\) can be calculated using Equation 5.

\[ S_e = \frac{0.32 \text{ V/}R_{FREQ}}{16 \times (1-D) \times 6 \text{ pF}} + \frac{0.5 \mu\text{A}}{6 \text{ pF}} \]  

(5)

In a converter with current mode control, in addition to the output voltage feedback loop, the inner current loop including the inductor current sampling effect as well as the slope compensation on the small signal response should be taken into account, which can be modeled as seen in Equation 6:

\[ H_e(s) = \frac{1}{s \times \left( 1 + \frac{S_e}{S_n} \right) (1-D) - 0.5 \times f_{sw} + \frac{s^2}{\pi f_{sw}}} \]  

where

- \(R_{SENSE}\) (15mΩ) is the equivalent current sense resistor
- \(R_{FREQ}\) is timing resistor used to set frequency
- \(D\) is the duty cycle

NOTE

If \(S_n << S_e\), the converter operates in voltage mode control rather than current mode control, and Equation 6 is no longer valid.

7.3.7 Enable and Thermal Shutdown

The TPS55330 enters shutdown when the EN voltage is less than 0.68 V (min) for more than 1 ms. In shutdown, the input supply current for the device is less than 10 µA (max). The EN pin has an internal 950kΩ pull down resistor to disable the device if the pin is floating.

An internal thermal shutdown turns off the device when the junction temperature exceeds 165°C (typical). The device restarts when the junction temperature drops by 15°C.
Feature Description (continued)

7.3.8 Undervoltage Lockout (UVLO)

An under-voltage lockout circuit prevents mis-operation of the device at input voltages below 2.5 V (typical). When the input voltage is below the UVLO threshold, the device remains off and the internal power MOSFET is turned off. The UVLO threshold is set below minimum operating voltage of 2.9 V to ensure that a transient VIN dip will not cause the device to reset. For the input voltages between UVLO threshold and 2.9 V, the device attempts to operate, but the electrical specifications are not ensured.

7.4 Device Functional Modes

7.4.1 Operation With $V_i < 2.9$ V (Minimum $V_i$)

The TPS55330 device operates with input voltages above 2.9 V. The typical UVLO voltage (turning off) is 2.5 V and the TPS55330 device remains off at input voltages lower than that point. For the input voltages between UVLO threshold and 2.9 V, the device attempts to operate, but the electrical specifications are not ensured.

7.4.2 Operation With EN Control

The enable rising-edge threshold voltage is 1.08 V (typical) with 0.16 V hysteresis (typical). With the EN pin held below the turn-off voltage the device is disabled and switching is inhibited. The IC quiescent current is reduced in this state. When the input voltage is above the UVLO threshold and the EN pin voltage increases above the rising edge threshold, the device becomes active. Switching enables and the soft-start sequence initiates. The TPS55330 device starts at the soft-start time determined by the external soft-start capacitor.

7.4.3 Operation at Light Loads

The device is designed to operate in high-efficiency pulse-skipping mode under light load conditions. Discontinuous-conduction-mode (DCM) operation initiates when the switch current falls to 0 A. During DCM operation, the catch diode stops conducting when the switch current falls to 0 A. The switching node (the SW pin) waveform takes on the characteristics of discontinuous-conduction-mode (DCM) operation. As the load decreases further and when the voltage-regulation loop of TPS55330 device requires an on-time pulse width less than the minimum PWM pulse width of 77 ns (typical), the IC enters pulse-skipping mode. In this mode, the device holds the power switch off for several switching cycles to prevent the output voltage from rising too much above the desired regulated voltage.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
The TPS55330 device can be configured in several standard switching-regulator topologies, including boost, SEPIC, and isolated flyback. For example, the device configured in boost topology is widely used to convert a lower DC voltage to a higher DC voltage with a maximum available switching current of 5.25 A. Use the following design procedure to select component values for a boost converter design or SEPIC design for the TPS55330 device. Alternately, use the WEBENCH® software to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

8.2 Typical Application
The following section provides a step-by-step design approach for configuring the TPS55330 as a voltage regulating boost converter, as shown in Figure 16. When configured as SEPIC or flyback converter, a different design approach is required.

![Figure 16. Boost Converter Application Schematic](image-url)

8.2.1 Design Requirements

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Voltage</td>
<td>5 V</td>
</tr>
<tr>
<td>Input Voltage</td>
<td>2.9 V to 4.2 V</td>
</tr>
<tr>
<td>Maximum Output Current</td>
<td>2.1 A</td>
</tr>
<tr>
<td>Transient Response 50% load step</td>
<td>200 mV</td>
</tr>
<tr>
<td>Output Voltage Ripple (0.5% of V)</td>
<td>25 mV</td>
</tr>
</tbody>
</table>
8.2.2 Detailed Design Procedure

8.2.2.1 Selecting the Switching Frequency (R4)

The first step is to decide on a switching frequency for the regulator. There are tradeoffs to consider for a higher or lower switching frequency. A higher switching frequency allows for lower valued inductor and smaller output capacitors leading to the smallest solution size. A lower switching frequency will result in a larger solution size but better efficiency. The user will typically set the frequency for the minimum tolerable efficiency to avoid excessively large external components.

A switching frequency of 600 kHz is a good trade-off between efficiency and solution size. The appropriate resistor value is found from the resistance versus frequency graph of Figure 5, or calculated using Equation 1. R4 is calculated to be 78.4 kΩ and the nearest standard value resistor of 78.7 kΩ is selected. A resistor must be placed from the FREQ pin to ground, even if an external oscillation is applied for synchronization.

8.2.2.2 Determining the Duty Cycle

The input to output voltage conversion ratio of the TPS55330 is limited by the worst case maximum duty cycle of 89% and the minimum duty cycle which is determined by the minimum on-time of 77 ns and the switching frequency. The minimum duty cycle can be estimated with Equation 7. With a 600 kHz switching frequency the minimum duty cycle is 4%.

\[ D_{PS} = \frac{T_{ON\ min} \times f_{sw}}{T_{ON\ min} \times f_{sw}} \]  

(7)

The duty cycle at which the converter operates is dependent on the mode in which the converter is running. If the converter is running in discontinuous conduction mode (DCM), where the inductor current ramps to zero at the end of each cycle, the duty cycle varies with changes of the load much more than it does when running in continuous conduction mode (CCM). In continuous conduction mode, where the inductor maintains a minimum dc current, the duty cycle is related primarily to the input and output voltages as computed in Equation 8. Assume a 0.5 V drop \( V_D \) across the Schottky rectifier. At the minimum input of 2.9 V, the duty cycle will be 47%. At the maximum input of 4.2 V, the duty cycle is 24%.

\[ D = \frac{V_{OUT} + V_D - V_{IN}}{V_{OUT} + V_D} \]  

(8)

At light loads the converter will operate in DCM. In this case the duty cycle is a function of the load, input and output voltages, inductance and switching frequency as computed in Equation 9. This can be calculated only after an inductance is chosen in the following section. While operating in DCM with very light load conditions the duty cycle demand will force the TPS5530 to operate with the minimum on time. The converter will then begin pulse skipping which can increase the output ripple.

\[ D = \sqrt{\frac{2 \times (V_{OUT} + V_D - V_{IN}) \times L \times I_{OUT} \times f_{sw}}{V_{IN}}} \]  

(9)

All converters using a diode as the freewheeling or catch component have a load current level at which they transit from discontinuous conduction mode to continuous conduction mode. This is the point where the inductor current just falls to zero during the off-time of the power switch. At higher load currents, the inductor current does not fall to zero and diode and switch current assume a trapezoidal wave shape as opposed to a triangular wave shape. The load current boundary between discontinuous conduction and continuous conduction can be found for a set of converter parameters as shown in Equation 10.

\[ I_{OUT\ (crit)} = \frac{(V_{OUT} + V_D - V_{IN}) \times V_{IN}^2}{2 \times (V_{OUT} + V_D)^2 \times f_{sw} \times L} \]  

(10)

For loads higher than the result of the Equation 10, the duty cycle is given by Equation 8. For loads less than the results of Equation 10, the duty cycle is given Equation 9. For Equation 7 through Equation 10, the variable definitions are as follows.

- \( V_{OUT} \) is the output voltage of the converter in V
- \( V_D \) is the forward conduction voltage drop across the rectifier or catch diode in V
- \( V_{IN} \) is the input voltage to the converter in V
- \( I_{OUT} \) is the output current of the converter in A
- \( L \) is the inductor value in H
• $f_{SW}$ is the switching frequency in Hz

Unless otherwise stated, the design equations that follow assume that the converter is running in continuous conduction mode, which typically results in a higher efficiency for the power levels of this converter.

### 8.2.2.3 Selecting the Inductor (L1)

The selection of the inductor affects steady state operation as well as transient behavior and loop stability. These factors make it the most important component in power regulator design. There are three important inductor specifications: inductor value, DC resistance and saturation current. Considering inductor value alone is not enough. Inductor values can have ±20% tolerance with no current bias. When the inductor current approaches saturation level, the effective inductance can fall to a fraction of the zero current value.

The minimum value of the inductor should be able to meet inductor current ripple ($\Delta I_L$) requirement at worst case. In a boost converter, maximum inductor current ripple occurs at 50% duty cycle. For the applications where duty cycle is always smaller or larger than 50%, Equation 12 should be used with the duty cycle closest to 50% and corresponding input voltage to calculate the minimum inductance. For applications that need to operate with 50% duty cycle when input voltage is somewhere between the minimum and the maximum input voltage, Equation 13 should be used. $K_{IND}$ is a coefficient that represents the amount of inductor ripple current relative to the maximum input current ($I_{IN DC} = I_{L avg}$). The maximum input current can be estimated with Equation 11, with an estimated efficiency based on similar applications ($\eta_{EST}$). The inductor ripple current will be filtered by the output capacitor. Therefore, choosing high inductor ripple currents will impact the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value ($K_{IND}$) is at the discretion of the designer. However, the following guidelines may be used.

For CCM operation, it is recommended to use $K_{IND}$ values in the range of 0.2 to 0.4. Choosing $K_{IND}$ closer to 0.2 results in a larger inductance value, maximizes the converter’s potential output current and minimizes EMI. Choosing $K_{IND}$ closer to 0.4 results in a smaller inductance value, a physically smaller inductor, and improved transient response, but potentially worse EMI and lower efficiency. Using an inductor with a smaller inductance value may result in the converter operating in DCM. This reduces the boost converter’s maximum output current, causes larger input voltage and output voltage ripple and reduced efficiency. For this design, choose $K_{IND} = 0.3$ and a conservative efficiency estimate of 85% with the minimum input voltage and maximum output current. Equation 12 is used with the minimum input voltage because this corresponds to duty cycle closest to 50%. The maximum input current is estimated at 4.53A and the minimum inductance is 1.68 µH. A standard value of 2.2 µH is chosen.

\[
I_{IN DC} = \frac{V_{OUT} \times I_{OUT}}{\eta_{EST} \times V_{IN min}}
\]  
(11)

\[
L_{O min} \geq \frac{V_{IN}}{I_{IN DC} \times K_{IND}} \times \frac{D}{f_{SW}}, \quad D \neq 50%, \quad V_{IN} \text{ with } D \text{ closest to } 50%
\]  
(12)

\[
L_{O min} \geq \left(\frac{V_{OUT} + V_{O}}{I_{IN DC} \times K_{IND}}\right) \times \frac{1}{4 \times f_{SW}}, \quad D=50%
\]  
(13)

After choosing the inductance, the required current ratings can be calculated. The inductor will be closest to its ratings with the minimum input voltage. The ripple with the chosen inductance is calculated with Equation 14. The RMS and peak inductor current can be found with Equation 15 and Equation 16. For this design the current ripple is 1.04 A, the RMS inductor current is 4.53 A, and the peak inductor current is 5.05 A. It is generally recommended for the peak inductor current rating of the selected inductor be 20% higher to account for transients during power up, faults or transient load conditions. The most conservative approach is to specify an inductor with a saturation current greater than the maximum peak current limit of the TPS55330. This helps to avoid saturation of the inductor. The chosen inductor is a Würth Elektronik 74437346022. It has a saturation current rating of 15 A, RMS current rating of 6.5 A, and typical DCR of 18 mΩ.

\[
\Delta I_L = \frac{V_{IN min} \times D_{max}}{L_{O}} \times f_{SW}
\]  
(14)

\[
I_{L rms} = \sqrt{\left(I_{IN DC}\right)^2 + \frac{\Delta I_L^2}{12}}
\]  
(15)
The TPS55330 has built-in slope compensation to avoid subharmonic oscillation associated with current mode control. If the inductor value is too small, the slope compensation may not be adequate, and the loop can be unstable.

### 8.2.2.4 Computing the Maximum Output Current

The over-current limit for the integrated power MOSFET limits the maximum input current and thus the maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit setting, input voltage, output voltage and efficiency can all change maximum current output \( I_{\text{OUT \ max}} \). The current limit clamps the peak inductor current, therefore the ripple has to be subtracted to derive maximum DC current. Decreasing the \( K_{\text{IND}} \) or designing for a higher efficiency will increase the maximum output current. This can be evaluated with the chosen inductance or the chosen \( K_{\text{IND}} \). This should be evaluated with the minimum input voltage and minimum peak current limit \( I_{\text{LIM}} \) of 5.25 A.

\[
I_{\text{OUT \ max}} = \frac{V_{\text{IN \ min}} \times \left( I_{\text{LIM}} - \frac{\Delta I}{2} \right) \times \eta_{\text{EST}}}{V_{\text{OUT}}} = \frac{V_{\text{IN \ min}} \times I_{\text{LIM}} \times \eta_{\text{EST}}}{\left( 1 + \frac{K_{\text{IND}}}{2} \right) \times V_{\text{OUT}}}
\]

(17) In this design with 2.9 V input boosted to 5 V output and a 2.2 \( \mu \)H inductor with an assumed the Schottky forward voltage of 0.5 V and estimated efficiency of 80%, the maximum output current is 2.25 A. With the 4.2 V input and increased estimated efficiency of 90%, the maximum output current increases to 3.68 A.

### 8.2.2.5 Selecting the Output Capacitor (C8-C10)

At least 4.7 \( \mu \)F of ceramic type X5R or X7R capacitance is recommended at the output. The output capacitance is mainly selected to meet the requirements for the output ripple \( V_{\text{RIPPLE}} \) and voltage change during a load transient. Then the loop is compensated for the output capacitor selected. The output capacitance should be chosen based on the most stringent of these criteria. The output ripple voltage is related to the capacitance and equivalent series resistance (ESR) of the output capacitor. Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by Equation 18. If high ESR capacitors are used it will contribute additional ripple. The maximum ESR for a specified ripple is calculated with Equation 19. ESR ripple can be neglected for ceramic capacitors but must be considered if tantalum or electrolytic capacitors are used.

The minimum ceramic output capacitance needed to meet a load transient requirement can be estimated by the Equation 20. Equation 21 can be used to calculate the RMS current that the output capacitor needs to support.

\[
C_{\text{OUT}} \geq \frac{D_{\text{max}} \times I_{\text{OUT}}}{f_{\text{SW}} \times V_{\text{RIPPLE}}}
\]

(18)

\[
ESR = \frac{V_{\text{RIPPLE}} - \frac{D_{\text{max}} \times I_{\text{OUT}}}{f_{\text{SW}} \times C_{\text{OUT}}}}{I_{\text{L, peak}}}
\]

(19)

\[
C_{\text{OUT}} \geq \frac{\Delta I_{\text{TRAN}}}{2 \times \pi \times f_{\text{BW}} \times \Delta V_{\text{TRAN}}}
\]

(20)

\[
l_{\text{CO}}_{\text{rms}} = I_{\text{OUT}} \sqrt{\frac{D_{\text{max}}}{\left( 1 - D_{\text{max}} \right)}}
\]

Using Equation 18 for this design, the minimum output capacitance for the specified 25 mV output ripple is 66 \( \mu \)F. For a maximum transient voltage change \( \Delta V_{\text{TRAN}} \) of 200 mV with a 1 mA load transient \( \Delta I_{\text{TRAN}} \) and a 10 kHz control loop bandwidth \( f_{\text{BW}} \) with Equation 20, the minimum output capacitance is 84 \( \mu \)F. The most stringent criteria is the 66 \( \mu \)F for the required load transient. Equation 21 gives a 2 A RMS current in the output capacitor. The capacitor should also be properly rated for the desired output voltage.
Care must be taken when evaluating ceramic capacitors that derate under dc bias, aging and AC signal conditions. For example, larger form factor capacitors (in 1206 size) have self-resonant frequencies in the range of converter switching frequency. Self-resonance causes the effective capacitance to be significantly lower. The DC bias can also significantly reduce capacitance. Ceramic capacitors can lose as much as 50% of the capacitance when operated at the rated voltage. Therefore, allow margin in selected capacitor voltage rating to ensure adequate capacitance at the required output voltage. For this example, two 47 µF, 16 V 1210 X5R ceramic capacitors are used in parallel leading to a negligible ESR. Choosing 16 V capacitors instead of 6.3 V reduces the effects of DC bias and allows this example circuit to be rated for the maximum output voltage range of the TPS55330.

8.2.2.6 Selecting the Input Capacitors (C2, C7)

At least 4.7µF of ceramic input capacitance is recommended. Additional input capacitance may be required to meet ripple and/or transient requirements. High quality ceramic, type X5R or X7R are recommended to minimize capacitance variations over temperature. The capacitor must also have an RMS current rating greater than the maximum RMS input current of the TPS55330 calculated with Equation 22. The input capacitor must also be rated greater than the maximum input voltage. The input voltage ripple can be calculated with Equation 23.

\[ I_{C}\text{rms} = \frac{\Delta L}{\sqrt{12}} \]

(22)

\[ V_{\text{ripple}} = \frac{\Delta L}{4 \times f_{\text{SW}} \times C_{\text{IN}}} + \Delta I_{L} \times R_{C\text{IN}} \]

(23)

In the design example, the input RMS current is calculated to be 300 mA. The chosen input capacitor is a 10 µF, 25 V 1210 X7R with 3 mΩ ESR. Although one with a lower voltage rating can be used, a 25 V rated capacitor was chosen to limit the effects of dc bias and to allow the circuit to be rated for the entire input range of the TPS55330. The input ripple is calculated to be 46 mV. An additional 0.1 µF, 50 V 0603 X5R is located close to the VIN and GND pins for extra decoupling.

8.2.2.7 Setting Output Voltage (R1, R2)

To set the output voltage in either DCM or CCM, select the values of R1 and R2 according to the following equations.

\[ V_{\text{OUT}} = 1.229V \times \left( \frac{R1}{R2} + 1 \right) \]

(24)

\[ R1 = R2 \times \left( \frac{V_{\text{OUT}}}{1.229V} - 1 \right) \]

(25)

Considering the leakage current through the resistor divider and noise decoupling into FB pin, an optimum value for R2 is around 10 kΩ. The output voltage tolerance depends on the \( V_{FB} \) accuracy and the tolerance of R1 and R2. In this example with a 5-V output using Equation 25, R1 is calculated to 30.7 kΩ. The nearest standard value of 30.9 kΩ is used.

8.2.2.8 Setting the Soft-start Time (C7)

Choose the appropriate capacitor to set soft-start time and avoid overshoot. Increasing the soft-start time reduces the overshoot during start-up. A 0.047 µF ceramic capacitor is used in this example.

8.2.2.9 Selecting the Schottky Diode (D1)

The high switching frequency of the TPS55330 demands high-speed rectification for optimum efficiency. Ensure that the diode’s average and peak current rating exceed the average output current and peak inductor current. In addition, the diode’s reverse breakdown voltage must exceed the regulated output voltage. The diode must also be rated for the power dissipated which can be calculated with Equation 26.

\[ P_{D} = V_{D} \times I_{OUT} \]

(26)
In this conservative design example, the diode is chosen to be rated for the maximum output current of 3.6 A. During normal operation with 2.1 mA output current and assuming a Schottky diode drop of 0.5 V, the diode must be capable of dissipating 1 W. The recommended minimum ratings for this design are a 20 V, 4 A diode. However to improve the flexibility of this design, a Diodes Inc B520-13-F in an SMC package is used with voltage and current ratings of 20 V and 5 A.

### 8.2.2.10 Compensating the Control Loop (R3, C4, C5)

The TPS55330 requires external compensation which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external resistor R3 and ceramic capacitor C4 are connected to the COMP pin to provide a pole and a zero, shown in the application circuit. This pole and zero, along with the inherent pole and zero of a boost converter, determine the closed loop frequency response. This is important for converter stability and transient response. Loop compensation should be designed for the minimum operating voltage.

The following equations summarize the loop equations for the TPS55330 configured as a CCM boost converter. They include the power stage output pole \( f_{\text{OUT}} \) and the right-half-plane zero \( f_{\text{RHPZ}} \) of a boost converter calculated with Equation 27 and Equation 28 respectively. When calculating \( f_{\text{OUT}} \) it is important to include the derating of ceramic output capacitors. In the example with an estimated 61 µF capacitance, these frequencies are calculated to 521 kHz and 2.2 kHz respectively. The DC gain \( A \) of the power stage is calculated with Equation 27 and is 39.9 dB in this design. The compensation pole \( f_p \) and zero \( f_z \) generated by R3, C4 and internal transconductance amplifier are calculated with Equation 30 and Equation 31, respectively.

Most CCM boost converters will have a stable control loop if \( f_z \) is set slightly above \( f_p \) through proper sizing of R3 and C4. A good starting point is \( C_4 = 0.1 \) µF and \( R_3 = 2 \) kΩ. Increasing R3 or reducing C4 increases the closed loop bandwidth, and therefore improves the transient response. Adjusting R3 and C4 in opposite direction increases the phase and gain margin of the loop, which improves loop stability. It is generally recommended to limit the bandwidth of the loop to the lower of either 1/5 of the switching frequency \( f_{\text{SW}} \) or 1/3 the RHPZ frequency, \( f_{\text{RHPZ}} \) shown in Equation 28. The spreadsheet tool located in the TPS55330 product folder at SLVC430 can also be used to aid in compensation design.

\[
f_{\text{OUT}} \approx \frac{2}{2\pi \times R_{\text{OUT}} \times C_{\text{OUT}}}
\]

\[
f_{\text{RHPZ}} = \frac{R_{\text{OUT}}}{2\pi \times L} \left( \frac{V_{\text{IN}}}{V_{\text{OUT}}} \right)^2
\]

\[
A = \frac{1.229}{V_{\text{OUT}}} \times \text{Gea} \times 10 \times \frac{R_{\text{SENSE}}}{V_{\text{OUT}}} \times \frac{R_{\text{OUT}}}{2}
\]

\[
f_p = \frac{1}{2\pi \times 10 \times \text{MO} \times C_4}
\]

\[
f_z = \frac{1}{2\pi \times R_3 \times C_4}
\]

\[
f_{\text{co1}} = \frac{f_{\text{SW}}}{5}
\]

\[
f_{\text{co2}} = \frac{f_{\text{RHPZ}}}{3}
\]

Where
- \( C_{\text{OUT}} \) is the equivalent output capacitor (\( C_{\text{OUT}} = C_8 + C_9 + C_{10} \))
- \( R_{\text{OUT}} \) is the equivalent load resistance (\( V_{\text{OUT}}/I_{\text{OUT}} \))
- Gea is the error amplifier transconductance located in the Electrical Characteristics table
- \( R_{\text{SENSE}} \) (15 mΩ, typical) is the sense resistor in the current control loop
- \( f_{\text{co1}} \) and \( f_{\text{co2}} \) are possible bandwidth.
An additional capacitor from the COMP pin to GND (C5) can be used to place a high frequency pole in the control loop. This is not always necessary with ceramic output capacitors. If a nonceramic output capacitor is used, there is an additional zero (f_{ZESR}) in the control loop which can be calculated with Equation 35. The value of C5 and the pole created by C5 can be calculated with Equation 36 and Equation 34 respectively. Finally if more phase margin is needed, an additional zero (f_{ZFF}) can be added by placing a capacitor (C_{FF}) in parallel with the top feedback resistor R1. TI recommends placing the zero at the target cross-over frequency or higher. The feed forward capacitor also adds a pole at a higher frequency. The recommended value of C_{FF} can be calculated with Equation 37.

\[
f_{P2} = \frac{1}{2\pi R3 C5} \\
f_{ZESR} = \frac{1}{2\pi R_{ESR} \times C_{OUT}} \\
C5 = \frac{R_{ESR} \times C_{OUT}}{R3} \\
C_{FF} = \frac{1}{2\pi R1 \times f_{ZFF} \times \sqrt{\frac{V_{REF}}{V_{OUT}}}}
\]

(34)
(35)
(36)
(37)

where R_{ESR} is the ESR of the output capacitor.

If a network measurement tool is available, the most accurate compensation design can be achieved following this procedure. The power stage frequency response is first measured using a network analyzer at the 3.6 V input and maximum 2.1 A load. This measurement is shown in Figure 17. In this design only one pole and one zero are used, so the maximum phase increase from the compensation will be 180 degrees. For a 60 degree phase margin, the power stage phase must be –120 degrees at its lowest point. Based on the target 10 kHz bandwidth, the measured power stage gain, K_{PS}(f_{BW}), is 13.3 dB and the phase is –87 degrees.

![Figure 17. Power Stage Gain and Phase of the Boost Converter](image)

R3 is then chosen to set the compensation gain to be the reciprocal of the power stage gain at the target bandwidth using Equation 38. C4 is then chosen to place a zero at 1/10 the target bandwidth with Equation 39. In this case R3 is calculated to be 1.87 kΩ, the nearest standard value 1.87 kΩ is used. C4 is calculated at 0.085 µF and the nearest standard value 0.100 µF is used. Although not necessary because this design uses all ceramic capacitors, a 270-pF capacitor is selected for C5 to add a high-frequency pole at a frequency 100 times the target bandwidth.

\[
R3 = \frac{1}{\left(Ge \times \frac{R2}{(R1+R2) \times 10^{\frac{K_{PS}(f_{BW})}{20}}} \right)^{k}}
\]

(38)
8.2.3 Application Curves

Figure 18. Efficiency vs Output Current

Figure 19. Load Transient Response

Figure 20. CCM PWM Operation

Figure 21. DCM PWM Operation

Figure 22. Pulse Skipping

Figure 23. Start Up
Figure 24. Closed-Loop Gain and Phase of the Boost Converter

Gain (dB)

Phase (°)

Frequency (Hz)

I_{OUT} = 2.1 A
V_{IN} = 3.6 V
9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.9 V to 16 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS55330 converter additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 100 μF is a typical choice.

10 Layout

10.1 Layout Guidelines

As for all switching power supplies, especially those with high frequency and high switch current, printed circuit board (PCB) layout is an important design step. If the layout is not carefully designed, the regulator can suffer from instability as well as noise problems. The following guidelines are recommended for good PCB layout.

- To prevent radiation of high frequency resonance problems, use proper layout of the high frequency switching path.
- Minimize the length and area of all traces connected to the SW pin and always use a ground plane under the switching regulator to minimize inter-plane coupling.
- The high current path including the internal MOSFET switch, Schottky diode, and output capacitor, contains nanosecond rise times and fall times. Keep these rise times and fall times as short as possible.
- Place the VIN bypass capacitor as close to the VIN pin and the AGND pin as possible to reduce the IC supply ripple.
- Connect the AGND and PGND pins to thermal pad directly on the same layer.

10.2 Layout Example

Figure 25. TPS55330 Example Board Layout
10.3 Thermal Considerations

The maximum IC junction temperature should be restricted to 150°C under normal operating conditions. This restriction limits the power dissipation of the TPS55330. The TPS55330 features a thermally enhanced QFN package. This package includes a PowerPAD that improves the thermal capabilities of the package. The thermal resistance of the QFN package in any application greatly depends on the PCB layout and the PowerPAD connection. The PowerPAD must be soldered to the analog ground on the PCB. Use thermal vias underneath the PowerPAD to achieve good thermal performance.
11 Device and Documentation Support

11.1 Device Support

11.1.1 Third-Party Products Disclaimer

TI’S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

11.2 Trademarks

PowerPAD is a trademark of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

11.3 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.4 Glossary

This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## Packaging Information

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS55330RTER</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 150</td>
<td>55330</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS55330RTET</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 150</td>
<td>55330</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE:** Product device recommended for new designs.
- **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check [http://www.ti.com/productcontent](http://www.ti.com/productcontent) for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI’s terms “Lead-Free” or “Pb-Free” mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI’s knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
### TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS55330RTER</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>1600</td>
<td>300.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPS55330RTET</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

#### TAPE ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Q1 Q2**: First two quadrants
- **Q3 Q4**: Last two quadrants

- **W**:
- **P1**:
- **Q2**:

*Images of reel and tape dimensions are included.*
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS55330RTER</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPS55330RTET</td>
<td>WQFN</td>
<td>RTE</td>
<td>16</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:  
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Quad Flatpack, No-Leads (QFN) package configuration.
   △ The package thermal pad must be soldered to the board for thermal and mechanical performance.
   See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
E. Falls within JEDEC MO-220.
THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

NOTE: A. All linear dimensions are in millimeters
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com (http://www.ti.com).
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products

<table>
<thead>
<tr>
<th>Audio</th>
<th>Amplifiers</th>
<th>Data Converters</th>
<th>DLP® Products</th>
<th>DSP</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Clocks and Timers</th>
<th>Interface</th>
<th>Logic</th>
<th>Power Mgmt</th>
<th>Microcontrollers</th>
<th>RFID</th>
<th>OMAP Applications Processors</th>
<th>Wireless Connectivity</th>
</tr>
</thead>
</table>

Applications

<table>
<thead>
<tr>
<th>Automotive and Transportation</th>
<th>Communications and Telecom</th>
<th>Computers and Peripherals</th>
<th>Consumer Electronics</th>
<th>Energy and Lighting</th>
<th>Industrial</th>
<th>Medical</th>
<th>Security</th>
<th>Space, Avionics and Defense</th>
<th>Video and Imaging</th>
</tr>
</thead>
</table>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated