







3 Description



The TPD4E110 is a uni-directional Electrostatic

Discharge (ESD) protection device with ultra-low

capacitance. The device is constructed with a central

ESD clamp and features two hiding diodes per

channel to reduce the capacitive loading. Each channel is rated to dissipate ESD strikes above the

maximum level specified in the IEC61000-4-2 level 4

international standard. The TPD4E110's ultra-low

loading capacitance makes the device ideal for

protecting high-speed signal pins.



**TPD4E110** 

SLVSC54B -JULY 2013-REVISED APRIL 2014

# TPD4E110 4 Channel Protection Solution for Super-Speed (Up to 6 GBPS) Interface

## Features

- Provides System Level ESD Protection for Low-Voltage IO Interface
- IO Capacitance 0.45pF (Typ)
- IEC 61000-4-2 Level 4
  - ±12kV (Contact Discharge)
  - ±15kV (Air Gap Discharge)
- IEC61000-4-5 (Surge): 2.5A (8/20 μs)
- DC Breakdown Voltage 6.5V (Min)
- Ultra Low Leakage Current 1nA (Max)
- Low ESD Clamping Voltage
- Industrial Temperature Range: -40°C to 125°C
- Space Minimizing 0.8mm x 0.8mm DPW Package

#### **Device Information**

| ORDER NUMBER | PACKAGE   | BODY SIZE       |
|--------------|-----------|-----------------|
| TPD4E110DPW  | X2SON (4) | 0,8 mm x 0,8 mm |

# **Applications**

- **USB 3.0**
- **HDMI 2.0**
- **LVDS**
- **DisplayPort**
- **PCI Express**
- eSata Interfaces

#### **Circuit Protection Scheme**



# Simplified Schematic







# **Table of Contents**

| 1 | Features 1                                                      |    | 8.2 Functional Block Diagram                     | 7  |
|---|-----------------------------------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                                                  |    | 8.3 Feature Description                          | 7  |
| 3 | Description 1                                                   |    | 8.4 Device Functional Modes                      | 7  |
| 4 | Simplified Schematic1                                           | 9  | Applications and Implementation                  | 8  |
| 5 | Revision History2                                               |    | 9.1 Application Information                      | 8  |
| 6 | Terminal Configuration and Functions3                           |    | 9.2 Typical Application                          | 8  |
| 7 | Specifications                                                  | 10 | Layout                                           | 10 |
| ′ | •                                                               |    | 10.1 Layout Guidelines                           |    |
|   | 7.1 Absolute Maximum Ratings                                    |    | 10.2 Layout Example                              | 10 |
|   | 7.2 Handling Ratings                                            | 11 | Device and Documentation Support                 | 12 |
|   | 7.4 Thermal Information                                         |    | 11.1 Trademarks                                  | 12 |
|   | 7.5 Electrical Characteristics 4                                |    | 11.2 Electrostatic Discharge Caution             | 12 |
|   | 7.6 Typical Characteristics 5                                   |    | 11.3 Glossary                                    |    |
| 8 | Detailed Description         7           8.1 Overview         7 | 12 | Mechanical, Packaging, and Orderable Information | 12 |
|   | O. I OVERVIEW                                                   |    |                                                  |    |

# 5 Revision History

| Changes from Revision A (March 2014) to Revision B | Page |
|----------------------------------------------------|------|
| Fixed Ultra Low Leakage Current typo               | 1    |
| Updated I <sub>LEAK</sub> max value.               |      |
| Changes from Original (July 2013) to Revision A    | Page |
| Updated 1 page datasheet to full version.          |      |



# 6 Terminal Configuration and Functions

#### 4 Terminal DPW Package Bottom View



#### **Terminal Functions**

| TERM | IINAL      | TYPE | DESCRIPTION           |
|------|------------|------|-----------------------|
| NAME | NO.        | IIFE | DESCRIPTION           |
| IOX  | 1, 2, 3, 4 | IO   | ESD-protected channel |
| GND  | 5          | G    | Ground                |

# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                           |                                              | MIN | MAX | UNIT |
|---------------------------|----------------------------------------------|-----|-----|------|
|                           | Operating temperature range                  | -40 | 125 | °C   |
| I <sub>PP</sub>           | Peak pulse current (t <sub>p</sub> = 8/20µs) |     | 2.5 | Α    |
| P <sub>PP</sub> (forward) | Peak pulse power (t <sub>p</sub> = 8/20µs)   |     | 35  | W    |
| P <sub>PP</sub> (reverse) | Peak pulse power (t <sub>p</sub> = 8/20µs)   |     | 18  | W    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 Handling Ratings

|                    |                           | MIN | MAX | UNIT |
|--------------------|---------------------------|-----|-----|------|
| T <sub>stg</sub>   | Storage temperature       | -65 | 155 | °C   |
| ESD <sup>(1)</sup> | IEC 61000-4-2 contact ESD |     | ±12 | kV   |
| ESD(1)             | IEC 61000-4-2 air-gap ESD |     | ±15 | kV   |

<sup>(1)</sup> Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| V <sub>IO</sub> |                                | 0.0 | 5.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature | -40 | 125 | °C   |



## 7.4 Thermal Information

|                       |                                              | TPD4E110             |      |
|-----------------------|----------------------------------------------|----------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DPW<br>(4 TERMINALS) | UNIT |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 291.8                |      |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 224.2                |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 245.8                | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 31.4                 | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 245.6                |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 195.4                |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

 $T_A = 25$ °C (unless otherwise noted)

|                               | PARAMETER                              | TEST CONDITION                                                                                                      | MIN | TYP   | MAX  | UNIT |
|-------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-------|------|------|
| V <sub>RWM</sub>              | Reverse stand-off voltage              | I <sub>IO</sub> = 10 μA                                                                                             |     |       | 5.5  | V    |
|                               |                                        | I = 1A, TLP, I/O to GND                                                                                             |     | 10    |      | V    |
| <b>1</b>                      | Olaman and the second the FOR a teller | I = 5A, TLP, I/O to GND                                                                                             |     | 13    |      | V    |
| $V_{CLAMP}$                   | Clamp voltage with ESD strike          | I = 1A, TLP, GND to I/O                                                                                             |     | 3     |      | V    |
|                               |                                        | I = 5A, TLP, GND to I/O                                                                                             |     | 6     |      | V    |
| $V_{BR}$                      | Break-down voltage                     | I <sub>IO</sub> = 1mA                                                                                               | 6.5 | 7.5   | 8.5  | V    |
| I <sub>LEAK</sub>             | Leakage current                        | V <sub>IO</sub> = 2.5V                                                                                              |     | 0.02  | 1    | nA   |
|                               | D                                      | Any I/O to GND Terminal <sup>(1)</sup>                                                                              |     | 0.8   |      | Ω    |
| $R_{DYN}$                     | Dynamic resistance                     | GND to any I/O Terminal <sup>(1)</sup>                                                                              |     | 0.7   |      | Ω    |
| $C_L$                         | Line capacitance                       | V <sub>IO</sub> = 2.5V, f = 1MHz, I/O to GND                                                                        |     | 0.45  | 0.55 | pF   |
| C <sub>CROSS</sub>            | Channel to channel input capacitance   | GND Terminal = 0V, f = 1MHz, V <sub>BIAS</sub> = 2.5 V, between channel terminals                                   |     | 0.003 |      | pF   |
| $\Delta C_{\text{IO-TO-GND}}$ | Variation of channel input capacitance | GND Terminal = 0V, f = 1MHz, V <sub>BIAS</sub> = 2.5 V,<br>Channel_x terminal to GND – Channel_y terminal to<br>GND |     | 0.05  |      | pF   |

<sup>(1)</sup> Extraction of  $R_{DYN}$  using least squares fit of TLP characteristics between I = 10A and I = 20A.



## 7.6 Typical Characteristics

At  $T_A = 25$ °C, unless otherwise noted





# **Typical Characteristics (continued)**







## 8 Detailed Description

#### 8.1 Overview

TPD4E110DPW is a uni-directional ESD protection device with ultra-low capacitance. The device is constructed with a central ESD clamp that features two hiding diodes per channel to reduce the capacitive loading. Each channel is rated to dissipate ESD strikes above the maximum level specified in the IEC61000-4-2 level 4 international standard. The TPD4E110DPW's ultra-low loading capacitance makes the device ideal for protecting high-speed signal terminals. The 0.8 mm x 0.8 mm package is designed for space saving designs. The pinout allows for straight through routing of 2 differential pairs when PCB manufacturing which feature sizes of 2.8 mils (0.071 mm).

## 8.2 Functional Block Diagram



#### 8.3 Feature Description

TPD4E110 is a uni-directional Electrostatic Discharge (ESD) protection device with ultra-low capacitance. The device is constructed with a central ESD clamp that features two hiding diodes per line to reduce the capacitive loading. Each line is rated to dissipate ESD strikes above the maximum level specified in the IEC61000-4-2 level 4 international standard. The TPD4E110's ultra-low loading capacitance makes it ideal for protecting high-speed signal terminals.

#### 8.4 Device Functional Modes

TPD4E110 is a passive integrated circuit that activates whenever voltages above  $V_{BR}$  or below the lower diodes  $V_{forward}$  (-0.6V) are present upon the circuit being protected. During ESD events, voltages as high as ±15 kV can be directed to ground via the internal diode network. Once the voltages on the protected line fall below the trigger levels of TPD4E110 (usually within 10's of nano-seconds) the device reverts to passive.



## 9 Applications and Implementation

## 9.1 Application Information

TPD4E110 is a diode array type Transient Voltage Suppressor (TVS) which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{\text{DYN}}$  of the triggered TVS holds this voltage,  $V_{\text{CLAMP}}$ , to a tolerable level to the protected IC.

## 9.2 Typical Application



Figure 10. Protecting a Pair of Super-Speed Data Lines

## 9.2.1 Design Requirements

For this design example, use the following as the input parameters.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                  | EXAMPLE VALUE |
|-----------------------------------|---------------|
| Signal range on Pin 1, 2, 3, or 4 | 0V to 5.5V    |
| Operating Frequency               | 3.0 GHz       |

#### 9.2.2 Detailed Design Procedure

To begin the design process some parameters must be decided upon. The designer needs to know the following:

- Signal range on all the protected lines
- · Operating frequency

#### 9.2.2.1 Signal range on Terminal 1, 2, 3, or 4

TPD4E110 has 4 identical protection channels for signal lines. The symmetry of TPD4E110 provides flexibility when selecting which of the 4 IO channels will protect which signal lines. Any IO will support a signal range of 0V to 5.5V.

## 9.2.2.2 Operating Frequency

The 0.45pF capacitance of each IO channel supports data rates up to 6Gbps.



# 9.2.3 Application Curves



Submit Documentation Feedback



# 10 Layout

## 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

# 10.2 Layout Example

## 10.2.1 Single Layer Routing

PCB manufacturing technologies allowing 2.8 mil (0.071 mm) clearances can route two Super-Speed data line pairs through TPD4E110 on a single layer.



Figure 15. Example Layout for USB 3.0 Type A connector using two TPD4E110s

In Figure 15, Figure 16 and Figure 17 an example layout shows the use of two TPD4E110s to protect the USB 3.0 port. TPD4E110 Number 1 is protecting the two Super-Speed data pairs used for Super Speed data transfer, and TPD4E110 Number 2 protects the USB 2.0 D+/D— Hi-Speed data lines. Number 2 uses two channels to protect each line in the pair, thus affording a more robust protection and simpler layout.



## **Layout Example (continued)**





Figure 16. Close-up of Routing for TPD4E110 for Super-Speed Data Lines

Figure 17. Close-up of Routing for TPD4E110 for USB 2.0 D+/D- Hi-Speed Data Lines

## 10.2.2 Double Layer Routing

PCB manufacturing technologies allowing 4.0 mil (0.1 mm) clearances can route two Super-Speed data line pairs through TPD4E110 using two layers.



Figure 18. Example Layout for USB 3.0 Type A Connector Using Two TPD4E110s

In Figure 18 an example layout shows the use of two TPD4E110s to protect the USB 3.0 port. TPD4E110 Number 1 is protecting the two Super-Speed data pairs used for high speed data transfer, and TPD4E110 Number 2 protects the USB 2.0 D+/D— Hi-Speed lines. Number 2 uses two channels to protect each line in the pair, thus affording a more robust protection and simpler layout.



## 11 Device and Documentation Support

#### 11.1 Trademarks

All trademarks are the property of their respective owners.

## 11.2 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPD4E110

Copyright © 2013-2014, Texas Instruments Incorporated



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TPD4E110DPWR     | ACTIVE | X2SON        | DPW                | 4    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D2                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 24-Jul-2020

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD4E110DPWR | X2SON           | DPW                | 4 | 3000 | 180.0                    | 9.5                      | 0.91       | 0.91       | 0.5        | 4.0        | 8.0       | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Jul-2020



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD4E110DPWR | X2SON        | DPW             | 4    | 3000 | 184.0       | 184.0      | 19.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4211218-2/D





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.4. The size and shape of this feature may vary.
- 5. Features may not exist. Recommend use of pin 1 marking on top of package for orientation purposes.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)



<sup>6.</sup> This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

<sup>7.</sup> Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated