





LM25019

# SNVS952F - DECEMBER 2012 - REVISED MAY 2021 LM25019 48-V, 100-mA Constant On-Time Synchronous Buck / Fly-Buck™ Regulator

## 1 Features

- Wide 7.5-V to 48-V input range
- Integrated 100-mA high-side and low-side switches
- No schottky required
- Constant on-time control
- No loop compensation required
- Ultra-fast transient response
- Nearly constant operating frequency
- Intelligent peak current limit
- Adjustable output voltage from 1.225 V
- Precision 2% feedback reference
- Frequency adjustable to 1 MHz
- Adjustable undervoltage lockout
- Remote shutdown
- Thermal shutdown
- Packages:
  - 8-Pin WSON
  - 8-Pin SO PowerPAD™

# 2 Applications

- Industrial equipments
- Smart power meters
- **Telecommunication systems**
- Isolated bias supply (Fly-Buck™)

# 3 Description

The LM25019 is a 48-V, 100-mA synchronous stepdown regulator with integrated high-side and lowside MOSFETs. The constant on-time (COT) control scheme employed in the LM25019 requires no loop compensation, provides excellent transient response, and enables very high step-down ratios. The on-time varies inversely with the input voltage resulting in nearly constant frequency over the input voltage range. A high-voltage start-up regulator provides bias power for internal operation of the IC and for integrated gate drivers.

A peak current limit circuit protects against overload conditions. The undervoltage lockout (UVLO) circuit allows the input undervoltage threshold and hysteresis to be independently programmed. Other protection features include thermal shutdown and bias supply undervoltage lockout.

The LM25019 is available in 8-pin WSON and 8-pin SO PowerPAD plastic packages.

## **Device Information**

| PART NUMBER | PACKAGE         | BODY SIZE (NOM)   |
|-------------|-----------------|-------------------|
| LM25019     | SO PowerPAD (8) | 4.89 mm x 3.90 mm |
| LIVI250 19  | WSON (8)        | 4.00 mm x 4.00 mm |



**Typical Application** 



# **Table of Contents**

| 1 Features                                                                          | 1                           | 7.4 Device Functional Modes                                                                                                                               | 15                                             |
|-------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 2 Applications                                                                      | 1                           | 8 Application and Implementation                                                                                                                          |                                                |
| 3 Description                                                                       |                             | 8.1 Application Information                                                                                                                               |                                                |
| 4 Revision History                                                                  |                             | 8.2 Typical Application                                                                                                                                   |                                                |
| 5 Pin Configuration and Functions                                                   |                             | 9 Power Supply Recommendations                                                                                                                            |                                                |
| 6 Specifications                                                                    |                             | 10 Layout                                                                                                                                                 |                                                |
| 6.1 Absolute Maximum Ratings                                                        | 4                           | 10.1 Layout Guidelines                                                                                                                                    |                                                |
| 6.2 ESD Ratings                                                                     |                             | 10.2 Layout Example                                                                                                                                       |                                                |
| 6.3 Recommended Operating Conditions                                                |                             | 11 Device and Documentation Support                                                                                                                       |                                                |
| 6.4 Thermal Information                                                             |                             | 11.1 Documentation Support                                                                                                                                |                                                |
| 6.5 Electrical Characteristics                                                      |                             | 11.2 Receiving Notification of Documentation                                                                                                              |                                                |
| 6.6 Switching Characteristics                                                       |                             | 11.3 Support Resources                                                                                                                                    |                                                |
| 6.7 Typical Characteristics                                                         |                             | 11.4 Trademarks                                                                                                                                           |                                                |
| 7 Detailed Description                                                              |                             | 11.5 Electrostatic Discharge Caution                                                                                                                      |                                                |
| 7.1 Overview                                                                        |                             | 11.6 Glossary                                                                                                                                             | <mark>22</mark>                                |
| 7.2 Functional Block Diagram                                                        |                             | 12 Mechanical, Packaging, and Orderable                                                                                                                   |                                                |
| 7.3 Feature Description                                                             | 9                           | Information                                                                                                                                               | 22                                             |
| 4 Revision History                                                                  |                             |                                                                                                                                                           |                                                |
| Changes from Revision E (April 2015) to                                             | Revision F                  | (May 2021)                                                                                                                                                | Page                                           |
|                                                                                     |                             |                                                                                                                                                           |                                                |
| Updated the numbering format for tables                                             | s, figures, an              | d cross-references throughout the document                                                                                                                | 1                                              |
| Changes from Revision D (December 20                                                | 14) to Revis                | ion E (November 2015)                                                                                                                                     | Page                                           |
|                                                                                     |                             | , , , , , , , , , , , , , , , , , , , ,                                                                                                                   |                                                |
|                                                                                     |                             | n                                                                                                                                                         |                                                |
|                                                                                     |                             | on                                                                                                                                                        |                                                |
| Changed 0.00 μπ to 0.12 μπ ππρατ Ca                                                 | pacifor section             | , , , , , , , , , , , , , , , , , , ,                                                                                                                     |                                                |
| Changes from Revision C (December 20                                                |                             |                                                                                                                                                           | Page                                           |
| Functional Modes, Application and Implesection, Device and Documentation Supsection | ementation sopport section, | Prating table, Feature Description section, Dection, Power Supply Recommendations section, Power Supply Recommendations section, Packaging, and Orderable | tion, <i>Layout</i><br><i>Information</i><br>1 |
| Changed Soft-Start Circuit graphic                                                  |                             |                                                                                                                                                           | 14                                             |
|                                                                                     |                             | ction section, Output Capacitor section, Inpu                                                                                                             |                                                |
| section, and UVLO Resistors section                                                 |                             |                                                                                                                                                           | 17                                             |
| • Changed Series Ripple Resistor R <sub>C</sub> sec                                 | tion to <i>Type I</i>       | II Ripple Circuit                                                                                                                                         | 18                                             |
| Changes from Revision B (December 20                                                | 13) to Revis                | ion C (December 2013)                                                                                                                                     | Page                                           |
| Added Thermal Parameters                                                            |                             |                                                                                                                                                           | 4                                              |
| Changes from Revision A (September 20                                               | 013) to Revis               | sion B (December 2013)                                                                                                                                    | Page                                           |
| Changed formatting throughout docume                                                | nt to the TI s              | tandard                                                                                                                                                   | 1                                              |
|                                                                                     |                             | o 7.5 V in <i>Features</i>                                                                                                                                |                                                |
|                                                                                     |                             | o 7.5 V in <i>Typical Application</i>                                                                                                                     |                                                |
|                                                                                     |                             |                                                                                                                                                           |                                                |
|                                                                                     |                             | o 7.5 V in Recommended Operating Condition                                                                                                                |                                                |
| Changes from Revision * (December 201                                               | 2) to Revisi                | on A (September 2013)                                                                                                                                     | Page                                           |
|                                                                                     |                             | ximum Ratings table                                                                                                                                       |                                                |
|                                                                                     | へいろしiule ivia               | งกานกา กาสเกาง เสบเธ                                                                                                                                      | 4                                              |



# **5 Pin Configuration and Functions**



Figure 5-1. 8-Pin SO PowerPAD DDA Package Top View



Figure 5-2. 8-Pin WSON NGU Package Top View

Table 5-1. Pin Functions

|     | PIN  | I/O   | DESCRIPTION                                                                        | APPLICATION INFORMATION                                                                                                                                                                                                                                                      |
|-----|------|-------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME | 1 1/0 | DESCRIPTION                                                                        | APPLICATION INFORMATION                                                                                                                                                                                                                                                      |
| 1   | RTN  | _     | Ground                                                                             | Ground connection of the integrated circuit                                                                                                                                                                                                                                  |
| 2   | VIN  | 1     | Input Voltage                                                                      | Operating input range is 7.5 V to 48 V.                                                                                                                                                                                                                                      |
| 3   | UVLO | 1     | Input Pin of Undervoltage Comparator                                               | Resistor divider from $V_{\rm IN}$ to UVLO to GND programs the undervoltage detection threshold. An internal current source is enabled when UVLO is above 1.225 V to provide hysteresis. When UVLO pin is pulled below 0.66 V externally, the regulator is in shutdown mode. |
| 4   | RON  | I     | On-Time Control                                                                    | A resistor between this pin and $V_{\text{IN}}$ sets the buck switch on-time as a function of $V_{\text{IN}}$ . Minimum recommended on-time is 100 ns at max input voltage.                                                                                                  |
| 5   | FB   | I     | Feedback                                                                           | This pin is connected to the inverting input of the internal regulation comparator. The regulation level is 1.225 V.                                                                                                                                                         |
| 6   | VCC  | 0     | Output from the Internal High Voltage<br>Series Pass Regulator. Regulated at 7.6 V | The internal $V_{CC}$ regulator provides bias supply for the gate drivers and other internal circuitry. A 1.0- $\mu$ F decoupling capacitor is recommended.                                                                                                                  |
| 7   | BST  | I     | Bootstrap Capacitor                                                                | An external capacitor is required between the BST and SW pins (0.01- $\mu$ F ceramic). The BST pin capacitor is charged by the V <sub>CC</sub> regulator through an internal diode when the SW pin is low.                                                                   |
| 8   | sw   | 0     | Switching Node                                                                     | Power switching node. Connect to the output inductor and bootstrap capacitor.                                                                                                                                                                                                |
| _   | EP   | _     | Exposed Pad                                                                        | Exposed pad must be connected to the RTN pin. Solder to the system ground plane on application board for reduced thermal resistance.                                                                                                                                         |



# 6 Specifications

# **6.1 Absolute Maximum Ratings**

|                                             | MIN <sup>(1)</sup> | MAX                   | UNIT |
|---------------------------------------------|--------------------|-----------------------|------|
| V <sub>IN</sub> , UVLO to RTN               | -0.3               | 53                    | V    |
| SW to RTN                                   | -1.5               | V <sub>IN</sub> + 0.3 | V    |
| SW to RTN (100 ns transient)                | <b>–</b> 5         | V <sub>IN</sub> + 0.3 | V    |
| BST to VCC                                  |                    | 53                    | V    |
| BST to SW                                   |                    | 13                    | V    |
| RON to RTN                                  | -0.3               | 53                    | V    |
| VCC to RTN                                  | -0.3               | 13                    | V    |
| FB to RTN                                   | -0.3               | 5                     | V    |
| Lead Temperature <sup>(2)</sup>             |                    | 200                   | °C   |
| Maximum Junction Temperature <sup>(3)</sup> |                    | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>       | <b>–</b> 55        | 150                   | °C   |

- Absolute Maximum Ratings are limits beyond which damage to the device may occur. Section 6.3 are conditions under which operation of the device is intended to be functional. For specifications and test conditions, see Section 6.5. The RTN pin is the GND reference electrically connected to the substrate.
- For detailed information on soldering plastic SO Power PAD-8 package, refer to the Packaging Data Book available from Texas Instruments. Max solder time not to exceed 4 seconds.
- High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                                               | MIN | MAX | UNIT |
|-----------------------------------------------|-----|-----|------|
| V <sub>IN</sub> Voltage                       | 7.5 | 48  | V    |
| Operating Junction Temperature <sup>(2)</sup> | -40 | 125 | °C   |

- Recommended Operating Conditions are conditions under the device is intended to be functional. For specifications and test conditions, see Section 6.5.
- High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

## 6.4 Thermal Information

|                                |                                                    |                                                         | LM25019 |      |  |  |
|--------------------------------|----------------------------------------------------|---------------------------------------------------------|---------|------|--|--|
| THERMAL METRICS <sup>(1)</sup> |                                                    | THERMAL METRICS <sup>(1)</sup> WSON NGU SO PowerPAD DDA |         |      |  |  |
|                                |                                                    | 18                                                      | PINS    |      |  |  |
| $R_{\theta JA}$                | Junction-to-ambient thermal resistance             | 41.3                                                    | 41.1    | °C/W |  |  |
| R <sub>0JC</sub> (bot)         | Junction-to-case (bottom) thermal resistance       | 3.2                                                     | 2.4     | °C/W |  |  |
| $\Psi_{JB}$                    | Junction-to-board thermal characteristic parameter | 19.2                                                    | 24.4    | °C/W |  |  |
| $R_{\theta JB}$                | Junction-to-board thermal resistance               | 19.1                                                    | 30.6    | °C/W |  |  |
| R <sub>0JC</sub> (top)         | Junction-to-case (top) thermal resistance          | 34.7                                                    | 37.3    | °C/W |  |  |

Submit Document Feedback Product Folder Links: LM25019



www.ti.com

|                                |                                                  |          | LM25019                  |      |  |
|--------------------------------|--------------------------------------------------|----------|--------------------------|------|--|
| THERMAL METRICS <sup>(1)</sup> |                                                  | WSON NGU | WSON NGU SO PowerPAD DDA |      |  |
|                                |                                                  | 8 1      | PINS                     |      |  |
| $\Psi_{JT}$                    | Junction-to-top thermal characteristic parameter | 0.3      | 6.7                      | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).



## 6.5 Electrical Characteristics

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over –40°C to 125°C junction temperature range unless otherwise stated.  $V_{IN}$  = 48V unless stated otherwise. See<sup>(1)</sup>.

|                       | PARAMETER                                                                 | CONDITIONS                                      | MIN  | TYP   | MAX      | UNIT |
|-----------------------|---------------------------------------------------------------------------|-------------------------------------------------|------|-------|----------|------|
| V <sub>CC</sub> SUPPL | LY                                                                        |                                                 |      |       |          |      |
| V <sub>CC</sub> Reg   | V <sub>CC</sub> Regulator Output                                          | V <sub>IN</sub> = 48 V, I <sub>CC</sub> = 20 mA | 6.25 | 7.6   | 8.55     | V    |
|                       | V <sub>CC</sub> Current Limit                                             | V <sub>IN</sub> = 48 V <sup>(2)</sup>           | 26   |       |          | mA   |
|                       | V <sub>CC</sub> Undervoltage Lockout Voltage (V <sub>CC</sub> Increasing) |                                                 | 4.15 | 4.5   | 4.9      | V    |
|                       | V <sub>CC</sub> Undervoltage Hysteresis                                   |                                                 |      | 300   |          | mV   |
|                       | V <sub>CC</sub> Drop Out Voltage                                          | V <sub>IN</sub> = 9 V, I <sub>CC</sub> = 20 mA  |      | 2.3   |          | V    |
|                       | I <sub>IN</sub> Operating Current                                         | Nonswitching, FB = 3 V                          |      | 1.75  |          | mA   |
|                       | I <sub>IN</sub> Shutdown Current                                          | UVLO = 0 V                                      | ,    | 50    | 225      | μA   |
| SWITCH C              | HARACTERISTICS                                                            |                                                 |      |       |          |      |
|                       | Buck Switch R <sub>DS(ON)</sub>                                           | I <sub>TEST</sub> = 100 mA, BST-SW = 7 V        |      | 0.8   | 1.8      | Ω    |
|                       | Synchronous R <sub>DS(ON)</sub>                                           | I <sub>TEST</sub> = 200 mA                      |      | 0.45  | 1        | Ω    |
|                       | Gate Drive UVLO                                                           | V <sub>BST</sub> - V <sub>SW</sub> Rising       | 2.4  | 3     | 3.6      | V    |
|                       | Gate Drive UVLO Hysteresis                                                |                                                 |      | 260   |          | mV   |
| CURRENT               | LIMIT                                                                     |                                                 |      |       |          |      |
|                       | Current Limit Threshold                                                   |                                                 | 150  | 270   | 370      | mA   |
|                       | Current Limit Response Time                                               | Time to Switch Off                              |      | 150   |          | ns   |
|                       | Off-Time Generator (Test 1)                                               | FB = 0.1 V, V <sub>IN</sub> = 48 V              |      | 12    |          | μs   |
|                       | Off-Time Generator (Test 2)                                               | FB = 1 V, V <sub>IN</sub> = 48 V                |      | 2.5   |          | μs   |
| REGULATI              | ON AND OVERVOLTAGE COMPARAT                                               | ORS                                             |      |       |          |      |
|                       | FB Regulation Level                                                       | Internal Reference Trip Point for Switch ON     | 1.2  | 1.225 | 1.25     | V    |
|                       | FB Overvoltage Threshold                                                  | Trip Point for Switch OFF                       |      | 1.62  |          | V    |
|                       | FB Bias Current                                                           |                                                 |      | 60    |          | nA   |
| UNDERVO               | LTAGE SENSING FUNCTION                                                    |                                                 |      |       | <u> </u> |      |
|                       | UV Threshold                                                              | UV Rising                                       | 1.19 | 1.225 | 1.26     | V    |
|                       | UV Hysteresis Input Current                                               | UV = 2.5 V                                      | -10  | -20   | -29      | μA   |
|                       | Remote Shutdown Threshold                                                 | Voltage at UVLO Falling                         | 0.32 | 0.66  |          | V    |
|                       | Remote Shutdown Hysteresis                                                |                                                 |      | 110   |          | mV   |
| THERMAL               | SHUTDOWN                                                                  | -                                               |      |       |          |      |
| T <sub>sd</sub>       | Thermal Shutdown Temperature                                              |                                                 |      | 165   |          | °C   |
|                       | Thermal Shutdown Hysteresis                                               |                                                 |      | 20    |          | °C   |

<sup>(1)</sup> All hot and cold limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

# 6.6 Switching Characteristics

Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $-40^{\circ}$ C to  $125^{\circ}$ C junction temperature range unless otherwise stated.  $V_{IN} = 48 \text{ V}$  unless otherwise stated.

|                        |                                                       | MIN  | TYP  | MAX  | UNIT |
|------------------------|-------------------------------------------------------|------|------|------|------|
| ON-TIME GENERATOR      |                                                       |      |      |      |      |
| T <sub>ON</sub> Test 1 | $V_{IN} = 32 \text{ V}, R_{ON} = 100 \text{ k}\Omega$ | 270  | 350  | 460  | ns   |
| T <sub>ON</sub> Test 2 | $V_{IN} = 48 \text{ V}, R_{ON} = 100 \text{ k}\Omega$ | 188  | 250  | 336  | ns   |
| T <sub>ON</sub> Test 4 | $V_{IN} = 10 \text{ V}, R_{ON} = 250 \text{ k}\Omega$ | 1880 | 3200 | 4425 | ns   |
| MINIMUM OFF-TIME       |                                                       |      |      |      |      |

Product Folder Links: LM25019

<sup>(2)</sup> V<sub>CC</sub> provides self bias for the internal gate drive and control circuits. Device thermal limitations limit external loading.

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over –40°C to 125°C junction temperature range unless otherwise stated.  $V_{IN}$  = 48 V unless otherwise stated.

|                   |          | MIN | TYP | MAX | UNIT |
|-------------------|----------|-----|-----|-----|------|
| Minimum Off-Timer | FB = 0 V |     | 144 |     | ns   |

# **6.7 Typical Characteristics**



Figure 6-1. Efficiency at 240 kHz, 10 V



Figure 6-2. V<sub>CC</sub> versus V<sub>IN</sub>



Figure 6-3. V<sub>CC</sub> versus I<sub>CC</sub>



Figure 6-4. I<sub>CC</sub> vs External V<sub>CC</sub>



Figure 6-5.  $T_{ON}$  versus  $V_{IN}$  and  $R_{ON}$ 



Figure 6-6.  $T_{\text{OFF}} \, (I_{\text{LIM}})$  versus  $V_{\text{FB}}$  and  $V_{\text{IN}}$ 





# 7 Detailed Description

## 7.1 Overview

The LM25019 step-down switching regulator features all the functions needed to implement a low-cost, efficient, buck converter that can supply up to 100 mA to the load. This high-voltage regulator contains 48-V, N-channel buck and synchronous switches, is easy to implement, and is provided in thermally-enhanced SO PowerPAD-8 and WSON-8 packages. The regulator operation is based on a constant on-time control scheme using an on-time inversely proportional to  $V_{IN}$ . This control scheme does not require loop compensation. The current limit is implemented with a forced off-time inversely proportional to  $V_{OUT}$ . This scheme ensures short circuit protection while providing minimum foldback. The simplified block diagram of the LM25019 device is shown in the Figure 7-1.

The LM25019 device can be applied in numerous applications to efficiently regulate down higher voltages. This regulator is well suited for 12-V and 24-V rails. Protection features include: thermal shutdown, undervoltage lockout, minimum forced off-time, and an intelligent current limit.

# 7.2 Functional Block Diagram



Figure 7-1. Functional Block Diagram

# 7.3 Feature Description

### 7.3.1 Control Overview

The LM25019 buck regulator employs a control principle based on a comparator and a one-shot on-timer, with the output voltage feedback (FB) compared to an internal reference (1.225 V). If the FB voltage is below the reference, the internal buck switch is turned on for the one-shot timer period, which is a function of the input voltage and the programming resistor ( $R_{ON}$ ). Following the on-time, the switch remains off until the FB voltage

falls below the reference, but never before the minimum off-time forced by the minimum off-time one-shot timer. When the FB pin voltage falls below the reference and the minimum off-time one-shot period expires, the buck switch is turned on for another on-time one-shot period. This continues until regulation is achieved and the FB voltage is approximately equal to 1.225 V (typ).

In a synchronous buck converter, the low-side (sync) FET is on when the high-side (buck) FET is off. The inductor current ramps up when the high-side switch is on and ramps down when the high-side switch is off. There is no diode emulation feature in this IC, and therefore, the inductor current can ramp in the negative direction at light load. This causes the converter to operate in continuous conduction mode (CCM) regardless of the output loading. The operating frequency remains relatively constant with load and line variations. The operating frequency can be calculated as shown in Equation 1.

$$f_{SW} = \frac{V_{OUT}}{9 \times 10^{-11} \times R_{ON}} \tag{1}$$

The output voltage ( $V_{OUT}$ ) is set by two external resistors ( $R_{FB1}$ ,  $R_{FB2}$ ). The regulated output voltage is calculated as shown in Equation 2.

$$V_{OUT} = 1.225V \times \frac{R_{FB2} + R_{FB1}}{R_{FB1}}$$
 (2)

This regulator regulates the output voltage based on ripple voltage at the feedback input, requiring a minimum amount of ESR for the output capacitor (C<sub>OUT</sub>). A minimum of 25 mV of ripple voltage at the feedback pin (FB) is required for the LM25019. In cases where the capacitor ESR is too small, additional series resistance can be required (R<sub>C</sub> in Figure 7-2).

For applications where lower output voltage ripple is required the output can be taken directly from a low ESR output capacitor, as shown in Figure 7-2. However, R<sub>C</sub> slightly degrades the load regulation.



Figure 7-2. Low Ripple Output Configuration

## 7.3.2 V<sub>CC</sub> Regulator

The LM25019 device contains an internal high-voltage linear regulator with a nominal output of 7.6 V. The input pin ( $V_{IN}$ ) can be connected directly to the line voltages up to 48 V. The  $V_{CC}$  regulator is internally current limited to 30 mA. The regulator sources current into the external capacitor at  $V_{CC}$ . This regulator supplies current to internal circuit blocks including the synchronous MOSFET driver and the logic circuits. When the voltage on the  $V_{CC}$  pin reaches the UVLO threshold of 4.5 V, the IC is enabled.

The  $V_{CC}$  regulator contains an internal diode connection to the BST pin to replenish the charge in the gate drive boot capacitor when SW pin is low.

At high input voltages, the power dissipated in the high-voltage regulator is significant and can limit the overall achievable output power. As an example, with the input at 48 V and switching at high frequency, the  $V_{CC}$  regulator can supply up to 7 mA of current resulting in 48 V × 7 mA = 336 mW of power dissipation. If the  $V_{CC}$  voltage is driven externally by an alternate voltage source, between 8.55 V and 13 V, the internal regulator is disabled. This reduces the power dissipation in the IC.

## 7.3.3 Regulation Comparator

The feedback voltage at FB is compared to an internal 1.225 V reference. In normal operation, when the output voltage is in regulation, an on-time period is initiated when the voltage at FB falls below 1.225 V. The high-side switch stays on for the on-time, causing the FB voltage to rise above 1.225 V. After the on-time period, the

high-side switch stays off until the FB voltage again falls below 1.225 V. During start-up, the FB voltage is below 1.225 V at the end of each on-time, causing the high-side switch to turn on immediately after the minimum forced off-time of 144 ns. The high-side switch can be turned off before the on-time is over if the peak current in the inductor reaches the current limit threshold.

## 7.3.4 Overvoltage Comparator

The feedback voltage at FB is compared to an internal 1.62-V reference. If the voltage at FB rises above 1.62 V, the on-time pulse is immediately terminated. This condition can occur if the input voltage, the output load, or both, changes suddenly. The high-side switch does not turn on again until the voltage at FB falls below 1.225 V.

#### 7.3.5 On-Time Generator

The on-time for the LM25019 device is determined by the  $R_{ON}$  resistor, and is inversely proportional to the input voltage ( $V_{IN}$ ), resulting in a nearly constant frequency as  $V_{IN}$  is varied over its range. The on-time equation for the LM25019 device is shown in Equation 3.

$$T_{ON} = \frac{10^{-10} \times R_{ON}}{V_{IN}} \tag{3}$$

See Figure 6-5.  $R_{ON}$  must be selected for a minimum on-time (at maximum  $V_{IN}$ ) greater than 100 ns, for proper operation. This requirement limits the maximum switching frequency for high  $V_{IN}$ .

## 7.3.6 Current Limit

The LM25019 device contains an intelligent current limit off-timer. If the current in the buck switch exceeds 240 mA, the present cycle is immediately terminated, and a nonresetable off-timer is initiated. The length of off-time is controlled by the FB voltage and the input voltage  $V_{IN}$ . As an example, when FB = 0 V and  $V_{IN}$  = 48 V, the maximum off-time is set to 16  $\mu$ s. This condition occurs when the output is shorted, and during the initial part of start-up. This amount of time ensures safe short circuit operation up to the maximum input voltage of 48 V.

In cases of overload where the FB voltage is above zero volts (not a short circuit), the current limit off-time is reduced. Reducing the off-time during less severe overloads reduces the amount of foldback, recovery time, and start-up time. The off-time is calculated from Equation 4.

$$\Gamma_{OFF(ILIM)} = \frac{0.07 \times V_{IN}}{V_{FB} + 0.2V} \mu s \tag{4}$$

The current limit protection feature is peak limited. The maximum average output is less than the peak.

#### 7.3.7 N-Channel Buck Switch and Driver

The LM25019 device integrates an N-Channel Buck switch and associated floating high-voltage gate driver. The gate driver circuit works in conjunction with an external bootstrap capacitor and an internal high-voltage diode. A 0.01-uF ceramic capacitor connected between the BST pin and the SW pin provides the voltage to the driver during the on-time. During each off-time, the SW pin is at approximately 0 V, and the bootstrap capacitor charges from  $V_{CC}$  through the internal diode. The minimum off-timer, set to 144 ns, ensures a minimum time each cycle to recharge the bootstrap capacitor.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

## 7.3.8 Synchronous Rectifier

The LM25019 device provides an internal synchronous N-channel MOSFET rectifier. This MOSFET provides a path for the inductor current to flow when the high-side MOSFET is turned off.

The synchronous rectifier has no diode emulation mode, and is designed to keep the regulator in continuous conduction mode even during light loads which would otherwise result in discontinuous operation.

## 7.3.9 Undervoltage Detector

The LM25019 device contains a dual-level UVLO circuit. A summary of threshold voltages and operational states is provided in the Section 7.4. When the UVLO pin voltage is below 0.66 V, the controller is in a low-current shutdown mode. When the UVLO pin voltage is greater than 0.66 V but less than 1.225 V, the controller is in standby mode. In standby mode, the  $V_{CC}$  bias regulator is active while the regulator output is disabled. When the  $V_{CC}$  pin exceeds the  $V_{CC}$  undervoltage threshold and the UVLO pin voltage is greater than 1.225 V, normal operation begins. An external set-point voltage divider from  $V_{IN}$  to GND can be used to set the minimum operating voltage of the regulator.

UVLO hysteresis is accomplished with an internal 20- $\mu$ A current source that is switched on or off into the impedance of the set-point divider. When the UVLO threshold is exceeded, the current source is activated to quickly raise the voltage at the UVLO pin. The hysteresis is equal to the value of this current times the resistance  $R_{UV2}$ .

If the UVLO pin is wired directly to the  $V_{IN}$  pin, the regulator begins operation once the  $V_{CC}$  undervoltage is satisfied.



Figure 7-3. UVLO Resistor Setting

## 7.3.10 Thermal Protection

The LM25019 device must be operated so the junction temperature does not exceed 150°C during normal operation. An internal Thermal Shutdown circuit is provided to protect the LM25019 in the event of a higher than normal junction temperature. When activated, typically at 165°C, the controller is forced into a low-power reset state, disabling the buck switch and the  $V_{CC}$  regulator. This feature prevents catastrophic failures from accidental device overheating. When the junction temperature reduces below 145°C (typical hysteresis = 20°C), the  $V_{CC}$  regulator is enabled, and normal operation is resumed.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 7.3.11 Ripple Configuration

The LM25019 uses Constant-On-Time (COT) control scheme where the on-time is terminated by an on-timer, and the off-time is terminated by the feedback voltage ( $V_{FB}$ ) falling below the reference voltage ( $V_{REF}$ ). Therefore, for stable operation, the feedback voltage must decrease monotonically, in phase with the inductor current during the off-time. Furthermore, this change in feedback voltage ( $V_{FB}$ ) during off-time must be large enough to suppress any noise component present at the feedback node.

Table 7-1 shows three different methods for generating appropriate voltage ripple at the feedback node. Type 1 and Type 2 ripple circuits couple the ripple at the output of the converter to the feedback node (FB). The output voltage ripple has two components:

- 1. Capacitive ripple caused by the inductor current ripple charging/discharging the output capacitor.
- 2. Resistive ripple caused by the inductor current ripple flowing through the ESR of the output capacitor.

The capacitive ripple is not in phase with the inductor current. As a result, the capacitive ripple does not decrease monotonically during the off-time. The resistive ripple is in phase with the inductor current and decreases monotonically during the off-time. The resistive ripple must exceed the capacitive ripple at the output node  $(V_{OUT})$  for stable operation. If this condition is not satisfied, unstable switching behavior is observed in COT converters, with multiple on-time bursts in close succession followed by a long off-time.

Type 3 ripple method uses  $R_r$  and  $C_r$  and the switch node (SW) voltage to generate a triangular ramp. This triangular ramp is ac coupled using  $C_{ac}$  to the feedback node (FB). Because this circuit does not use the output voltage ripple, it is ideally suited for applications where low output voltage ripple is required. See the *AN-1481 Controlling Output Ripple and Achieving ESR Independence in Constant On-Time (COT) Regulator Designs Application Report* for more details for each ripple generation method.

**Table 7-1. Ripple Configurations** 

| Table 7-1. Kipple Comigurations                                                         |                                                                                                  |                                                                                                                                                                                 |  |  |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TYPE 1<br>LOWEST COST CONFIGURATION                                                     | TYPE 2 REDUCED RIPPLE CONFIGURATION                                                              | TYPE 3 MINIMUM RIPPLE CONFIGURATION                                                                                                                                             |  |  |
| To FB  R <sub>FB1</sub> R <sub>FB2</sub> R <sub>C</sub> Cout  GND                       | Vout Cac RFB2 RC To FB GND                                                                       | R <sub>FB2</sub> C <sub>OUT</sub> COUT COUT STANK GND                                                                                                                           |  |  |
| $R_{C} \ge \frac{25 \text{ mV}}{\Delta I_{L(MIN)}} \times \frac{V_{OUT}}{V_{REF}} $ (5) | $C \ge \frac{5}{f_{sw}(R_{FB2}  R_{FB1})}$ $R_C \ge \frac{25 \text{ mV}}{\Delta I_{L(MIN)}}$ (6) | $\begin{aligned} & C_{r} = 3300 \text{ pF} \\ & C_{ac} = 100 \text{ nF} \\ & R_{r}C_{r} \leq \frac{(V_{IN(MIN)} - V_{OUT}) \times T_{ON}}{25 \text{ mV}} \end{aligned} \tag{7}$ |  |  |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

#### 7.3.12 Soft Start

A soft-start feature can be implemented with the LM25019 device using an external circuit. As shown in Figure 7-4, the soft-start circuit consists of one capacitor  $C_1$ , two resistors,  $R_1$  and  $R_2$ , and a diode, D. During the initial start-up, the VCC voltage is established before the  $V_{OUT}$  voltage. Capacitor  $C_1$  is discharged and D is thereby forward biased. The FB voltage is pulled up above the reference voltage (1.225 V) and switching is thereby disabled. As capacitor  $C_1$  charges, the voltage at node B gradually decreases and switching commences.  $V_{OUT}$  gradually rises to maintain the FB voltage at the reference voltage. Once the voltage at node B is less than a diode drop above the FB voltage, the soft-start sequence is finished and D is reverse-biased.

During the initial part of the start-up, the FB voltage can be approximated as shown in Equation 8.

$$V_{FB} = (VCC - V_D) \times \frac{R_{FB1} \times R_{FB2}}{R_2 \times (R_{FB1} + R_{FB2}) + R_{FB1} \times R_{FB2}}$$
(8)

C1 is charged after the first start-up. Diode D1 is optional and can be added to discharge C1 and initialize the soft-start sequence when the input voltage experiences a momentary drop.

To achieve the desired soft start, the following design guidance is recommended:

- 1.  $R_2$  is selected so that  $V_{FB}$  is higher than 1.225 V for a  $V_{CC}$  of 4.5 V, but is lower than 5 V when  $V_{CC}$  is 8.55 V. If an external  $V_{CC}$  is used,  $V_{FB}$  must not exceed 5 V at maximum  $V_{CC}$ .
- 2. C<sub>1</sub> is selected to achieve the desired start-up time that can be determined from Equation 9.

$$t_{S} = C_{1} \times (R_{2} + \frac{R_{FB1} \times R_{FB2}}{R_{FB1} + R_{FB2}})$$
(9)

3. R<sub>1</sub> is used to maintain the node B voltage at zero after the soft start is finished. A value larger than the feedback resistor divider is preferred. The effect of resistor R1 is ignored in Equation 9.

With component values from the applications schematic shown in Figure 8-1, selecting  $C_1$  = 1  $\mu$ F,  $R_2$  = 1  $k\Omega$ , and  $R_1$  = 30  $k\Omega$  results in a soft-start time of about 2 ms.



Figure 7-4. Soft-Start Circuit

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# 7.4 Device Functional Modes

The UVLO pin controls the operating mode of the LM25019 device (see Table 7-2 for the detailed functional states).

Table 7-2. UVLO Mode

| UVLO             | V <sub>CC</sub>         | MODE      | DESCRIPTION                                               |  |
|------------------|-------------------------|-----------|-----------------------------------------------------------|--|
| < 0.66 V         | Disabled                | Shutdown  | V <sub>CC</sub> regulator disabled.<br>Switching disabled |  |
| 0.66 V – 1.225 V | Enabled                 | Standby   | V <sub>CC</sub> regulator enabled<br>Switching disabled   |  |
| > 1.225 V        | V <sub>CC</sub> < 4.5 V | Standby   | V <sub>CC</sub> regulator enabled.<br>Switching disabled  |  |
| ~ 1.223 V        | V <sub>CC</sub> > 4.5 V | Operating | V <sub>CC</sub> enabled.<br>Switching enabled             |  |

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The LM25019 device is step-down DC-DC converter. The device is typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 650 mA. Use the following design procedure to select component values for the LM25019 device. Alternately, use the WEBENCH® software to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

# 8.2 Typical Application

The application schematic of a buck supply is shown in Figure 8-1. For output voltage ( $V_{OUT}$ ) more than one diode drop higher than the maximum regulation voltage of  $V_{CC}$  (8.55 V, see the Section 6.5), the  $V_{CC}$  pin can be connected to  $V_{OUT}$  through a diode (D2), as shown in Figure 8-1, to improve efficiency and reduce power dissipation in the IC.

The design example shown in Figure 8-1 uses equations from the *Section 7.3* with component names provided in the *Figure 3-1* schematic. Corresponding component designators from Figure 8-1 are also provided for each selected value.



Figure 8-1. Final Schematic for 12.5-V to 48-V Input, and 10-V, 100-mA Output Buck Converter

# 8.2.1 Design Requirements

| DESIGN PARAMETERS           | VALUE          |
|-----------------------------|----------------|
| Input Range                 | 12.5 V to 48 V |
| Output Voltage              | 10 V           |
| Maximum Output Current      | 100 mA         |
| Nominal Switching Frequency | ≈ 440 kHz      |

Product Folder Links: / M25019

## 8.2.2 Detailed Design Procedure

## 8.2.2.1 RFB1, RFB2

 $V_{OUT}$  =  $V_{FB}$  × ( $R_{FB2}$  /  $R_{FB1}$  + 1), and because  $V_{FB}$  = 1.225 V, the ratio of  $R_{FB2}$  to  $R_{FB1}$  calculates as 7:1. Standard values are chosen with  $R_{FB2}$  = R1 = 6.98 k $\Omega$  and  $R_{FB1}$  = R6 = 1.00 k $\Omega$ . Other values can be used as long as the 7:1 ratio is maintained.

## 8.2.2.2 Frequency Selection

At the minimum input voltage, the maximum switching frequency of the LM25019 is restricted by the forced minimum off-time ( $T_{OFF(MIN)}$ ) as shown in Equation 10.

$$f_{\text{SW(MAX)}} = \frac{1 - D_{\text{MAX}}}{T_{\text{OFF(MIN)}}} = \frac{1 - 10/12.5}{200 \text{ ns}} = 1 \text{ MHz}$$
 (10)

Similarly, at maximum input voltage, the maximum switching frequency of the LM25019 is restricted by the minimum  $T_{ON}$  as shown in Equation 11.

$$f_{\text{SW(MAX)}} = \frac{D_{\text{MIN}}}{T_{\text{ON(MIN)}}} = \frac{10/48}{100 \text{ ns}} = 2.1 \text{ MHz}$$
 (11)

Resistor R<sub>ON</sub> sets the nominal switching frequency based on Equation 12.

$$f_{\text{SW}} = \frac{V_{\text{OUT}}}{K \times R_{\text{ON}}} \tag{12}$$

where

•  $K = 9 \times 10^{-11}$ 

Operation at high switching frequency results in lower efficiency while providing the smallest solution. Using 440 kHz as the target swtiching frequency, the calculated valued of  $R_{ON}$  is 253 k $\Omega$ . The standard value for  $R_{ON}$  = R3 = 237 k $\Omega$  is selected.

#### 8.2.2.3 Inductor Selection

The inductance selection is a compromise between solution size, output ripple, and efficiency. The peak inductor current at maximum load current must be smaller than the minimum current limit of 150 mA. The maximum permissible peak to peak inductor ripple is determined by Equation 13.

$$\Delta IL = 2 \times (I_{LIM(min)} - I_{OUT(max)}) = 2 \times 50 = 100 \text{ mA}$$
 (13)

The minimum inductance is determined by Equation 14.

$$\Delta I_{L} = \frac{V_{IN} - V_{OUT}}{L1 \times f_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$
(14)

Using the maximum  $V_{IN}$  of 48 V, the calculation from Equation 14 results in L = 179  $\mu$ H. A standard value of 220  $\mu$ H is selected. For proper operation, the inductor saturation current must be higher than the peak current encountered in the application. For robust short circuit protection, the inductor saturation current must be higher than the maximum current limit of 300 mA.

## 8.2.2.4 Output Capacitor

The output capacitor is selected to minimize the capacitive ripple across it. The maximum ripple is observed at maximum input voltage and is shown in Equation 15.

$$C_{OUT} = \frac{\Delta I_L}{8 \times f_{sw} \times \Delta V_{ripple}}$$
 (15)

Copyright © 2021 Texas Instruments Incorporated

#### where

- ΔV<sub>ripple</sub> is the voltage ripple across the capacitor
- ΔI<sub>L</sub> is calculated using Equation 14

Substituting  $\Delta V_{ripple}$  = 5 mV gives  $C_{OUT}$  = 4.65  $\mu$ F. A 4.7- $\mu$ F standard value is selected for  $C_{OUT}$  =C9. An X5R or X7R type capacitor with a voltage rating 16 V or higher must be selected.

## 8.2.2.5 Type III Ripple Circuit

Type III ripple circuit as described in the Section 7.3.11 section is chosen for this example. For a constant on-time converter to be stable, the injected in-phase ripple must be larger than the capacitive ripple on C<sub>OUT</sub>.

Using type III ripple circuit equations, the target ripple must be greater than the capacitive ripple generated at the primary output.

$$C_r = C6 = 3300 pF$$

$$C_{ac} = C8 = 100 \text{ nF}$$

$$R_{r} \leq \frac{(V_{\text{IN}(MIN)} - V_{\text{OUT}}) \times T_{\text{ON}(\text{VINMIN})}}{(25 \text{mV} \times C_{r})}$$
(16)

For T<sub>ON</sub>, refer to Equation 3.

Ripple resistor  $R_r$  is calculated to be 57.6 k $\Omega$ . This value provides the minimum ripple for stable operation. A smaller resistance should be selected to allow for variations in  $T_{ON}$ ,  $C_{OUT}$ , and other components.  $R_r = R4 = 46.4 \text{ k}\Omega$  is selected for this example application.

## 8.2.2.6 V<sub>CC</sub> and Bootstrap Capacitor

The  $V_{CC}$  capacitor provides charge to bootstrap capacitor as well as internal circuitry and low-side gate driver. The bootstrap capacitor provides charge to high-side gate driver. The recommended value for  $C_{VCC} = C7$  is 1- $\mu$ F. A good value for  $C_{BST} = C1$  is 0.01  $\mu$ F.

## 8.2.2.7 Input Capacitor

The input capacitor should be large enough to limit the input voltage ripple and can be calculated using Equation 17.

$$C_{IN} \ge \frac{I_{OUT(MAX)}}{4 \times f_{SW} \times \Delta V_{IN}}$$
(17)

Choosing a  $\Delta V_{IN}$  = 0.5 V gives a minimum  $C_{IN}$  = 0.12  $\mu$ F. A standard value of 1  $\mu$ F is selected for  $C_{IN}$  = C4. The input capacitor should be rated for the maximum input voltage under all conditions. A 50-V, X7R dielectric should be selected for this design.

The input capacitor should be placed directly across  $V_{IN}$  and RTN (pin 2 and 1) of the IC. If it is not possible to place all of the input capacitor close to the IC, a 0.1- $\mu$ F capacitor should be placed near the IC to provide a bypass path for the high-frequency component of the switching current. This helps limit the switching noise.

#### 8.2.2.8 UVLO Resistors

The UVLO resistors  $R_{UV1}$  and  $R_{UV2}$  set the UVLO threshold and hysteresis according to Equation 18 and Equation 19.

$$V_{IN}(HYS) = I_{HYS} X R_{UV2}$$
(18)

$$V_{IN} (UVLO, rising) = 1.225V \times \left(\frac{R_{UV2}}{R_{UV1}} + 1\right)$$
(19)

#### where

I<sub>HYS</sub> = 20 µA

Selecting UVLO hysteresis of 2.5 V and UVLO rising threshold of 12 V results in  $R_{UV1}$  = 14.53 k $\Omega$  and  $R_{UV2}$  = 125 k $\Omega$ . Selecting a standard value of  $R_{UV1}$  = R7 = 14 k $\Omega$  and  $R_{UV2}$  = R5 = 127 k $\Omega$  results in UVLO thresholds and hysteresis of 12.5 V to 2.5 V, respectively.

550

# 8.2.3 Application Curves





Figure 8-2. Efficiency versus Load Current

Figure 8-3. Frequency versus Input Voltage ( $I_{OUT} = 100 \text{ mA}$ )



Figure 8-4. Typical Switching Waveform ( $V_{IN}$  = 24 V,  $I_{OUT}$  = 100 mA)



# 9 Power Supply Recommendations

The LM25019 is a power-management device. The power supply for the device is any DC voltage source within the specified input range.

# 10 Layout

# 10.1 Layout Guidelines

A proper layout is essential for optimum performance of the circuit. In particular, the following guidelines should be observed:

- 1. C<sub>IN</sub>: The loop consisting of input capacitor (C<sub>IN</sub>), V<sub>IN</sub> pin, and RTN pin carries switching currents. Therefore, the input capacitor must be placed close to the IC, directly across V<sub>IN</sub> and RTN pins and the connections to these two pins should be direct to minimize the loop area. In general it is not possible to accommodate all of input capacitance near the IC. A good practice is to use a 0.1-μF or 0.47-μF capacitor directly across the V<sub>IN</sub> and RTN pins close to the IC, and the remaining bulk capacitor as close as possible (see Figure 10-1).
- C<sub>VCC</sub> and C<sub>BST</sub>: The V<sub>CC</sub> and bootstrap (BST) bypass capacitors supply switching currents to the high-side
  and low-side gate drivers. These two capacitors must also be placed as close to the IC as possible, and the
  connecting trace length and loop area should be minimized (see Figure 10-1).
- 3. The feedback trace carries the output voltage information and a small ripple component that is necessary for proper operation of the LM25019. Therefore, take care while routing the feedback trace to avoid coupling any noise to this pin. In particular, feedback trace must not run close to magnetic components, or parallel to any other switching trace.
- 4. SW trace: The SW node switches rapidly between V<sub>IN</sub> and GND every cycle is therefore a possible source of noise. The SW node area should be minimized. In particular, the SW node must not be inadvertently connected to a copper plane or pour.

# 10.2 Layout Example



Figure 10-1. Placement of Bypass Capacitors



# 11 Device and Documentation Support

# 11.1 Documentation Support

## 11.1.1 Related Documentation

- Texas Instruments, AN-1481 Controlling Output Ripple and Achieving ESR Independence in Constant On-Time (COT) Regulator Designs
- Texas Instruments, AN-2292 Designing an Isolated Buck (Flybuck) Converter
- Texas Instruments, LM25019 Isolated Evaluation Board

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

PowerPAD™, Fly-Buck™, and Tl E2E™ are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: 1 M25019





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp       | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|--------------------------------------|---------------------|--------------|-----------------------------|---------|
| LM25019MR/NOPB   | ACTIVE     | SO PowerPAD  | DDA                | 8    | 95             | RoHS & Green | SN                                   | Level-3-260C-168 HR | -40 to 125   | L25019<br>MR                | Samples |
| LM25019MRE/NOPB  | ACTIVE     | SO PowerPAD  | DDA                | 8    | 250            | RoHS & Green | SN                                   | Level-3-260C-168 HR | -40 to 125   | L25019<br>MR                | Samples |
| LM25019MRX/NOPB  | ACTIVE     | SO PowerPAD  | DDA                | 8    | 2500           | RoHS & Green | SN                                   | Level-3-260C-168 HR | -40 to 125   | L25019<br>MR                | Samples |
| LM25019SD/NOPB   | ACTIVE     | WSON         | NGU                | 8    | 1000           | RoHS & Green | SN                                   | Level-1-260C-UNLIM  | -40 to 125   | L25019                      | Samples |
| LM25019SDE/NOPB  | ACTIVE     | WSON         | NGU                | 8    | 250            | RoHS & Green | SN                                   | Level-1-260C-UNLIM  | -40 to 125   | L25019                      | Samples |
| LM25019SDX/NOPB  | ACTIVE     | WSON         | NGU                | 8    | 4500           | RoHS & Green | SN                                   | Level-1-260C-UNLIM  | -40 to 125   | L25019                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM25019MRE/NOPB | SO<br>PowerPAD  | DDA                | 8 | 250  | 178.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM25019MRX/NOPB | SO<br>PowerPAD  | DDA                | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM25019SD/NOPB  | WSON            | NGU                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM25019SDE/NOPB | WSON            | NGU                | 8 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM25019SDX/NOPB | WSON            | NGU                | 8 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM25019MRE/NOPB | SO PowerPAD  | DDA             | 8    | 250  | 208.0       | 191.0      | 35.0        |
| LM25019MRX/NOPB | SO PowerPAD  | DDA             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| LM25019SD/NOPB  | WSON         | NGU             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM25019SDE/NOPB | WSON         | NGU             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LM25019SDX/NOPB | WSON         | NGU             | 8    | 4500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# **TUBE**



## \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM25019MR/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |



PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



## NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated