



# ADS1112

## 16-Bit Analog-to-Digital Converter with Input Multiplexer and Onboard Reference

## **FEATURES**

- COMPLETE DATA ACQUISITION SYSTEM IN THE MSOP-10 AND LEADLESS QFN-STYLE PACKAGES
- MEASUREMENTS FROM TWO DIFFERENTIAL CHANNELS OR THREE SINGLE-ENDED CHANNELS
- I<sup>2</sup>C<sup>™</sup>INTERFACE—EIGHT ADDRESSES PIN-SELECTABLE
- ONBOARD REFERENCE: Accuracy: 2.048V ±0.05% Drift: 5ppm/°C
- ONBOARD PGA
- ONBOARD OSCILLATOR
- 16 BITS, NO MISSING CODES
- INL: 0.01% of FSR max
- CONTINUOUS SELF-CALIBRATION
- SINGLE-CYCLE CONVERSION
- PROGRAMMABLE DATA RATE: 15SPS to 240SPS
- POWER SUPPLY: 2.7V to 5.5V
- LOW CURRENT CONSUMPTION: 240μA

## APPLICATIONS

- PORTABLE INSTRUMENTATION
- INDUSTRIAL PROCESS CONTROL
- SMART TRANSMITTERS
- CONSUMER GOODS
- FACTORY AUTOMATION
- TEMPERATURE MEASUREMENT

## DESCRIPTION

The ADS1112 is a precision, continuously self-calibrating Analog-to-Digital (A/D) converter with two differential or three single-ended channels and up to 16 bits of resolution in the small MSOP-10 and leadless QFN-style (small-outline, no-lead) packages. The onboard 2.048V reference provides an input range of  $\pm 2.048V$  differentially. The ADS1112 uses an I<sup>2</sup>C-compatible serial interface and has two address pins that allow a user to select one of the eight I<sup>2</sup>C Slave addresses. The ADS1112 operates from a single power supply ranging from 2.7V to 5.5V.

The ADS1112 can perform conversions at rates of 15, 30, 60, or 240 samples per second (SPS). The onboard programmable gain amplifier (PGA), which offers gains of up to eight, allows smaller signals to be measured with high resolution. In single-conversion mode, the ADS1112 automatically powers down after a conversion, greatly reducing current consumption during idle periods.

The ADS1112 is designed for applications requiring high-resolution measurement, where space and power consumption are major considerations. Typical applications include portable instrumentation, industrial process control, and smart transmitters.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.







### ABSOLUTE MAXIMUM RATINGS(1)

| VDD to GND                            | -0.3V to +6V        |
|---------------------------------------|---------------------|
| Input Current                         | 100mA, Momentary    |
| Input Current                         | 10mA, Continuous    |
| Analog Inputs, A0, A1, Voltage to GND | -0.3V to VDD + 0.3V |
| SDA, SCL Voltage to GND               | –0.5V to 6V         |
| Maximum Junction Temperature          | +150°C              |
| Operating Temperature Range           | -40°C to +125°C     |
| Storage Temperature Range             | -60°C to +150°C     |
| Lead Temperature (soldering, 10s)     | +300°C              |

(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

### PACKAGE/ORDERING INFORMATION



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all

integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING                                    | ORDERING NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|---------|--------------|--------------------------------------|-----------------------------------|-------------------------------------------------------|-----------------|------------------------------|
| ADS1112 | MSOP-10      | DGS                                  | -40°C to +85°C                    | BHU                                                   | ADS1112IDGST    | Tape and Reel, 250           |
| ADSTITZ | WISOF-TU     | DGS                                  |                                   | впо                                                   | ADS1112IDGSR    | Tape and Reel, 2500          |
| 4001110 |              | SON-10 DRC -40°C to +85°C            |                                   | DUN                                                   | ADS1112IDRCT    | Tape and Reel, 250           |
| ADS1112 | 5014-10      |                                      |                                   | SON-10         DRC         -40°C to +85°C         BHV |                 | DHV                          |

(1) For the most current specification and package information, refer to our web site at www.ti.com.



#### TERMINAL NAME NO. DESCRIPTION Differential Channel 1; Positive Input AIN0 1 Single-ended Channel 1 Input AIN1 2 Differential Channel 1; Negative Input Single-ended Channel 2 Input GND Ground 3 AIN2 Differential Channel 2; Positive Input 4 Single-ended Channel 3 Input AIN3 5 Differential Channel 2; Negative Input Single-ended Common Input VDD 6 Power Supply: 2.7V to 5.5V SDA 7 Serial Data: Transmits and receives data Serial Clock Input: Clocks output SCL 8 data on SDA I<sup>2</sup>C Slave Address Select A0 9 I<sup>2</sup>C Slave Address Select 10 A1

**Terminal Functions** 

#### 2

### **ELECTRICAL CHARACTERISTICS**

All specifications at  $-40^{\circ}$ C to  $+85^{\circ}$ C, VDD = 5V, and all PGAs, unless otherwise noted.

|                                     |                                                   |           | ADS1112          |           |                         |
|-------------------------------------|---------------------------------------------------|-----------|------------------|-----------|-------------------------|
| PARAMETER                           | CONDITIONS                                        | MIN       | ТҮР              | MAX       | UNIT                    |
| ANALOG INPUT                        |                                                   |           |                  |           |                         |
| Full-Scale Input Voltage            | $(V_{IN+}) - (V_{IN-})$                           |           | ±2.048/PGA       |           | V                       |
| Analog Input Voltage                | V <sub>IN+</sub> to GND or V <sub>IN</sub> to GND | GND – 0.2 |                  | VDD + 0.2 | V                       |
| Differential Input Impedance        |                                                   |           | 2.8/PGA          |           | MΩ                      |
| Common-Mode Input Impedance         | PGA = 1                                           |           | 3.5              |           | MΩ                      |
|                                     | PGA = 2                                           |           | 3.5              |           | MΩ                      |
|                                     | PGA = 4                                           |           | 1.8              |           | MΩ                      |
|                                     | PGA = 8                                           |           | 0.9              |           | MΩ                      |
| SYSTEM PERFORMANCE                  |                                                   |           |                  |           |                         |
| Resolution and No Missing Codes     | DR = 00                                           | 12        |                  | 12        | Bits                    |
| -                                   | DR = 01                                           | 14        |                  | 14        | Bits                    |
|                                     | DR = 10                                           | 15        |                  | 15        | Bits                    |
|                                     | DR = 11                                           | 16        |                  | 16        | Bits                    |
| Data Rate                           | DR = 00                                           | 180       | 240              | 308       | SPS                     |
|                                     | DR = 01                                           | 45        | 60               | 77        | SPS                     |
|                                     | DR = 10                                           | 22        | 30               | 39        | SPS                     |
|                                     | DR = 11                                           | 11        | 15               | 20        | SPS                     |
| Output Noise                        |                                                   | See Typi  | cal Characterist | ic Curves |                         |
| Integral Nonlinearity               | DR = 11, PGA = 1, End Point $Fit^{(1)}$           |           | ±0.004           | ±0.010    | % of FSR <sup>(2)</sup> |
| Offset Error                        | PGA = 1                                           |           | 1.2              | 8         | mV                      |
|                                     | PGA = 2                                           |           | 0.7              | 4         | mV                      |
|                                     | PGA = 4                                           |           | 0.5              | 2.5       | mV                      |
|                                     | PGA = 8                                           |           | 0.4              | 1.5       | mV                      |
| Offset Drift                        | PGA = 1                                           |           | 1.2              |           | μV/°C                   |
|                                     | PGA = 2                                           |           | 0.6              |           | μV/°C                   |
|                                     | PGA = 4                                           |           | 0.3              |           | μV/°C                   |
|                                     | PGA = 8                                           |           | 0.3              |           | μV/°C                   |
| Offset vs VDD                       | PGA = 1                                           |           | 800              |           | μV/V                    |
|                                     | PGA = 2                                           |           | 400              |           | μV/V                    |
|                                     | PGA = 4                                           |           | 200              |           | μV/V                    |
|                                     | PGA = 8                                           |           | 150              |           | μV/V                    |
| Channel Offset Match                |                                                   |           | 30               |           | μV                      |
| Gain Error <sup>(3)</sup>           | Match between any two channels                    |           | 0.05             | 0.40      | μv<br>%                 |
| PGA Gain Error Match <sup>(3)</sup> | Match between any two PGA gains                   |           | 0.02             | 0.40      | %                       |
| Gain Error Drift <sup>(3)</sup>     | Water between any two r or gains                  |           | 5                | 40        |                         |
|                                     |                                                   |           |                  | 40        | ppm/°C                  |
| Gain vs VDD                         |                                                   |           | 80               |           | ppm/V                   |
| Channel Gain Match                  | Match between any two channels                    |           | 0.01             |           | %                       |
| Common-Mode Rejection               | At DC and PGA = 8                                 | 95        | 105              |           | dB                      |
|                                     | At DC and PGA = 1                                 |           | 100              |           | dB                      |
| DIGITAL INPUT/OUTPUT                |                                                   |           |                  |           |                         |
| Logic Level                         |                                                   |           |                  |           |                         |
| VIH                                 |                                                   | 0.7 • VDD |                  | 6         | V                       |
| VIL                                 |                                                   | GND – 0.5 |                  | 0.3 • VDD | V                       |
| V <sub>OL</sub>                     | I <sub>OL</sub> = 3mA                             | GND       |                  | 0.4       | V                       |
| Input Leakage                       |                                                   |           |                  |           |                         |
| Ч                                   | V <sub>IH</sub> = 5.5V                            |           |                  | 10        | μΑ                      |
| ۱ <sub>L</sub>                      | V <sub>IL</sub> = GND                             | -10       |                  |           | μΑ                      |
| POWER-SUPPLY REQUIREMENTS           |                                                   |           |                  |           |                         |
| Power-Supply Voltage                | VDD                                               | 2.7       |                  | 5.5       | V                       |
| Supply Current                      | Power-Down                                        |           | 0.05             | 2         | μA                      |
|                                     | Active Mode                                       |           | 240              | 350       | μA                      |
| Power Dissipation                   | VDD = 5.0V                                        |           | 1.2              | 1.75      | mW                      |
|                                     | VDD = 3.0V                                        |           | 0.675            |           | mW                      |

(1) 99% of full-scale.
(2) FSR = full-scale range = 2 × 2.048V/PGA = 4.096V/PGA.
(3) Includes all errors from onboard PGA and reference.



SBAS282D - JUNE 2003 - REVISED MARCH 2004

### **TYPICAL CHARACTERISTICS**

At  $T_A = 25^{\circ}C$  and VDD = 5V, unless otherwise noted.





## TYPICAL CHARACTERISTICS (continued)

At  $T_A = 25^{\circ}C$  and VDD = 5V, unless otherwise noted.





## **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = 25^{\circ}C$  and VDD = 5V, unless otherwise noted.





## THEORY OF OPERATION

The ADS1112 is a 16-bit, self-calibrating, delta-sigma A/D converter with an input multiplexer. Extremely easy to design with and configure, the ADS1112 allows precise measurements to be obtained with a minimum of effort.

The ADS1112 consists of a delta-sigma A/D converter core with adjustable gain, a 2.048V reference, a clock oscillator, and an  $I^2C$  interface. Each of these blocks are described in detail in the sections that follow.

## ANALOG-TO-DIGITAL CONVERTER

The ADS1112 A/D converter core consists of a differential switched-capacitor delta-sigma modulator followed by a digital filter. The modulator measures the voltage difference between the positive and negative analog inputs selected by the input multiplexer and compares it to a reference voltage, which, in the ADS1112, is 2.048V. The digital filter receives a high-speed bitstream from the modulator and outputs a code, which is a number proportional to the input voltage.

### MULTIPLEXER

The ADS1112 has an input multiplexer that provides for two differential or three single-ended input channels. Two bits in the configuration register control the multiplexer setting.

### **VOLTAGE REFERENCE**

The ADS1112 contains an onboard 2.048V voltage reference. This reference is always used as the ADC voltage reference; an external reference cannot be connected. The ADS1112 voltage reference is internal only, and cannot be measured directly or used by external circuitry.

The onboard reference specifications are part of the overall gain and drift specifications of the ADS1112. The converter drift and gain error specifications reflect the performance of the onboard reference as well as the performance of the A/D converter core. There are no separate specifications for the onboard reference itself.

## **OUTPUT CODE CALCULATION**

The output code is a scaled value that is proportional, except for clipping, to the voltage difference between the two analog inputs. The output code is confined to a finite range of numbers; this range depends on the number of bits needed to represent the code. The number of bits needed to represent the output code for the ADS1112 depends on the data rate, as shown in Table 1.

| DATA RATE | NUMBER OF<br>BITS | MINIMUM<br>CODE | MAXIMUM<br>CODE |
|-----------|-------------------|-----------------|-----------------|
| 15SPS     | 16                | -32,768         | 32,767          |
| 30SPS     | 15                | -16,384         | 16,383          |
| 60SPS     | 14                | -8192           | 8191            |
| 240SPS    | 12                | -2048           | 2047            |

#### **Table 1. Minimum and Maximum Codes**

For a minimum output code of Min Code, gain setting of the PGA, and positive and negative input voltages of  $V_{IN+}$  and  $V_{IN-}$ , the output code is given by the expression:

$$\text{Output Code} = -1 \times \text{Min Code} \times \text{PGA} \times \frac{(\text{V}_{\text{IN}+}) - (\text{V}_{\text{IN}-})}{2.048\text{V}}$$

In the previous expression, it is important to note that the *negated minimum* output code is used. The ADS1112 outputs codes in binary two's complement format, so the



absolute values of the minima and maxima are not the same; the maximum n-bit code is  $2^{n-1} - 1$ , while the minimum n-bit code is  $-1 \times 2^{n-1}$ .

For example, the ideal expression for output codes with a data rate of 16SPS and PGA = 2 is:

$$Output Code = 16384 \times 2 \times \frac{(V_{IN+}) - (V_{IN-})}{2.048V}$$

The ADS1112 outputs all codes right-justified and sign-extended. This feature makes it possible to perform averaging on the higher data rate codes using only a 16-bit accumulator.

Table 2 shows the output codes for various input levels.

### **SELF-CALIBRATION**

The previous expressions for the ADS1112 output code do not account for the gain and offset errors in the modulator. To compensate for these, the ADS1112 incorporates self-calibration circuitry.

The self-calibration system operates continuously and requires no user intervention. No adjustments can be made to the self-calibration system, and none need to be made. The self-calibration system cannot be deactivated.

The offset and gain error figures shown in the Electrical Characteristics include the effects of calibration.

### **CLOCK OSCILLATOR**

The ADS1112 features an onboard clock oscillator, which drives the operation of the modulator and digital filter. The Typical Characteristics show variations in data rate over supply voltage and temperature.

It is not possible to operate the ADS1112 with an external system clock.

#### **INPUT IMPEDANCE**

The ADS1112 uses a switched-capacitor input stage. To external circuitry, it looks roughly like a resistance. The resistance value depends on the capacitor values and the rate at which they are switched. The switching frequency is the same as the modulator frequency; the capacitor values depend on the PGA setting. The switching clock is generated by the onboard clock oscillator, so its frequency (nominally 275kHz) is dependent on supply voltage and temperature.

The common-mode and differential input impedances are different. For a gain setting of the PGA, the differential input impedance is typically:

#### 2.8MΩ/PGA

The common-mode impedance also depends on the PGA setting. See the Electrical Characteristics for details.

The typical value of the input impedance often cannot be neglected. Unless the input source has a low impedance, the ADS1112 input impedance may affect the measurement accuracy. For sources with high output impedance, buffering may be necessary. Bear in mind, however, that active buffers introduce noise, and also introduce offset and gain errors. All of these factors should be considered in high-accuracy applications.

Because the clock oscillator frequency drifts slightly with temperature, the input impedances will also drift. For many applications, this input impedance drift can be neglected, and the expression given above for typical input impedance can be used.

#### ALIASING

If frequencies are input to the ADS1112 that exceed half the data rate, aliasing will occur. To prevent aliasing, the input signal must be bandlimited. Some signals are inherently bandlimited. For example, the output of a thermocouple, which has a limited rate of change, may nevertheless contain noise and interference components. These nuisance factors can fold back into the sampling band just as with any other signal.

The ADS1112 digital filter provides some attenuation of high-frequency noise, but the digital filter Sinc<sup>1</sup> frequency response cannot completely replace an anti-aliasing filter. For a few applications, some external filtering may be needed; in such instances, a simple RC filter will suffice.

When designing an input filter circuit, remember to take into account the interaction between the filter network and the input impedance of the ADS1112.

| DATA RATE | DIFFERENTIAL INPUT SIGNAL |       |                   |                   |                   |  |  |  |  |  |
|-----------|---------------------------|-------|-------------------|-------------------|-------------------|--|--|--|--|--|
| DATA KATE | -2.048V <sup>(1)</sup>    | -1LSB | ZERO              | +1LSB             | +2.048V           |  |  |  |  |  |
| 15SPS     | 8000 <sub>H</sub>         | FFFFH | 0000 <sub>H</sub> | 0001 <sub>H</sub> | 7FFF <sub>H</sub> |  |  |  |  |  |
| 30SPS     | C000 <sub>H</sub>         | FFFFH | 0000 <sub>H</sub> | 0001 <sub>H</sub> | 3FFF <sub>H</sub> |  |  |  |  |  |
| 60SPS     | E000 <sub>H</sub>         | FFFFH | 0000 <sub>H</sub> | 0001 <sub>H</sub> | 1FFF <sub>H</sub> |  |  |  |  |  |
| 240SPS    | F800 <sub>H</sub>         | FFFFH | 0000 <sub>H</sub> | 0001 <sub>H</sub> | 07FF <sub>H</sub> |  |  |  |  |  |

(1) Differential input only; do not drive the ADS1112 inputs below -200mV.

Table 2. Output Codes for Different Input Signals

SBAS282D - JUNE 2003 - REVISED MARCH 2004



## **USING THE ADS1112**

## **OPERATING MODES**

The ADS1112 operates in one of two modes: continuousconversion or single-conversion.

In continuous-conversion mode, the ADS1112 continuously performs conversions. Once a conversion has been completed, the ADS1112 places the result in the output register and immediately begins another conversion.

In single-conversion mode, the ADS1112 waits until the ST/DRDY bit in the conversion register is set to 1. When this happens, the ADS1112 powers up and performs a single conversion. After the conversion completes, the ADS1112 places the result in the output register, resets the ST/DRDY bit to 0, and powers down. Writing a 1 to ST/DRDY while a conversion is in progress has no effect.

When switched from continuous-conversion mode to single conversion mode, the ADS1112 completes the current conversion, resets the ST/DRDY bit to 0, and powers down.

### **RESET AND POWER-UP**

When the ADS1112 powers up, it automatically performs a reset. As part of the reset process, the ADS1112 sets all of the bits in the configuration register to their default settings.

The ADS1112 responds to the I<sup>2</sup>C General Call Reset command. When the ADS1112 receives a General Call Reset, it performs an internal reset, exactly as though it had just been powered on.

## I<sup>2</sup>C INTERFACE

The ADS1112 communicates through an  $I^2C$  (inter-integrated circuit) interface.  $I^2C$  is a two-wire open-drain interface supporting multiple devices and masters on a single bus. Devices on the  $I^2C$  bus only drive the bus lines LOW by connecting them to ground; they never drive the bus lines HIGH. Instead, the bus wires are pulled HIGH by pull-up resistors, so the bus wires are HIGH when no device is driving them LOW. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.

Communication on the  $l^2C$  bus always takes place between two devices, one acting as the master and the other as the slave. Both masters and slaves can read and write, but slaves can only do so under the direction of the master. Some  $l^2C$  devices can act as masters or slaves, but the ADS1112 can only act as a slave device. An I<sup>2</sup>C bus consists of two lines, SDA and SCL. SDA carries data; SCL provides the clock. All data is transmitted across the I<sup>2</sup>C bus in groups of eight bits. To send a bit on the I<sup>2</sup>C bus, the SDA line is driven to the appropriate level while SCL is LOW (a LOW on SDA indicates the bit is zero; a HIGH indicates the bit is one). Once the SDA line has settled, the SCL line is brought HIGH, then LOW. This pulse on SCL clocks the SDA bit into the receiver's shift register.

The I<sup>2</sup>C bus is bidirectional: the SDA line is used both for transmitting and receiving data. When a master reads from a slave, the slave drives the data line; when a master sends to a slave, the master drives the data line. The master always drives the clock line. The ADS1112 never drives SCL, because it cannot act as a master. On the ADS1112, SCL is an input only.

Most of the time the bus is idle; no communication occurs place, and both lines are HIGH. When communication is taking place, the bus is active. Only master devices can start a communication and initiate a START condition on the bus. Normally, the data line is only allowed to change state while the clock line is LOW. If the data line changes state while the clock line is HIGH, it is either a START condition or its counterpart, a STOP condition. A START condition occurs when the clock line is HIGH and the data line goes from HIGH to LOW. A STOP condition occurs when the clock line is HIGH and the data line goes from LOW to HIGH.

After the master issues a START condition, it sends a byte that indicates which slave device it wants to communicate with. This byte is called the address byte. Each device on an  $I^2C$  bus has a unique 7-bit address to which it responds. (Slaves can also have 10-bit addresses; see the  $I^2C$  specification for details.) The master sends an address in the address byte, together with a bit that indicates whether it wishes to read from or write to the slave device.

Every byte transmitted on the I<sup>2</sup>C bus, whether it is address or data, is acknowledged with an acknowledge bit. When a master has finished sending a byte (eight data bits) to a slave, it stops driving SDA and waits for the slave to acknowledge the byte. The slave acknowledges the byte by pulling SDA LOW. The master then sends a clock pulse to clock the acknowledge bit. Similarly, when a master has finished reading a byte, it pulls SDA LOW to acknowledge this to the slave. It then sends a clock pulse to clock the bit. (The master always drives the clock line.)

A not-acknowledge is performed by simply leaving SDA HIGH during an acknowledge cycle. If a device is not present on the bus, and the master attempts to address it, it will receive a not-acknowledge because no device is present at that address to pull the line LOW.



When a master has finished communicating with a slave, it may issue a STOP condition. When a STOP condition is issued, the bus becomes idle again. A master may also issue another START condition. When a START condition is issued while the bus is active, it is called a repeated START condition.

A timing diagram for an ADS1112 I<sup>2</sup>C transaction is shown in Figure 1. The parameters for this diagram are given in Table 3.

### SERIAL BUS ADDRESS

To program the ADS1112, the master must first address slave devices via a slave address byte. The slave address byte consists of seven address bits, and a direction bit indicating the intent of executing a read or write operation.

The ADS1112 features two address pins, A0 and A1, that set the I<sup>2</sup>C address. These pins can be set to a logic low, logic high, or left unconnected (floating), allowing eight

addresses to be selected with only two pins as shown in Table 4. The state of pins A0 and A1 is sampled on power-up or after an  $I^2C$  general call, and should be set prior to any activity on the interface.

### I<sup>2</sup>C GENERAL CALL

The ADS1112 responds to the I<sup>2</sup>C General Call address (0000000) if the eighth bit is 0. The device will acknowledge the General Call address and respond to commands in the second byte. If the second byte is 00000100 (04h), the ADS1112 will latch the status of the address pins, A0 and A1, but not perform a reset. If the second byte is 00000110 (06h), the ADS1112 will latch the status of the address pins and reset the internal registers.



### Figure 1. I<sup>2</sup>C Timing Diagram

|                                                                                               |                      | FAST | MODE | HIGH-SPE | ED MODE |       |
|-----------------------------------------------------------------------------------------------|----------------------|------|------|----------|---------|-------|
| PARAMETER                                                                                     |                      | MIN  | MAX  | MIN      | MAX     | UNITS |
| SCLK operating frequency                                                                      | <sup>t</sup> (SCLK)  |      | 0.4  |          | 3.4     | MHz   |
| Bus free time between START and STOP condition                                                | <sup>t</sup> (BUF)   | 600  |      | 160      |         | ns    |
| Hold time after repeated START condition.<br>After this period, the first clock is generated. | <sup>t</sup> (HDSTA) | 600  |      | 160      |         | ns    |
| Repeated START condition setup time                                                           | <sup>t</sup> (SUSTA) | 600  |      | 160      |         | ns    |
| Stop condition setup time                                                                     | <sup>t</sup> (SUSTO) | 600  |      | 160      |         | ns    |
| Data hold time                                                                                | <sup>t</sup> (HDDAT) | 0    |      | 0        |         | ns    |
| Data setup time                                                                               | <sup>t</sup> (SUDAT) | 100  |      | 10       |         | ns    |
| SCLK clock LOW period                                                                         | <sup>t</sup> (LOW)   | 1300 |      | 160      |         | ns    |
| SCLK clock HIGH period                                                                        | <sup>t</sup> (HIGH)  | 600  |      | 60       |         | ns    |
| Clock/data fall time                                                                          | tF                   |      | 300  |          | 160     | ns    |
| Clock/data rise time                                                                          | <sup>t</sup> R       |      | 300  |          | 160     | ns    |

Table 3. Timing Diagram Definitions



#### SBAS282D - JUNE 2003 - REVISED MARCH 2004

| A0    | A1    | SLAVE ADDRESS |
|-------|-------|---------------|
| 0     | 0     | 1001000       |
| 0     | Float | 1001001       |
| 0     | 1     | 1001010       |
| 1     | 0     | 1001100       |
| 1     | Float | 1001101       |
| 1     | 1     | 1001110       |
| Float | 0     | 1001011       |
| Float | 1     | 1001111       |
| Float | Float | Invalid       |

Table 4. Address Pins and Slave Address for the ADS1112.

## I<sup>2</sup>C DATA RATES

The I<sup>2</sup>C bus operates in one of three speed modes. Standard mode allows a clock frequency of up to 100kHz; fast mode permits a clock frequency of up to 400kHz; and high-speed mode (also called Hs mode), which allows a clock frequency of up to 3.4MHz. The ADS1112 is fully compatible with all three modes.

No special action needs to be taken to use the ADS1112 in standard or fast modes, but high-speed mode must be activated. To activate high-speed mode, send a special address byte of 00001*xxx* following the START condition, where *xxx* are bits unique to the Hs-capable master. This byte is called the Hs master code. (Note that this is different from normal address bytes; the low bit does not indicate read/write status.) The ADS1112 will not acknowledge this byte; the I<sup>2</sup>C specification prohibits acknowledgment of the Hs master code. On receiving a master code, the ADS1112 will switch on its Hs mode filters, and communicate at up to 3.4MHz. The ADS1112 will switch out of Hs mode with the next STOP condition.

For more information on high-speed mode, consult the I<sup>2</sup>C specification.

### REGISTERS

The ADS1112 has two registers that are accessible via its  $I^{2}C$  port. The output register contains the result of the last conversion; the configuration register allows the user to change the ADS1112 operating mode and query the status of the device.

### **OUTPUT REGISTER**

The 16-bit output register contains the result of the last conversion in binary two's complement format. Following reset or power-up, the output register is cleared to zero, and remains zero until the first conversion is completed.

The output register format is shown in Table 5.

| BIT  | 15  | 14  | 13  | 12  | 11  | 10  | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| NAME | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Table 5. Output Register



## CONFIGURATION REGISTER

The 8-bit configuration register can be used to control the ADS1112 operating mode, input selection, data rate, and PGA settings. The configuration register format is shown in Table 6. The default setting is  $8C_{\rm H}$ .

| BIT     | 7       | 6    | 5    | 4  | 3   | 2   | 1    | 0    |
|---------|---------|------|------|----|-----|-----|------|------|
| NAME    | ST/DRDY | INP1 | INP0 | SC | DR1 | DR0 | PGA1 | PGA0 |
| DEFAULT | 1       | 0    | 0    | 0  | 1   | 1   | 0    | 0    |

Table 6. Configuration Register

## Bit 7: ST/DRDY

The meaning of the ST/DRDY bit depends on whether it is being written to or read from.

In single conversion mode, writing a 1 to the ST/DRDY bit causes a conversion to start, and writing a 0 has no effect. In continuous conversion mode, the ADS1112 ignores the value written to ST/DRDY.

When read, ST/DRDY indicates whether the data in the output register is new data. If ST/DRDY is 0, the data just read from the output register is new, and has not been read before. If ST/DRDY is 1, the data just read from the output register has been read before.

The ADS1112 sets ST/DRDY to 0 when it writes data into the output register. It sets ST/DRDY to 1 after any of the bits in the configuration register have been read. (Note that the read value of the bit is independent of the value written to this bit.)

In continuous-conversion mode, use ST/DRDY to determine when new conversion data is ready. If ST/DRDY is 1, the data in the output register has already been read, and is not new. If it is 0, the data in the output register is new, and has not yet been read.

In single-conversion mode, use ST/DRDY to determine when a conversion has completed. If ST/DRDY is 1, the output register data is old, and the conversion is still in process; if it is 0, the output register data is the result of the new conversion.

Note that the output register is returned from the ADS1112 before the configuration register. The state of the ST/DRDY bit applies to the data just read from the output register, and not to the data from the next read operation.

#### Bits 6-5: INP

INP controls which two of the four analog inputs are used to measure data in the ADC. This is shown in Table 7. By selecting these bits, the ADS1112 can be used to measure two differential channels or three single ended channels referenced to AIN3.

| INP1             | INP0             | V <sub>IN+</sub> | V <sub>IN</sub> – |
|------------------|------------------|------------------|-------------------|
| 0 <sup>(1)</sup> | <sub>0</sub> (1) | AIN0             | AIN1              |
| 0                | 1                | AIN2             | AIN3              |
| 1                | 0                | AIN0             | AIN3              |
| 1                | 1                | AIN1             | AIN3              |

(1) Default setting.

#### Table 7. INP Bits.

#### Bit 4: SC

SC controls whether the ADS1112 is in continuous conversion or single conversion mode. When SC is 1, the ADS1112 is in single conversion mode; when SC is 0, it is in continuous conversion mode. The default setting is 0.

#### Bits 3-2: DR

Bits 3 and 2 control the ADS1112 data rate, as shown in Table 8.

| DR1  | DR0  | DATA RATE            | RESOLUTION             |
|------|------|----------------------|------------------------|
| 0    | 0    | 240SPS               | 12 Bits                |
| 0    | 1    | 60SPS                | 14 Bits                |
| 1    | 0    | 30SPS                | 15 Bits                |
| 1(1) | 1(1) | 15SPS <sup>(1)</sup> | 16 Bits <sup>(1)</sup> |

(1) Default setting.

#### Table 8. INP Bits.

#### Bits 1-0: PGA

Bits 1 and 0 control the ADS1112 gain setting, as shown in Table 9.

| PGA1 | PGA0             | GAIN             |
|------|------------------|------------------|
| 0(1) | 0 <sup>(1)</sup> | 1 <sup>(1)</sup> |
| 0    | 1                | 2                |
| 1    | 0                | 4                |
| 1    | 1                | 8                |

(1) Default setting.

Table 9. PGA Bits



#### SBAS282D - JUNE 2003 - REVISED MARCH 2004

#### **READING FROM THE ADS1112**

To read the output register and the configuration register from the ADS1112, first address the ADS1112 for reading, then read three bytes. The first two bytes will be the output register's contents, and the third will be the configuration register's contents.

It is not required to read the configuration register byte. It is permissible to read fewer than three bytes during a read operation.

Reading more than three bytes from the ADS1112 has no effect. All bytes following the third will be FF<sub>H</sub>.

It is possible to ignore the ST/DRDY bit and read data from the ADS1112 output register at any time, without regard to whether a new conversion is complete. If the output register is read more than once during a conversion cycle, it will return the same data each time. New data will be returned only when the output register has been updated.

A timing diagram of a typical ADS1112 read operation is shown in Figure 2.

#### WRITING TO THE ADS1112

To write to the configuration register, first address the ADS1112 for writing, and send one byte. The byte will be written to the configuration register. Note that data cannot be written to the output register.

Writing more than one byte to the ADS1112 has no effect. The ADS1112 will ignore any bytes sent to it after the first one, and it will only acknowledge the first byte.

A timing diagram of a typical ADS1112 write operation is shown in Figure 3.



Figure 2. Timing Diagram for Reading From the ADS1112



Figure 3. Timing Diagram for Writing To the ADS1112



## **APPLICATIONS INFORMATION**

The sections that follow give example circuits and tips for using the ADS1112 in various situations.

### **BASIC CONNECTIONS**

For many applications, connecting the ADS1112 is extremely simple. A basic connection diagram for the ADS1112 is shown in Figure 4.



#### Figure 4. Typical Connections of the ADS1112

The fully differential voltage input of the ADS1112 is ideal for connection to differential sources with moderately low source impedance, such as bridge sensors and thermistors. Although the ADS1112 can read bipolar differential signals, it cannot accept negative voltages on either input. It may be helpful to think of the ADS1112 positive voltage input as non–inverting, and of the negative input as inverting.

When the ADS1112 is converting, it draws current in short spikes. The  $0.1\mu F$  bypass capacitor supplies the momentary bursts of extra current needed from the supply.

The ADS1112 interfaces directly to standard mode, fast mode, and high-speed mode  $I^2C$  controllers. Any microcontroller's  $I^2C$  peripheral, including master-only and non-multiple-master  $I^2C$  peripherals, will work with the ADS1112. The ADS1112 does not perform clock-stretching (that is, it never pulls the clock line low), so it is not necessary to provide for this unless clock-stretching devices are on the same  $I^2C$  bus.

Pull-up resistors are required on both the SDA and SCL lines because I<sup>2</sup>C bus drivers are open-drain. The size of these resistors depends on the bus operating speed and capacitance of the bus lines. Higher-value resistors consume less power, but increase the transition times on the bus, limiting the bus speed. Lower-value resistors allow higher speed at the expense of higher power consumption. Long bus lines have higher capacitance and require smaller pull-up resistors to compensate. The resistors should not be too small; if they are, the bus drivers may not be able to pull the bus lines low.

### **CONNECTING MULTIPLE DEVICES**

Connecting multiple ADS1112s to a single bus is trivial. Using pins A1 and A0, the ADS1112 can be set to one of eight different  $I^2C$  addresses. An example showing three ADS1112s is given in Figure 5. Up to eight ADS1112s (using different states of pins A1 and A0) can be connected to a single bus.



Figure 5. Connecting Multiple ADS1112s

#### SBAS282D - JUNE 2003 - REVISED MARCH 2004

Note that only one set of pull-up resistors is needed per bus. The pull-up resistor values may need to be lowered slightly to compensate for the additional bus capacitance presented by multiple devices and increased line length.



Figure 6. Connecting Multiple Device Types

The TMP100 and DAC8574 devices detect their  $I^2C$  bus addresses based on the states of pins. In the example, the TMP100 has the address 1001111, and the DAC8574 has the address 1001100. Consult the DAC8574 and TMP100 data sheets, located at www.ti.com, for further details.

## USING GPIO PORTS FOR I<sup>2</sup>C

Most microcontrollers have programmable input/output pins that can be set in software to act as inputs or outputs. If an I<sup>2</sup>C controller is not available, the ADS1112 can be connected to GPIO pins and the I<sup>2</sup>C bus protocol simulated, or "bit-banged," in software. An example of this for a single ADS1112 is shown in Figure 7.





Figure 7. Using GPIO with a Single ADS1112

Bit-banging I<sup>2</sup>C with GPIO pins can be done by setting the GPIO line to zero and toggling it between input and output modes to apply the proper bus states. To drive the line LOW, the pin is set to output a zero; to let the line go HIGH, the pin is set to input. When the pin is set to input, the state of the pin can be read; if another device is pulling the line low, this will read as a zero in the port's input register.

Note that no pull-up resistor is shown on the SCL line. In this simple case, the resistor is not needed; the microcontroller can simply leave the line on output, and set it to one or zero as appropriate. It can do this because the ADS1112 never drives its clock line LOW. This technique can also be used with multiple devices, and has the advantage of lower current consumption due to the absence of a resistive pull-up.

If there are any devices on the bus that may drive their clock lines LOW, the above method should not be used; the SCL line should be high-Z or zero and a pull-up resistor provided as usual. Note also that this cannot be done on the SDA line in any case, because the ADS1112 does drive the SDA line LOW from time to time, as do all I<sup>2</sup>C devices.

Some microcontrollers have selectable strong pull-up circuits built in to their GPIO ports. In some cases, these can be switched on and used in place of an external pull-up resistor. Weak pull-ups are also provided on some microcontrollers, but usually these are too weak for I<sup>2</sup>C communication. If there is any doubt about the matter, test the circuit before committing it to production.



### SINGLE-ENDED INPUTS

Although the ADS1112 has two differential inputs, it can easily measure three single-ended signals. A singleended connection scheme is shown in Figure 8. The ADS1112 is configured for single-ended measurement by grounding the AIN3 pin and applying the input signals to any of AIN0, AIN1, or AIN2. Then the data is read out of one of the inputs based on the selection on the configuration register. The single-ended signal can range from 0V to 2.048V. The ADS1112 loses no linearity anywhere in its input range. Negative voltages cannot be applied to this circuit because the ADS1112 can only accept positive voltages.



#### Figure 8. Measuring Single-Ended Inputs

The ADS1112 input range is bipolar differential with respect to the reference, that is, 2.048V. The single-ended circuit shown in Figure 8 covers only half the ADS1112 input scale because it does not produce differentially negative inputs; therefore, one bit of resolution is lost. If AIN3 is set to a higher voltage, negative single-ended voltage can be measured.

## LOW-SIDE CURRENT MONITOR

Figure 9 shows a circuit for a low-side shunt-type current monitor. The circuit reads the voltage across a shunt resistor, which is sized as small as possible while still giving a readable output voltage. This voltage is amplified by an OPA335 low-drift op amp, and the result is read by the ADS1112.



Figure 9. Low-Side Current Measurement

It is suggested that the ADS1112 be operated at a gain of 8. The gain of the OPA335 can then be set lower. For a gain of 8, the op amp should be set up to give a maximum output voltage of no greater than 0.256V. If the shunt resistor is sized to provide a maximum voltage drop of 50mV at full-scale current, the full-scale input to the ADS1112 is 0.2V.

The ADS1112 is fabricated in a small-geometry, low-voltage process. The analog inputs feature protection diodes to the supply rails. However, the current-handling ability of these diodes is limited, and the ADS1112 can be permanently damaged by analog input voltages that remain more than approximately 300mV beyond the rails for extended periods. One way to protect against overvoltage is to place current-limiting resistors on the input lines. The ADS1112 analog inputs can withstand momentary currents of as large as 10mA.

The previous paragraph does not apply to the  $I^2C$  ports, which can both be driven to 6V regardless of the supply.

If the ADS1112 is driven by an op amp with high-voltage supplies, such as  $\pm$ 12V, protection should be provided, even if the op amp is configured so that it does not output out-of-range voltages. Many op amps seek to one of the supply rails immediately when power is applied, usually before the input has stabilized; this momentary spike can damage the ADS1112. This incremental damage results in slow, long-term failure—which can be disastrous for permanently installed, low-maintenance systems.

If an op amp or other front-end circuitry is used with the ADS1112, its performance characteristics must be taken into account.



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)    |              | J                  |      |                | (2)             | (6)                           | (0)                 |              | (40)                    |         |
| ADS1112IDGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green    | Call TI   NIPDAUAG            | Level-2-260C-1 YEAR | -40 to 85    | BHU                     | Samples |
| ADS1112IDGSRG4   | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green    | Call TI                       | Level-2-260C-1 YEAR | -40 to 85    | BHU                     | Samples |
| ADS1112IDGST     | ACTIVE | VSSOP        | DGS                | 10   | 250            | RoHS & Green    | Call TI   NIPDAUAG            | Level-2-260C-1 YEAR | -40 to 85    | BHU                     | Samples |
| ADS1112IDGSTG4   | ACTIVE | VSSOP        | DGS                | 10   | 250            | RoHS & Green    | Call TI                       | Level-2-260C-1 YEAR | -40 to 85    | BHU                     | Samples |
| ADS1112IDRCR     | ACTIVE | VSON         | DRC                | 10   | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BHV                     | Samples |
| ADS1112IDRCRG4   | ACTIVE | VSON         | DRC                | 10   | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BHV                     | Samples |
| ADS1112IDRCT     | ACTIVE | VSON         | DRC                | 10   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BHV                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *Al | dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----|------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|     | Device                 | •    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|     | ADS1112IDRCR           | VSON | DRC                | 10 | 2500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
|     | ADS1112IDRCT           | VSON | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS1112IDRCR | VSON         | DRC             | 10   | 2500 | 367.0       | 367.0      | 35.0        |
| ADS1112IDRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |

## **DGS0010A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



## DGS0010A

## **EXAMPLE BOARD LAYOUT**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DGS0010A

## **EXAMPLE STENCIL DESIGN**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## **DRC 10**

3 x 3, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **DRC0010J**



## **PACKAGE OUTLINE**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



## DRC0010J

## **EXAMPLE BOARD LAYOUT**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## DRC0010J

## **EXAMPLE STENCIL DESIGN**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated