



SLUS581 - FEBRUARY 2004

## POWER MONITORING AND SWITCHING CONTROLLER FOR 3.3-V SRAM

### FEATURES

- Power Monitoring and Switching for Non-Volatile Control of SRAMs
- Input Decoder Allows Control of 1 or 2 Banks of SRAM
- Write-Protect Control
- 3-V Primary Cell Input
- 3.3-V Operation
- Reset Output for System Power-On Reset
- Less than 20-ns Chip Enable Propagation Delay
- Small 16-Lead TSSOP Package

### **APPLICATIONS**

- NVSRAM Modules
- Point-of-Sale Systems
- Facsimile, Printers and Photocopiers
- Internet Appliances
- Servers
- Medical Instrumentation and Industrial Products

## DESCRIPTION

The CMOS bq2205 SRAM non-volatile controller with reset provides all the necessary functions for converting one or two banks of standard CMOS SRAM into non-volatile read/write memory.

A precision comparator monitors the 3.3-V VCC input for an out-of-tolerance condition. When out-of-tolerance is detected, the two conditioned chip-enable outputs are forced inactive to write-protect both banks of SRAM.

Power for the external SRAMs, VOUT, is switched from the VCC supply to the battery-backup supply as VCC decays. On a subsequent power-up, the VOUT supply is automatically switched from the backup supply to the VCC supply. The external SRAMs are write-protected until a power-valid condition exists. The reset output provides power-fail and power-on resets for the system. During power-valid operation, the input decoder, A, selects one of two banks of SRAM.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### SLUS581 - FEBRUARY 2004



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ORDERING INFORMATION**

| ТА            | OPERATION | PART NUMBER <sup>(1)</sup> | SYMBOL   |  |
|---------------|-----------|----------------------------|----------|--|
| -20°C to 70°C | 3.3 V     | bq2205LYPW                 | bq2205LY |  |

(1) The PW package is available taped and reeled. Add an R suffix to the device type (i.e. bq2205LYPWR) to order quantities of 2,000 devices per reel.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(2)</sup>

|                                         |                                          | bq2205LY          | UNIT |
|-----------------------------------------|------------------------------------------|-------------------|------|
|                                         | V <sub>CC</sub> , (wrt V <sub>SS</sub> ) | -0.3 to 6.0       |      |
| Input voltage range                     | BCp, (wrt V <sub>SS</sub> )              | -0.3 to 4.5       | V    |
|                                         | all other pins, (wrt $V_{SS}$ )          | -0.3 to VCC + 0.3 |      |
| Operating temperature range, TA         | -20 to 70                                |                   |      |
| Storage temperature, T <sub>Stg</sub>   |                                          | -55 to 125        |      |
| Temperature under bias, TJbias          |                                          | -40 to 85         | °C   |
| Lead temperature 1,6 mm (1/16 inch) fro | m case for 10 seconds                    | 300               |      |

(2) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

|                                             | MIN  | MAX                   | UNIT |
|---------------------------------------------|------|-----------------------|------|
| Supply voltage, V <sub>CC</sub>             | 3.0  | 3.6                   |      |
| Supply voltage from backup cell, VBC        | 2.0  | 4.0                   |      |
| Low-level input voltage, VIL                | -0.3 | 0.8                   |      |
| High-level input voltage, VIH               | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| RST low-level input voltage, VIL            | -0.3 | 0.4                   |      |
| RST high-level input voltage, VIH           | 2.2  | V <sub>CC</sub> + 0.3 |      |
| Operating temperature range, T <sub>A</sub> | -20  | 70                    | °C   |



SLUS581 - FEBRUARY 2004

### **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C, V_{CC}(min) \le V_{CC} \le V_{CC}(max)$  unless otherwise noted)

| PARAMETER                                                                         | TEST CONDITIONS                                       | MIN                  | TYP              | MAX                   | UNIT |
|-----------------------------------------------------------------------------------|-------------------------------------------------------|----------------------|------------------|-----------------------|------|
| VCC supply current, ICC(vcc)                                                      | $\frac{V_{CC} > V_{CC}(MIN)}{\frac{CE}{CE} = low}$    |                      | 210              | 500                   | μΑ   |
| Backup Battery Supply Current, ICC(BC)                                            | $\frac{V_{BC} > V_{BC}(MIN), V_{CC} = 0 V}{CE = low}$ |                      | 50               | 150                   | nA   |
| Output voltage (VOUT)                                                             | $I(VOUT) = 80 \text{ mA}, V_{CC} > V(SO)$             | Vcc-0.3              |                  |                       |      |
|                                                                                   | I(VOUT)= 100μ A, V <sub>CC</sub> < V(SO)              | V <sub>BC</sub> -0.3 |                  |                       |      |
| Power fail detect voltage, VPFD                                                   |                                                       | 2.85                 | 2.9              | 2.95                  |      |
|                                                                                   | $V_{BC} > V_{(PFD)}$                                  |                      | V <sub>PFD</sub> |                       | V    |
| Supply switch-over voltage, $V_{SO}$                                              | V <sub>BC</sub> < V <sub>(PFD)</sub>                  |                      | VBC              |                       |      |
| RST output voltage                                                                | $I(\overline{RST}) = 1 \text{ mA}$                    |                      |                  | 0.4                   |      |
| BW output voltage                                                                 | I( <del>BW</del> )= 1 mA                              |                      |                  | 0.4                   |      |
| Input leakage current on A and CE pins                                            |                                                       | -1                   |                  | 1                     | μΑ   |
| Voh CE <sub>con1,2</sub>                                                          | loh = 0.5 mA                                          |                      | 2.4              |                       |      |
| Vol CE <sub>con1,2</sub>                                                          | lol = 2.0 mA                                          |                      | 0.4              |                       | V    |
| Battery warning level V <sub>BW</sub>                                             | (1)                                                   |                      |                  | 0.677xV <sub>CC</sub> |      |
| Capacitance                                                                       |                                                       |                      |                  |                       |      |
| Output capacitance                                                                | VOUT = 0 V                                            |                      |                  | 7                     | _    |
| Input capacitance                                                                 | VOUT = 0 V                                            |                      |                  | 5                     | pF   |
| Power-Down and Power-Up Timing, Refer to I                                        | Figure 1 through 3                                    |                      |                  |                       |      |
| VCC slew rate fall time, t <sub>F</sub>                                           | 3.0 V to 0.0 V                                        | 300                  |                  |                       |      |
| VCC slew rate rise time, t <sub>R</sub>                                           | V <sub>SO</sub> to V <sub>PFD(max)</sub>              | 100                  |                  |                       | μs   |
| V <sub>PFD</sub> to RST active, t <sub>RST</sub><br>(reset active timeout period) |                                                       | 30                   |                  | 85                    | ms   |
| Chip-enable recovery time, tCER                                                   | (2)                                                   | 30                   |                  | 85                    |      |
| Chip-enable propagation delay time to external SRAM, t <sub>CED</sub>             | See Figure 2                                          |                      | 15               | 25                    | ns   |
| Push-button low time, tpp                                                         | RST pin                                               |                      | 1                |                       | μs   |
| · · DL                                                                            |                                                       | 1                    |                  | 1                     |      |

Battery warning level is detected on power up and the BW pin is latched at t<sub>CER</sub> time after V<sub>CC</sub> passes through V<sub>PFD</sub> on power up.
Time during which external SRAM is write protected after V<sub>CC</sub> passes through V<sub>PFD</sub> on power up.



SLUS581 - FEBRUARY 2004

# AC TEST CONDITIONS, INPUT PULSE LEVELS 0 V $\leq$ V $_{IN}$ $\leq$ 3 V, $t_R$ = $t_F$ = 5 NS







Figure 2. Power-Down/Power-Up Timing Diagram



Figure 3. Push-Button Reset Timing



SLUS581 - FEBRUARY 2004

|                    | TERMINAL   |     |                                                  |
|--------------------|------------|-----|--------------------------------------------------|
| NAME               | bq2205LY   | 1/0 | DESCRIPTION                                      |
| А                  | 1          | Ι   | SRAM bank select input                           |
| BCP                | 9          | Ι   | Backup supply input                              |
| BW                 | 15         | 0   | Battery warning output (open-drain)              |
| CE                 | 11         | Т   | Chip enable input (active low)                   |
| CE <sub>CON1</sub> | 10         | 0   | Conditioned chip enable output 1                 |
| CE <sub>CON2</sub> | 14         | 0   | Conditioned chip enable output 2                 |
| N/C                | 2, 3, 6, 7 | -   | No connect. These pins must be left floating.    |
| RST                | 16         | 0   | Power-up reset to system CPU output (open-drain) |
| V <sub>CC</sub>    | 12         | I   | Main supply input                                |
| VOUT               | 13         | 0   | SRAM supply output                               |
| VSS                | 4, 5, 8    | -   | Ground input                                     |

#### **TERMINAL FUNCTIONS**



N/C no connection



## FUNCTIONAL DESCRIPTION

Two banks of CMOS static RAM can be battery-backed using the VOUT and conditioned chip-enable output pins from the bq2205. As the voltage input VCC slews down during a power failure, the two-conditioned chip enable outputs,  $\overline{CE}_{CON1}$  and  $\overline{CE}_{CON2}$ , are forced inactive independent of the chip enable input,  $\overline{CE}$ . This activity unconditionally write-protects the external SRAM as VCC falls to an out-of-tolerance threshold V<sub>PFD</sub>. As the supply continues to fall past V<sub>PFD</sub>, an internal switching device forces VOUT to the backup energy source.  $\overline{CE}_{CON1}$  and  $\overline{CE}_{CON2}$  are held high by the VOUT energy source.

During power-up, VOUT is switched back to the 3.3-V supply as VCC rises above the backup cell input voltage sourcing VOUT. Outputs  $\overline{CE}_{CON1}$  and  $\overline{CE}_{CON2}$  are held inactive for time  $t_{CER}$  after the power supply has reached V<sub>PFD</sub>, independent of the  $\overline{CE}$  input, to allow for processor stabilization.

During power-valid operation, the  $\overline{CE}$  input is passed through to one of the two  $\overline{CE}_{CONx}$  outputs with a propagation delay of less than t<sub>CED</sub>. The  $\overline{CE}$  input is output on one of the two  $\overline{CE}_{CONx}$  output pins; depending on the level of bank select input A. See truth table below.

| INP | UT | OUTPUT             |                    |  |  |  |
|-----|----|--------------------|--------------------|--|--|--|
| CE  | А  | CE <sub>CON1</sub> | CE <sub>CON2</sub> |  |  |  |
| Н   | х  | Н                  | Н                  |  |  |  |
| L   | L  | L                  | Н                  |  |  |  |
| L   | Н  | Н                  | L                  |  |  |  |

Table 1. Truth Table

Bank select input A is usually tied to a high-order address pin so that a large nonvolatile memory can be designed using lower-density memory devices. Non-volatility and decoding are achieved by hardware hookup as shown in the application diagram.

The RST output can be used as the power-on reset for a microprocessor. Access to the external RAM may begin when RST returns inactive.

### **BATTERY BACKUP INPUT**

Backup energy source, BC<sub>P</sub> input is provided on the bq2205 for use with an external primary cell. The primary cell input is designed to accept any 3-V primary battery (non-rechargeable), typically some type of lithium chemistry.

### Power-Down and Power-Up Cycle

The bq2205 continuously monitors VCC for out-of-tolerance. During a power failure, when VCC falls below V<sub>PFD</sub>, the bq2205 write-protects the external SRAM. The power source is switched to BC<sub>P</sub> when V<sub>CC</sub> is less than V<sub>PFD</sub> and BC<sub>P</sub> is greater than V<sub>PFD</sub>, or when V<sub>CC</sub> is less than BC<sub>P</sub> and BC<sub>P</sub> is less than V<sub>PFD</sub>. When VCC is above V<sub>PFD</sub>, the power source is V<sub>CC</sub>. Write-protection continues for t<sub>CER</sub> time after VCC rises above V<sub>PFD</sub>.

An external CMOS static RAM is battery-backed using the VOUT and chip enable output pins from the bq2205. As the voltage input  $V_{CC}$  slews down during a power failure, the chip enable output,  $\overline{CE}_{CONx}$ , is forced inactive independent of the chip enable input  $\overline{CE}$ .

As the supply continues to fall past V<sub>PFD</sub>, an internal switching device forces VOUT to the external backup energy source.  $\overline{CE}_{CONx}$  is held high by the VOUT energy source.



## FUNCTIONAL DESCRIPTION

During power up, VOUT is switched back to the main supply as VCC rises above the backup cell input voltage sourcing VOUT. If  $V_{PFD} < BC_P$  on the bq2205 the switch to the main supply occurs at  $V_{PFD}$ .  $\overline{CE}_{CONx}$  is held inactive for time t<sub>CER</sub> after the power supply has reached V<sub>PFD</sub>, independent of the  $\overline{CE}$  input, to allow for processor stabilization.

## **Power-On Reset**

The bq2205 provides a power-on reset, which pulls the  $\overline{RST}$  pin low on power down and remains low on power up for t<sub>RST</sub> after V<sub>CC</sub> passes V<sub>PFD</sub>. With valid battery voltage on BC<sub>P</sub>,  $\overline{RST}$  remains valid for V<sub>CC</sub> = V<sub>SS</sub>. The pull-up resistor on this pin should not exceed 10 k $\Omega$  if a push button reset is used.

### **Battery Low Warning**

The bq2205 checks the battery voltage on power-up. The threshold for the battery warning comparator is  $V_{BW}$ , and a low level is sensed after power valid on each power up and latched after  $t_{CER}$  time. The latched value is presented at  $\overline{BW}$  pin where a low indicates a low battery.

## **APPLICATION INFORMATION**

### PCB LAYOUT INFORMATION

It is important to pay special attention to the PCB layout. The following provides some guidelines:

- To obtain optimal performance, the decoupling capacitor from input terminals to V<sub>SS</sub> should be placed as close as possible to the bq2205, with short trace runs to both signal and V<sub>SS</sub> pins.
- All low-current V<sub>SS</sub> connections should be kept separate from the high-current paths from the inputs supplies. Use a single-point ground technique incorporating both the small signal ground path and the power ground path.



SLUS581 - FEBRUARY 2004

**MECHANICAL DATA** 

## PW (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ2205LYPW       | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -20 to 70    | 2205Y                   | Samples |
| BQ2205LYPWR      | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -20 to 70    | 2205Y                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions | are nominal |
|-----------------|-------------|
|-----------------|-------------|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ2205LYPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ2205LYPWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

### TEXAS INSTRUMENTS

www.ti.com

5-Dec-2023

### TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| BQ2205LYPW | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated