SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002

| <ul> <li>Phase-Lock Loop Clock Driver for Double<br/>Data-Rate Synchronous DRAM</li> </ul>                                                                       | PW PACK<br>(TOP VIE                                                     | -                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|
| <ul> <li>Applications</li> <li>Spread Spectrum Clock Compatible</li> <li>Operating Frequency: 60 MHz to 180 MHz</li> <li>Low Jitter (cyc–cyc): ±50 ps</li> </ul> | GND [ 1 <sup>0</sup><br>Y0 [ 2<br>Y0 [ 3<br>V <sub>DDQ</sub> [ 4        | 28 ] GND<br>27 ] Y3<br>26 ] Y3<br>25 ] V <sub>DDQ</sub>             |
| <ul> <li>Distributes One Differential Clock Input to<br/>Four Differential Clock Outputs</li> </ul>                                                              | GND [] 5<br>CLK [] 6                                                    | 24 PWRDWN<br>23 FBIN                                                |
| <ul> <li>Enters Low Power Mode and Three-State<br/>Outputs When Input CLK Signal Is Less<br/>Than 20 MHz or PWRDWN Is Low</li> </ul>                             | CLK         7           V <sub>DDQ</sub> 8           AV <sub>DD</sub> 9 | 22   FBIN<br>21   V <sub>DDQ</sub><br>20   FBOUT                    |
| <ul> <li>Operates From Dual 2.5-V Supplies</li> <li>28-Pin TSSOP Package</li> </ul>                                                                              | AGND [] 10<br>V <sub>DDQ</sub> [] 11<br>Y1 [] 12                        | 19 <b>]</b> FBOUT<br>18 <b>]</b> V <sub>DDQ</sub><br>17 <b>]</b> Y2 |
| <ul> <li>Consumes &lt; 200-μA Quiescent Current</li> </ul>                                                                                                       | $\frac{1}{Y1}$ $\frac{1}{13}$                                           | 16 1 <u>Y2</u>                                                      |
| <ul> <li>External Feedback PIN (FBIN, FBIN) Are<br/>Used to Synchronize the Outputs to the<br/>Input Clocks</li> </ul>                                           | GND [ 14                                                                | 15 GND                                                              |

#### description

The CDCV855 is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK, CLK) to four differential pairs of clock outputs (Y[0:3], Y[0:3]) and one differential pair of feedback clock outputs (FBOUT, FBOUT). When PWRDWN is high, the outputs switch in phase and frequency with CLK. When PWRDWN is low, all outputs are disabled to a high-impedance state (3-state), and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit detects the low-frequency condition and after applying a >20-MHz input signal this detection circuit turns on the PLL again and enables the outputs.

When AV<sub>DD</sub> is tied to GND, the PLL is turned off and bypassed for test purposes. The CDCV855 is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV855 is characterized for both commercial and industrial temperature ranges.

| <b></b>       | PACKAGED DEVICES |  |  |  |  |  |  |  |
|---------------|------------------|--|--|--|--|--|--|--|
| 'A            | TSSOP (PW)       |  |  |  |  |  |  |  |
| 0°C to 70°C   | CDCV855PW        |  |  |  |  |  |  |  |
| -40°C to 85°C | CDCV855IPW       |  |  |  |  |  |  |  |

#### AVAILABLE OPTIONS



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2002, Texas Instruments Incorporated

SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002

#### FUNCTION TABLE (Select Functions)

|                  | INPUT  | S        |          |        | PLL    |       |       |              |  |  |  |  |
|------------------|--------|----------|----------|--------|--------|-------|-------|--------------|--|--|--|--|
| AV <sub>DD</sub> | PWRDWN | CLK      | CLK      | Y[0:3] | Y[0:3] | FBOUT | FBOUT |              |  |  |  |  |
| GND              | Н      | L        | Н        | L      | Н      | L     | Н     | Bypassed/Off |  |  |  |  |
| GND              | Н      | Н        | L        | Н      | L      | Н     | L     | Bypassed/Off |  |  |  |  |
| х                | L      | L        | Н        | Z      | Z      | Z     | Z     | Off          |  |  |  |  |
| Х                | L      | Н        | L        | Z      | Z      | Z     | Z     | Off          |  |  |  |  |
| 2.5 V (nom)      | Н      | L        | Н        | L      | Н      | L     | Н     | On           |  |  |  |  |
| 2.5 V (nom)      | Н      | Н        | L        | Н      | L      | Н     | L     | On           |  |  |  |  |
| 2.5 V (nom)      | Х      | <20 MHz† | <20 MHz† | Z      | Z      | Z     | Z     | Off          |  |  |  |  |

<sup>†</sup> Typically 10 MHz

## functional block diagram



#### **Terminal Functions**

| TER              | MINAL                |     |                                                     |
|------------------|----------------------|-----|-----------------------------------------------------|
| NAME             | NO.                  | 1/0 | DESCRIPTION                                         |
| AGND             | 10                   |     | Ground for 2.5-V analog supply                      |
| AV <sub>DD</sub> | 9                    |     | 2.5-V analog supply                                 |
| CLK, CLK         | 6, 7                 | -   | Differential clock input                            |
| FBIN, FBIN       | 23, 22               | -   | Feedback differential clock input                   |
| FBOUT, FBOUT     | 19, 20               | 0   | Feedback differential clock output                  |
| GND              | 1, 5, 14, 15, 28     |     | Ground                                              |
| PWRDWN           | 24                   | -   | Control input to turn device in the power-down mode |
| V <sub>DDQ</sub> | 4, 8, 11, 18, 21, 25 |     | 2.5-V supply                                        |
| Y[0:3]           | 3, 12, 17, 26        | 0   | Buffered output copies of input clock, CLK          |
| Y[0:3]           | 2, 13, 16, 27        | 0   | Buffered output copies of input clock, CLK          |



SCAS660A – SEPTEMBER 2001 – REVISED DECEMBER 2002

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{DDQ}$ , $AV_{DD}$ | .5 V<br>.5 V<br>mA<br>mA<br>mA<br>mA |
|---------------------------------------------|--------------------------------------|
|                                             | C/W                                  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

- 2. This value is limited to 3.6 V maximum.
- 3. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions (see Note 4)

|                                                             |                      | MIN                        | TYP                 | MAX                       | UNIT |
|-------------------------------------------------------------|----------------------|----------------------------|---------------------|---------------------------|------|
| Supply voltage, V <sub>DDQ,</sub> AV <sub>DD</sub>          |                      | 2.3                        |                     | 2.7                       | V    |
|                                                             | CLK, CLK, FBIN, FBIN |                            |                     | $V_{DDQ}/2 - 0.18$        |      |
| Low-level input voltage, VIL                                | PWRDWN               | -0.3                       |                     | 0.7                       | V    |
|                                                             | CLK, CLK, FBIN, FBIN | V <sub>DDQ</sub> /2 + 0.18 |                     |                           |      |
| High-level input voltage, VIH                               | PWRDWN               | 1.7                        |                     | V <sub>DDQ</sub> + 0.3    | V    |
| DC input signal voltage (see Note 5)                        |                      | -0.3                       |                     | VDDQ                      | V    |
| Differential input signal voltage, VID (see Note 6)         | CLK, FBIN            | 0.36                       |                     | V <sub>DDQ</sub> + 0.6    | V    |
| Output differential cross-voltage, $V_{O(X)}$ (see Note 7   | 7)                   | V <sub>DDQ</sub> /2 – 0.2  | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 + 0.2 | V    |
| Input differential pair cross-voltage, $V_{I(X)}$ (see Note | 7)                   | V <sub>DDQ</sub> /2 - 0.2  |                     | V <sub>DDQ</sub> /2 + 0.2 | V    |
| High-level output current, IOH                              |                      |                            |                     | -12                       | mA   |
| Low-level output current, IOL                               |                      |                            |                     | 12                        | mA   |
| Input slew rate, SR (see Figure 7)                          |                      | 1                          |                     | 4                         | V/ns |
|                                                             | Commercial           | 0                          |                     | 85                        | °C   |
| Operating free-air temperature, $T_A$                       | Industrial           | -40                        |                     | 85                        | 30   |

NOTES: 4. Unused inputs must be held high or low to prevent them from floating.

5. DC input signal voltage specifies the allowable dc execution of differential input.

6. Differential input signal voltage specifies the differential voltage |VTR – VCP| required for switching, where VTR is the true input level and VCP is the complementary input level.

 Differential cross-point voltage is expected to track variations of V<sub>DDQ</sub> and is the voltage at which the differential signals must be crossing.



SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                                                 | 2                                                                 | TEST C                                                                                            | ONDITIONS                         | MIN                       | TYP†                | MAX                       | UNIT |
|-----------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------|---------------------|---------------------------|------|
| VIK                         | Input voltage                                                             | All inputs                                                        | V <sub>DDQ</sub> = 2.3 V,                                                                         | lı = –18 mA                       |                           |                     | -1.2                      | V    |
| .,                          |                                                                           |                                                                   | V <sub>DDQ</sub> = min to max                                                                     | k, I <sub>OH</sub> = −1 mA        | V <sub>DDQ</sub> - 0.1    |                     |                           | .,   |
| VOH                         | High-level outpu                                                          | it voltage                                                        | V <sub>DDQ</sub> = 2.3 V,                                                                         | 1.7                               |                           |                     | V                         |      |
|                             |                                                                           | t alta na                                                         | V <sub>DDQ</sub> = min to max                                                                     | k, I <sub>OL</sub> = 1 mA         |                           |                     | 0.1                       | v    |
| V <sub>OL</sub>             | Low-level output voltage                                                  |                                                                   | V <sub>DDQ</sub> = 2.3 V,                                                                         | I <sub>OL</sub> = 12 mA           |                           |                     | 0.6                       | V    |
| ЮН                          | High-level outpu                                                          | ut current                                                        | V <sub>DDQ</sub> = 2.3 V,                                                                         | $V_{O} = 1 V$                     | -18                       | -32                 |                           | mA   |
| IOL                         | Low-level outpu                                                           | t current                                                         | V <sub>DDQ</sub> = 2.3 V,                                                                         | V <sub>O</sub> = 1.2 V            | 26                        | 35                  |                           | mA   |
| VOD                         | Output voltage swing<br>Output differential<br>cross-voltage <sup>‡</sup> |                                                                   | Differential evidentia                                                                            |                                   | 1.1                       |                     | $V_{DDQ} - 0.4$           |      |
| V <sub>OX</sub>             |                                                                           |                                                                   | Differential outputs are terminated with 120 $\Omega$                                             |                                   | V <sub>DDQ</sub> /2 - 0.2 | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 + 0.2 | V    |
| lj                          | Input current                                                             |                                                                   | V <sub>DDQ</sub> = 2.7 V,                                                                         | $V_{I} = 0 V \text{ to } 2.7 V$   |                           |                     | ±10                       | μΑ   |
| I <sub>OZ</sub>             | High-impedance<br>current                                                 | e-state output                                                    | V <sub>DDQ</sub> = 2.7 V,                                                                         | $V_{O} = V_{DDQ}$ or GND          |                           |                     | ±10                       | μA   |
| IDD(PD)                     | Power-down cu<br>V <sub>DDQ</sub> + AV <sub>DD</sub>                      | rrent on                                                          | CLK and $\overline{\text{CLK}} = 0 \text{ N}$<br>$\Sigma$ of I <sub>DD</sub> and AI <sub>DD</sub> | IHz; PWRDWN = Low;                |                           | 100                 | 200                       | μA   |
|                             |                                                                           |                                                                   | Differential outputs<br>are terminated with<br>$120 \Omega / CL = 14 pF$                          |                                   |                           | 150                 | 180                       | _    |
| IDD Dynamic current on VDDQ |                                                                           | Differential outputs are terminated with 120 $\Omega$ / CL = 0 pF | f <sub>O</sub> = 167 MHz                                                                          |                                   | 130                       | 160                 | mA                        |      |
| AIDD                        | Supply current of                                                         | on AV <sub>DD</sub>                                               | f <sub>O</sub> = 167 MHz                                                                          |                                   |                           | 8                   | 10                        | mA   |
| Cl                          | Input capacitant                                                          | ce                                                                | V <sub>DDQ</sub> = 2.5 V                                                                          | $V_{I} = V_{DDQ} \text{ or } GND$ | 2                         | 2.5                 | 3                         | pF   |
| с <sub>о</sub>              | Output capacita                                                           | nce                                                               | 1                                                                                                 | $V_{O} = V_{DDQ}$ or GND          | 2.5                       | 3                   | 3.5                       | pF   |

<sup>†</sup> All typical values are at respective nominal V<sub>DDQ</sub>.

<sup>‡</sup>Differential cross-point voltage is expected to track variation of V<sub>DDQ</sub> and is the voltage at which the differential signals must be crossing.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                  | PARAMETER                                  | MIN | MAX | UNIT |
|------------------|--------------------------------------------|-----|-----|------|
| <sup>f</sup> CLK | Operating clock frequency                  | 60  | 180 | MHz  |
|                  | Input clock duty cycle                     | 40% | 60% |      |
|                  | Stabilization time (PLL mode) <sup>¶</sup> |     | 10  | μs   |
|                  | Stabilization time (Bypass mode) $\S$      |     | 30  | ns   |

§ Recovery time required when the device goes from power-down mode into bypass mode (test mode with AVDD at GND).

Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.



SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002

|                                     | PARAMETER                                    | TES       | T CONDITIONS        | MIN  | ΤΥΡ <sup>†</sup> ΜΑΧ | UNIT |  |
|-------------------------------------|----------------------------------------------|-----------|---------------------|------|----------------------|------|--|
| <sup>t</sup> PLH <sup>‡</sup>       | Low-to-high level propagation delay time     | Test mod  | e/CLK to any output |      | 4.5                  | ns   |  |
| <sup>t</sup> PHL <sup>‡</sup>       | High-to-low level propagation delay time     | Test mod  | e/CLK to any output |      | 4.5                  | ns   |  |
|                                     | litter (neried) See Figure F                 | 66 MHz    |                     | -55  | 55                   | ps   |  |
| <sup>t</sup> jit(per) <sup>§</sup>  | Jitter (period), See Figure 5                | 100/133/2 | 167/180 MHz         | -35  | 35                   | ps   |  |
| •                                   | litter (avale to avale). See Figure 2        | 66 MHz    |                     | -60  | 60                   |      |  |
| <sup>t</sup> jit(cc) <sup>§</sup>   | Jitter (cycle-to-cycle), See Figure 2        | 100/133/2 | 167/180 MHz         | -50  | 50                   | ps   |  |
|                                     |                                              | 66 MHz    |                     | -130 | 130                  |      |  |
| <sup>t</sup> jit(hper) <sup>§</sup> | Half-period jitter, See Figure 6             |           |                     | -90  | 90                   | ps   |  |
|                                     |                                              | 133/167/2 | 180 MHz             | -75  | 75                   |      |  |
| <sup>t</sup> slr(o)                 | Output clock clow rate. See Figure 7         | Load = 12 | 20Ω / 14 pF         | 1    | 2                    | V/ns |  |
|                                     | Output clock slew rate, See Figure 7         | Load = 12 | 20Ω / 4 pF          | 1    | 3                    | V/ns |  |
|                                     |                                              |           | 66 MHz              | -180 | 180                  |      |  |
|                                     |                                              | SSC off   | 100/133 MHz         | -130 | 130                  | 1    |  |
| 8                                   | Dynamic phase offset (this includes jitter), |           | 167/180 MHz         | -90  | 90                   |      |  |
| td(Ø) <sup>§</sup>                  | See Figure 3(b)                              |           | 66 MHz              | -230 | 230                  | ps   |  |
|                                     |                                              | SSC on    | 100/133 MHz         | -170 | 170                  |      |  |
|                                     |                                              |           | 167/180 MHz         | -100 | 100                  |      |  |
| 4                                   | Statia phase offect. See Figure 2(a)         | 66 MHz    |                     | -150 | 150                  | ps   |  |
| <sup>t</sup> (Ø)                    | Static phase offset, See Figure 3(a)         | 100/133/  | 167/180 MHz         | -100 | 100                  |      |  |
| tsk <sub>(0)</sub> ¶                | Output skew, See Figure 4                    |           |                     |      | 50                   | ps   |  |
| tr, tf                              | Output rise and fall times (20% – 80%)       | Load: 120 | 0 Ω/14 pF           | 650  | 900                  | ps   |  |

#### switching characteristics

<sup>†</sup> All typical values are at a respective nominal V<sub>DDQ</sub>. <sup>‡</sup> Refers to transition of noninverting output

§ This parameter is assured by design but can not be 100% production tested. If All differential output pins are terminated with 120  $\Omega$ /14 pF.



SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002



#### PARAMETER MEASUREMENT INFORMATION





 $t_{jit(cc)} = t_{c(n)} - t_{c(n+1)}$ 

Figure 2. Cycle-to-Cycle Jitter



SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002





SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002













#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |      |              | (6)           |                    |              |                |         |
| CDCV855IPW       | NRND   | TSSOP        | PW      | 28   | 50   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCV855-I      |         |
| CDCV855IPWR      | NRND   | TSSOP        | PW      | 28   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCV855-I      |         |
| CDCV855PW        | NRND   | TSSOP        | PW      | 28   | 50   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | CDCV855        |         |
| CDCV855PWR       | NRND   | TSSOP        | PW      | 28   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | CDCV855        |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CDCV855IPWR                 | TSSOP | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| CDCV855PWR                  | TSSOP | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCV855IPWR | TSSOP        | PW              | 28   | 2000 | 356.0       | 356.0      | 35.0        |
| CDCV855PWR  | TSSOP        | PW              | 28   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

### TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CDCV855IPW | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| CDCV855PW  | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



All finited dimensions die in finite cers. Dimensioning e
 B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



# LAND PATTERN DATA



NOTES: All linear dimensions are in millimeters. Α.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.

E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated