

Sample &

Buv



#### ISO7310C, ISO7310FC

SLLSEI8D – JUNE 2014–REVISED APRIL 2015

# ISO7310x Robust EMC, Low Power, Single Channel Digital Isolator

Technical

Documents

### 1 Features

- Signaling Rate: 25 Mbps
- Integrated Noise Filter at the Input
- · Default Output 'High' and 'Low' Options
- Low Power Consumption: Typical I<sub>CC</sub>
  - 1.9 mA at 1 Mbps, 3.8 mA at 25 Mbps (5V Supplies)
  - 1.4 mA at 1 Mbps, 2.6 mA at 25 Mbps (3.3V Supplies)
- Low Propagation Delay: 32 ns Typical (5V Supplies)
- 3.3 V and 5 V Level Translation
- Wide T<sub>A</sub> Range Specified: –40°C to 125°C
- 65 KV/µs Transient Immunity, Typical (5V Supplies)
- Robust Electromagnetic Compatibility (EMC)
  - System-level ESD, EFT, and Surge ImmunityLow Emissions
  - Isolation Barrier Life: > 25 Years
- Operates from 3.3 V and 5 V Supplies
- Operates from 3.3 v and 5 v Supplie
- Narrow Body SOIC-8 Package
- Safety and Regulatory Approvals:
  - 4242  $V_{\text{PK}}$  Isolation per DIN V VDE V 0884-10 and DIN EN 61010-1
  - 3000 V<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 61010-1 End Equipment Standards
  - CQC Certification per GB4943.1-2011

### 2 Applications

- Opto-Coupler Replacement in:
  - Industrial FieldBus
    - ProfiBus
    - ModBus
    - DeviceNet<sup>™</sup> Data Buses
  - Servo Control Interface
  - Motor Control
  - Power Supplies
  - Battery Packs

### 3 Description

Tools &

Software

ISO7310x provide galvanic isolation up to 3000 V<sub>RMS</sub> for 1 minute per UL and 4242 VPK per VDE. These devices have one isolated channel comprised of a logic input and output buffer separated by a silicon dioxide (SiO<sub>2</sub>) insulation barrier. Used in conjunction with isolated power supplies, ISO7310x prevent noise currents on a data bus or other circuit from entering the local ground and interfering with or damaging sensitive circuitry. These devices have integrated noise filters for harsh industrial environment where short noise pulses may be present at the device input pins. ISO7310x have TTL input thresholds and operate from 3 V to 5.5 V supply levels. Through innovative chip design and layout techniques, electromagnetic compatibility of ISO7310x has been significantly enhanced to enable system-level ESD, EFT, Surge and Emissions compliance.

Support &

Community

**...** 

#### Device Information<sup>(1)</sup>

| Borrioo Information |          |                 |  |  |  |  |
|---------------------|----------|-----------------|--|--|--|--|
| PART NUMBER         | PACKAGE  | BODY SIZE (NOM) |  |  |  |  |
| ISO7310C            |          | 4.00mm v 2.01mm |  |  |  |  |
| ISO7310FC           | SOIC (8) | 4,90mm x 3,91mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Schematic



# **Table of Contents**

| 1 | Feat | tures 1                           |
|---|------|-----------------------------------|
| 2 | Арр  | lications1                        |
| 3 | Des  | cription 1                        |
| 4 | Rev  | ision History 2                   |
| 5 | Pin  | Configuration and Functions 4     |
| 6 | Spe  | cifications5                      |
|   | 6.1  | Absolute Maximum Ratings 5        |
|   | 6.2  | ESD Ratings 5                     |
|   | 6.3  | Recommended Operating Conditions5 |
|   | 6.4  | Thermal Information 5             |
|   | 6.5  | Electrical Characteristics 6      |
|   | 6.6  | Switching Characteristics 6       |
|   | 6.7  | Electrical Characteristics7       |
|   | 6.8  | Switching Characteristics 7       |
|   | 6.9  | Typical Characteristics 8         |
| 7 | Para | ameter Measurement Information 10 |
| 8 | Deta | ailed Description 11              |

### **4** Revision History

2

Submit Documentation Feedback

| С | hanges from Revision C (March 2015) to Revision D                                                | Page |
|---|--------------------------------------------------------------------------------------------------|------|
| • | Added "and DINEN 61010-1" to the 4242 V <sub>PK</sub> in the <i>Features</i>                     | 1    |
| • | Deleted "(Approval Pending)" from the CSA Component Acceptance list item in the Features         | 1    |
| • | Deleted IEC from the section title: Insulation and Safety-Related Specifications for D-8 Package | 12   |
| • | Changed the CTI Test Conditions in Insulation and Safety-Related Specifications for D-8 Package  | 12   |
| • | Changed V <sub>ISO</sub> Test Condition in the Insulation Characteristics table                  | 13   |
| • | Changed column CSA in the Regulatory Information table                                           | 13   |

#### Changes from Revision B (September 2014) to Revision C

| • | Changed <i>Features</i> From: Integrated Noise Filter on the Input pin To: Integrated Noise Filter at the Input                                                   |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Added Features - Default Output 'High' and 'Low' Options 1                                                                                                        |
| • | Changed the DIN V VDE 0884-10 To: DIN V VDE V 0884-10 in the Features 1                                                                                           |
| • | Changed Features From: 3 KV <sub>RMS</sub> Isolation To: 3000 V <sub>RMS</sub> Isolation 1                                                                        |
| • | Added "(Approval Pending)" to the CSA Component Acceptance list item in the Features 1                                                                            |
| • | Changed Features From: GB4943.1-2011 CQC Certification To: CQC Certification per GB4943.1-2011 1                                                                  |
| • | Changed the Simplified Schematic: GND1 To: GNDI and GND2 To GNDO 1                                                                                                |
| • | Changed the Handling Ratings to ESD Ratings table and updated guidelines                                                                                          |
| • | Changed the CTI MIN value in Insulation and Safety-Related Specifications for D-8 Package From: >400 V To: 400 V 12                                               |
| • | Added "DT1" to the Minimum internal gap in Insulation and Safety-Related Specifications for D-8 Package                                                           |
| • | Changed the DTI MIN value in <i>Insulation and Safety-Related Specifications for D-8 Package</i> From: 0.014 mm To:<br>13 μM                                      |
| • | Changed the $R_{IO}$ Test Condition in <i>Insulation and Safety-Related Specifications for D-8 Package</i> From: $T_A < 100^{\circ}C$<br>To: $T_A = 25^{\circ}C$  |
| • | Changed the R <sub>IO</sub> Test Condition in <i>Insulation and Safety-Related Specifications for D-8 Package</i> From: $T_A \le max$<br>To: $T_A = 125^{\circ}C$ |
| • | Changed DIN V VDE 0884-10 To: DIN V VDE V 0884-10 in the Insulation Characteristics                                                                               |
| • | Added V <sub>IOSM</sub> to the <i>Insulation Characteristics</i> table                                                                                            |





www.ti.com

#### Page



#### ISO7310C, ISO7310FC SLLSEI8D – JUNE 2014–REVISED APRIL 2015

| • | Changed R <sub>S</sub> Test Conditions in <i>Insulation Characteristics</i> From: T <sub>S</sub> To: T <sub>S</sub> = 150°C                                                    | 13 |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed the <i>Regulatory Information</i> table, VDE Certified From: DIN V VDE 0884-10 To: DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 and DIN EN 61010-1 (VDE 0411-1):2011-07 | 13 |
| • | Changed the Regulatory Information table, deleted (Approval Pending) statement                                                                                                 | 13 |
| • | Changed the Regulatory Information table, CQC Certified number From: CQC14001109540 To: CQC15001121656                                                                         | 13 |
| • | Changed title From: " IEC Safety Limiting Values" To: Safety Limiting Values                                                                                                   | 14 |
| • | Changed Table 2 Header information to include device number for the OUT column. Added Note 3                                                                                   | 15 |
| • | Changed Figure 14 to include a diode at V <sub>CC1</sub> on the Input circuit                                                                                                  | 15 |
| • | Changed Figure 15                                                                                                                                                              | 16 |
| • | Added Figure 16                                                                                                                                                                | 17 |

#### Changes from Revision A (July 2014) to Revision B

#### Page

Page

| • | Added device ISO7310FC                                                                                                            | 1    |
|---|-----------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed Feature From: 4242 $V_{PK}$ Isolation per DIN EN 60747-5-5 (VDE 0884-5) To: 4242 $V_{PK}$ Isolation per DIN V VDE 0884-10 | 1    |
| • | Deleted "All Agencies Approvals Planned" from the Features Safety and Regulatory Approvals:                                       | 1    |
| • | Replaced Figure 10                                                                                                                | . 10 |
| • | Changed DIN EN 60747-5-5 To: DIN V VDE 0884-10 in the Insulation Characteristics                                                  | . 13 |
| • | Changed DIN EN 60747-5-5 (VDE 0884-5) To: DIN V VDE 0884-10 in the Regulatory Information table                                   | . 13 |
| • | Added a NOTE in the Application Information section                                                                               | . 16 |
|   |                                                                                                                                   |      |

#### Changes from Original (March 2014) to Revision A

| • | Changed from a 1 page Product Preview to the full data sheet         | 1 |
|---|----------------------------------------------------------------------|---|
| • | Added Features - GB4943.1-2011 CQC Certification                     | 1 |
| • | Changed the Description to include: "Through innovative chip design" | 1 |
| • | Changed the Simplified Schematic                                     | 1 |

Texas Instruments

www.ti.com

# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN              |        | 1/0 | DESCRIPTION                            |  |
|------------------|--------|-----|----------------------------------------|--|
| NAME             | NUMBER | I/O | DESCRIPTION                            |  |
| V <sub>CC1</sub> | 1, 3   | -   | Power supply, V <sub>CC1</sub>         |  |
| IN               | 2      | I   | Input                                  |  |
| GND1             | 4      | -   | Ground connection for V <sub>CC1</sub> |  |
| GND2             | 5, 7   | _   | Ground connection for V <sub>CC2</sub> |  |
| OUT              | 6      | 0   | Output                                 |  |
| V <sub>CC2</sub> | 8      | _   | Power supply, V <sub>CC2</sub>         |  |

Copyright © 2014–2015, Texas Instruments Incorporated



#### ISO7310C, ISO7310FC SLLSEI8D – JUNE 2014–REVISED APRIL 2015

### 6 Specifications

### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

|                               |                                     | MI | N MAX                                  | UNIT |
|-------------------------------|-------------------------------------|----|----------------------------------------|------|
| Supply voltage <sup>(2)</sup> | V <sub>CC1</sub> , V <sub>CC2</sub> | -0 | .5 6                                   | V    |
| Voltage (2)                   | IN, OUT                             | -0 | .5 V <sub>CC</sub> +0.5 <sup>(3)</sup> | V    |
| Output current                | Ι <sub>Ο</sub>                      |    | ±15                                    | mA   |
| Junction temperature          | TJ                                  |    | 150                                    | °C   |
| Storage temperature           | T <sub>stg</sub>                    | -6 | 5 150                                  | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal and are peak voltage values.

(3) Maximum voltage must not exceed 6 V.

### 6.2 ESD Ratings

|     |               |                                                                                | MAX   | UNIT |
|-----|---------------|--------------------------------------------------------------------------------|-------|------|
| ,   | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V    |
| ESD | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                               |                           | MIN | TYP | MAX | UNIT |
|-------------------------------|---------------------------|-----|-----|-----|------|
| $V_{CC1}, V_{CC2}$            | Supply voltage            | 3   |     | 5.5 | V    |
| I <sub>OH</sub>               | High-level output current | -4  |     |     | mA   |
| I <sub>OL</sub>               | Low-level output current  |     |     | 4   | mA   |
| V <sub>IH</sub>               | High-level input voltage  | 2   |     | 5.5 | V    |
| V <sub>IL</sub>               | Low-level input voltage   | 0   |     | 0.8 | V    |
| t <sub>ui</sub>               | Input pulse duration      | 40  |     |     | ns   |
| 1 / t <sub>ui</sub>           | Signaling rate            | 0   |     | 25  | Mbps |
| T <sub>J</sub> <sup>(1)</sup> | Junction temperature      |     |     | 136 | °C   |
| T <sub>A</sub>                | Ambient temperature       | -40 | 25  | 125 | °C   |

(1) To maintain the recommended operating conditions for T<sub>J</sub>, see the *Thermal Information* table.

### 6.4 Thermal Information

|                     | THERMAL MET                                  |                                                                                                                                                         | D PACKAGE |      |
|---------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|
|                     |                                              |                                                                                                                                                         | (8) PINS  | UNIT |
| $R_{\theta J A}$    | Junction-to-ambient thermal resistance       |                                                                                                                                                         | 119.9     |      |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    |                                                                                                                                                         | 65.2      |      |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         |                                                                                                                                                         | 61.3      | °C/W |
| Ψ <sub>JT</sub>     | Junction-to-top characterization parameter   |                                                                                                                                                         | 19.3      | C/VV |
| $\Psi_{JB}$         | Junction-to-board characterization parameter |                                                                                                                                                         | 60.7      |      |
| $R_{\theta JCbot}$  | Junction-to-case (bottom) thermal resistance |                                                                                                                                                         | N/A       |      |
| PD                  | Maximum power dissipation                    |                                                                                                                                                         | 34        |      |
| P <sub>D1</sub>     | Power dissipation by Side-1                  | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, \text{ T}_{J} = 150^{\circ}\text{C}, \text{ C}_{L} = 15 \text{ pF},$<br>Input a 12.5 MHz 50% duty-cycle square wave | 7.9       | mW   |
| P <sub>D2</sub>     | Power dissipation by Side-2                  |                                                                                                                                                         | 26.1      |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### ISO7310C, ISO7310FC

SLLSEI8D – JUNE 2014 – REVISED APRIL 2015

www.ti.com

RUMENTS

KAS

### 6.5 Electrical Characteristics

 $V_{CC1}$  and  $V_{CC2}$  at 5 V ± 10% (over recommended operating conditions unless otherwise noted)

|                     | PARAMETER                                  |                                         | TEST CONDITIONS                              | MIN                    | TYP | MAX | UNIT  |
|---------------------|--------------------------------------------|-----------------------------------------|----------------------------------------------|------------------------|-----|-----|-------|
|                     |                                            | I <sub>OH</sub> = -4 mA; se             | e Figure 9                                   | V <sub>CC2</sub> – 0.5 | 4.7 |     | N     |
| V <sub>OH</sub>     | High-level output voltage                  | I <sub>OH</sub> = -20 μA; se            | ee Figure 9                                  | V <sub>CC2</sub> - 0.1 | 5   |     | V     |
| .,                  | I <sub>OL</sub> = 4 mA; see Figure 9       |                                         | I <sub>OL</sub> = 4 mA; see Figure 9         |                        | 0.2 | 0.4 |       |
| V <sub>OL</sub>     | Low-level output voltage                   | I <sub>OL</sub> = 20 μA; see            | e Figure 9                                   |                        | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis         |                                         |                                              |                        | 480 |     | mV    |
| I <sub>IH</sub>     | High-level input current                   | $IN = V_{CC}$                           |                                              |                        |     | 10  | μA    |
| IIL                 | Low-level input current                    | IN = 0 V                                |                                              | -10                    |     |     | μA    |
| CMTI                | Common-mode transient immunity             | $V_I = V_{CC} \text{ or } 0 \text{ V};$ | see Figure 11.                               | 25                     | 65  |     | kV/µs |
| SUPPL               | Y CURRENT (All inputs switching with       | square wave clock                       | signal for dynamic I <sub>CC</sub> measureme | ent)                   |     |     |       |
| I <sub>CC1</sub>    |                                            |                                         | DC Input: $V_I = V_{CC}$ or 0 V,             |                        | 0.3 | 0.6 |       |
| I <sub>CC2</sub>    | -                                          | DC to 1 Mbps                            | AC Input: $C_L = 15pF$                       |                        | 1.6 | 2.4 |       |
| I <sub>CC1</sub>    |                                            | 10.14                                   | 0                                            |                        | 0.5 | 1   |       |
| I <sub>CC2</sub>    | Supply current for $V_{CC1}$ and $V_{CC2}$ | 10 Mbps                                 | $C_L = 15 pF$                                |                        | 2.2 | 3.2 | mA    |
| I <sub>CC1</sub>    | 1                                          |                                         |                                              |                        | 0.8 | 1.3 |       |
| I <sub>CC2</sub>    |                                            | 25 Mbps                                 | C <sub>L</sub> = 15pF                        |                        | 3   | 4.2 |       |

### 6.6 Switching Characteristics

 $V_{CC1}$  and  $V_{CC2}$  at 5 V ± 10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      | See Figure 0    | 20  | 32  | 58  | ns   |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> – t <sub>PLH</sub> | See Figure 9    |     |     | 4   | ns   |
| t <sub>sk(pp)</sub> <sup>(2)</sup>  | Part-to-part skew time                                      |                 |     |     | 24  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                     | See Figure 0    |     | 2.5 |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                                     | See Figure 9    |     | 2   |     | ns   |
| t <sub>fs</sub>                     | Fail-safe output delay time from input power loss           | See Figure 10   |     | 7.5 |     | μs   |

(1) Also known as pulse skew.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

6

Copyright © 2014–2015, Texas Instruments Incorporated

### 6.7 Electrical Characteristics

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V ± 10% (over recommended operating conditions unless otherwise noted)

|                     | PARAMETER                                  |                                       | TEST CONDITIONS                                | MIN                    | TYP | MAX | UNIT  |
|---------------------|--------------------------------------------|---------------------------------------|------------------------------------------------|------------------------|-----|-----|-------|
|                     |                                            | $I_{OH} = -4 \text{ mA}; \text{ see}$ | Figure 9                                       | V <sub>CC2</sub> – 0.5 | 3   |     | V     |
| V <sub>OH</sub>     | High-level output voltage                  | I <sub>OH</sub> = -20 μA; see         | e Figure 9                                     | V <sub>CC2</sub> – 0.1 | 3.3 |     | v     |
| .,                  |                                            | I <sub>OL</sub> = 4 mA; see F         | Figure 9                                       |                        | 0.2 | 0.4 |       |
| V <sub>OL</sub>     | Low-level output voltage                   | I <sub>OL</sub> = 20 μA; see          | Figure 9                                       |                        | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis         |                                       |                                                |                        | 450 |     | mV    |
| IIH                 | High-level input current                   | $IN = V_{CC}$                         |                                                |                        |     | 10  | μA    |
| IIL                 | Low-level input curre                      | IN = 0 V                              |                                                | -10                    |     |     | μA    |
| CMTI                | Common-mode transient immunity             | $V_I = V_{CC}$ or 0 V; s              | ee Figure 11                                   | 25                     | 50  |     | kV/µs |
| SUPPL               | Y CURRENT (All inputs switching with       | square wave cloc                      | k signal for dynamic I <sub>CC</sub> measureme | nt)                    |     |     |       |
| I <sub>CC1</sub>    |                                            | DO to 4 Milars                        | DC Input: $V_I = V_{CC}$ or 0 V,               |                        | 0.2 | 0.4 |       |
| I <sub>CC2</sub>    | -                                          | DC to 1 Mbps                          | AC Input: $C_L = 15pF$                         |                        | 1.2 | 1.8 |       |
| I <sub>CC1</sub>    |                                            | 10 Mb                                 | 0 45-5                                         |                        | 0.3 | 0.5 |       |
| I <sub>CC2</sub>    | Supply current for $V_{CC1}$ and $V_{CC2}$ | 10 Mbps                               | $C_L = 15 pF$                                  |                        | 1.6 | 2.2 | mA    |
| I <sub>CC1</sub>    |                                            | 05.14                                 | 0.45.5                                         |                        | 0.5 | 0.8 |       |
| I <sub>CC2</sub>    | -                                          | 25 Mbps                               | C <sub>L</sub> = 15pF                          |                        | 2.1 | 3   |       |

### 6.8 Switching Characteristics

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V ± 10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      | See Figure 0    | 22  | 36  | 67  | ns   |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 9    |     |     | 3.5 | ns   |
| t <sub>sk(pp)</sub> <sup>(2)</sup>  | Part-to-part skew time                                      |                 |     |     | 28  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                     | See Figure 9    |     | 3.2 |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                                     | See Figure 9    |     | 2.7 |     | ns   |
| t <sub>fs</sub>                     | Fail-safe output delay time from input power loss           | See Figure 10   |     | 7.4 |     | μs   |

(1) Also known as pulse skew.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

ISO7310C, ISO7310FC SLLSEI8D – JUNE 2014 – REVISED APRIL 2015



www.ti.com

### 6.9 Typical Characteristics





### **Typical Characteristics (continued)**





### 7 Parameter Measurement Information



- (1) The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq 3$  ns,  $t_f \leq 3$  ns,  $Z_O = 50 \ \Omega$ . At the input, a 50- $\Omega$  resistor is required to terminate the Input Generator signal. It is not needed in actual application.
- (2)  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 9. Switching Characteristic Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 10. Fail-Safe Output Delay-Time Test Circuit and Voltage Waveforms



(1)  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 11. Common-Mode Transient Immunity Test Circuit



#### Detailed Description 8

#### Overview 8.1

The isolator in Figure 12 is based on a capacitive isolation barrier technique. The I/O channel of the device

consists of two internal data channels, a high-frequency (HF) channel with a bandwidth from 100 kbps up to 25 Mbps, and a low-frequency (LF) channel covering the range from 100 kbps down to DC.

In principle, a single-ended input signal entering the HF channel is split into a differential signal via the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transient pulses, which then are converted into CMOS levels by a comparator. The transient pulses at the input of the comparator can be either above or below the common mode voltage VREF depending on whether the input bit transitioned from 0 to 1 or 1 to 0. The comparator threshold is adjusted based on the expected bit transition. A decision logic (DCL) at the output of the HF channel comparator measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high-frequency to the low-frequency channel.

### 8.2 Functional Block Diagram



Figure 12. Conceptual Block Diagram of a Digital Capacitive Isolator

Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer.

TEXAS INSTRUMENTS

www.ti.com

#### 8.3 Feature Description

| PRODUCT   | RATED ISOLATION                                             | MAX DATA RATE | DEFAULT OUTPUT |
|-----------|-------------------------------------------------------------|---------------|----------------|
| ISO7310C  | 2000 V (4242 V <sup>(1)</sup>                               | 25 Mbps       | High           |
| ISO7310FC | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> <sup>(1)</sup> | 20 Mbps       | Low            |

(1) See the Regulatory Information section for detailed Isolation Ratings

#### 8.3.1 High Voltage Feature Description

#### 8.3.1.1 Insulation and Safety-Related Specifications for D-8 Package

over recommended operating conditions (unless otherwise noted)

| PARAMETER       |                                                       | TEST CONDITIONS                                                                  | MIN | TYP               | MAX | UNIT |
|-----------------|-------------------------------------------------------|----------------------------------------------------------------------------------|-----|-------------------|-----|------|
| L(I01)          | Minimum air gap (clearance)                           | Shortest terminal-to-terminal distance through air                               | 4   |                   |     | mm   |
| L(102)          | Minimum external tracking<br>(creepage)               | Shortest terminal-to-terminal distance across the package surface                | 4   |                   |     | mm   |
| СТІ             | Tracking resistance (comparative tracking index)      | DIN EN 60112 (VDE 0303-11); IEC 60112                                            | 400 |                   |     | V    |
| DTI             | Minimum internal gap (internal clearance)             | Distance through the insulation                                                  | 13  |                   |     | μm   |
| <b>D</b>        | Isolation resistance, input to                        | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                   |     | >10 <sup>12</sup> |     | Ω    |
| R <sub>IO</sub> | output <sup>(1)</sup>                                 | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$  |     | >10 <sup>11</sup> |     | Ω    |
| C <sub>IO</sub> | Isolation capacitance, input to output <sup>(1)</sup> | $V_{IO} = 0.4 \sin (2\pi ft), f = 1 MHz$                                         |     | 0.5               |     | pF   |
| CI              | Input capacitance <sup>(2)</sup>                      | $V_{I} = V_{CC}/2 + 0.4 \sin (2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ |     | 1.6               |     | pF   |

(1) All pins on each side of the barrier tied together creating a two-terminal device.

(2) Measured from input pin to ground.

#### NOTE

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.

Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.



### 8.3.1.2 Insulation Characteristics

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER <sup>(1)</sup>                                   | TEST CONDITIONS                                                                                                                                                                                           | SPECIFICATION    | UNIT             |
|-------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|
| V <sub>IOWM</sub> | Maximum isolation working voltage                          |                                                                                                                                                                                                           | 400              | V <sub>RMS</sub> |
| V <sub>IORM</sub> | Maximum repetitive peak voltage per<br>DIN V VDE V 0884-10 |                                                                                                                                                                                                           | 566              | V <sub>PK</sub>  |
| V <sub>PR</sub>   |                                                            | After Input/Output safety test subgroup 2/3,<br>$V_{PR} = V_{IORM} x 1.2, t = 10 s,$<br>Partial discharge < 5 pC                                                                                          | 680              |                  |
|                   | Input-to-output test voltage per<br>DIN V VDE V 0884-10    |                                                                                                                                                                                                           |                  | V <sub>PK</sub>  |
|                   |                                                            | Method b1,<br>$V_{PR} = V_{IORM} \times 1.875$ , t = 1 s (100% Production test)<br>Partial discharge < 5 pC                                                                                               | 1062             |                  |
| V <sub>IOTM</sub> | Maximum transient overvoltage per<br>DIN V VDE V 0884-10   | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 sec (qualification)<br>t= 1 sec (100% production)                                                                                                         | 4242             | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage per<br>DIN V VDE V 0884-10 | Test method per IEC 60065, 1.2/50 $\mu$ s waveform, V <sub>TEST</sub> = 1.3 x V <sub>IOSM</sub> = 7800 V <sub>PK</sub> (qualification)                                                                    | 6000             | V <sub>PK</sub>  |
| V <sub>ISO</sub>  | Withstand isolation voltage per UL 1577                    | $ \begin{array}{l} V_{TEST} = V_{ISO} = 3000 \; V_{RMS}, \; t = 60 \; sec \\ (qualification); \\ V_{TEST} = 1.2 \; x \; V_{ISO} = 3600 \; V_{RMS}, \; t = 1 \; sec \; (100\% \\ production) \end{array} $ | 3000             | V <sub>RMS</sub> |
| R <sub>S</sub>    | Insulation resistance                                      | $V_{IO} = 500 \text{ V at } T_{S} = 150^{\circ}\text{C}$                                                                                                                                                  | >10 <sup>9</sup> | Ω                |
|                   | Pollution degree                                           |                                                                                                                                                                                                           | 2                |                  |

(1) Climatic Classification 40/125/21

#### Table 1. IEC 60664-1 Ratings Table

| PARAMETER                   | TEST CONDITIONS                            | SPECIFICATION |
|-----------------------------|--------------------------------------------|---------------|
| Basic isolation group       | Material group                             | II            |
| Installation alongification | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I–IV          |
| Installation classification | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I–III         |

#### 8.3.1.3 Regulatory Information

| VDE                                                                                                                                                                              | CSA                                                                                                                                                                                                                                                                                                                                                               | UL                                                           | CQC                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Certified according to DIN V VDE<br>V 0884-10 (VDE V 0884-<br>10):2006-12 and DIN EN 61010-<br>1 (VDE 0411-1):2011-07                                                            | Approved under CSA<br>Component Acceptance Notice<br>5A, IEC 60950-1, and IEC<br>61010-1                                                                                                                                                                                                                                                                          | Recognized under UL 1577<br>Component Recognition<br>Program | Certified according to GB4943.1-<br>2011                                                                  |
| Basic Insulation<br>Maximum Transient Overvoltage,<br>4242 $V_{PK}$ ;<br>Maximum Surge Isolation<br>Voltage, 6000 $V_{PK}$ ;<br>Maximum Repetitive Peak<br>Voltage, 566 $V_{PK}$ | $\begin{array}{c} 400 \; V_{RMS} \; Basic \; Insulation \; and \\ 200 \; V_{RMS} \; Reinforced \; Insulation \\ working \; voltage \; per \; CSA \\ 60950-1-07+A1+A2 \; and \; IEC \\ 60950-1 \; 2nd \; Ed.+A1+A2; \\ 300 \; V_{RMS} \; Basic \; Insulation \\ working \; voltage \; per \; CSA \\ 61010-1-12 \; and \; IEC \; 61010-1 \\ 3rd \; Ed. \end{array}$ | Single protection, 3000 $V_{RMS}$ <sup>(1)</sup>             | Basic Insulation, Altitude ≤ 5000 m,<br>Tropical Climate, 250 V <sub>RMS</sub><br>maximum working voltage |
| Certificate number: 40016131                                                                                                                                                     | Master contract number: 220991                                                                                                                                                                                                                                                                                                                                    | File number: E181974                                         | Certificate number:<br>CQC15001121656                                                                     |

(1) Production tested  $\ge$  3600 V<sub>RMS</sub> for 1 second in accordance with UL 1577.

Copyright © 2014–2015, Texas Instruments Incorporated

### ISO7310C, ISO7310FC

SLLSEI8D – JUNE 2014 – REVISED APRIL 2015



#### 8.3.1.4 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

| PARAMETER |                                 | TEST CONDITIONS                                                                                      | MIN | TYP | MAX | UNIT |
|-----------|---------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| 1         | Safety input, output, or supply | $R_{\theta JA} = 119.9 \text{ °C/W}, V_I = 5.5 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}$ |     |     | 190 | m ^  |
| IS        | current                         | $R_{\theta JA} = 119.9 \text{ °C/W}, V_I = 3.6 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}$ |     |     | 290 | mA   |
| Τs        | Maximum case temperature        |                                                                                                      |     |     | 150 | °C   |

The safety-limiting constraint is the absolute-maximum junction temperature specified in the *Absolut Maximun Ratings* table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a High-K Test Board for Leaded Surface-Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 13.  $\theta_{JC}$  Thermal Derating Curve per DIN V VDE 0884-10



### 8.4 Device Functional Modes

| V                | V                | IN   | OUT              |                  |  |  |
|------------------|------------------|------|------------------|------------------|--|--|
| V <sub>CC1</sub> | V <sub>CC2</sub> | IN   | ISO7310C         | ISO7310FC        |  |  |
|                  |                  | Н    | Н                | Н                |  |  |
| PU               | PU               | L    | L                | L                |  |  |
|                  |                  | Open | H <sup>(2)</sup> | L <sup>(3)</sup> |  |  |
| PD               | PU               | Х    | H <sup>(2)</sup> | L <sup>(3)</sup> |  |  |
| Х                | PD               | Х    | Undetermined     | Undetermined     |  |  |

### Table 2. Function Table<sup>(1)</sup>

PU = Powered up ( $V_{CC} \ge 3 V$ ); PD = Powered down ( $V_{CC} \le 2.1 V$ ); X = Irrelevant; H = High level; L = Low level In fail-safe condition, output defaults to high level (1)

(2)

(3) In fail-safe condition, output defaults to low level

#### 8.4.1 Device I/O Schematics



Figure 14. Device I/O Schematics



### **9** Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

ISO7310x use single-ended TTL-logic switching technology. The supply voltage range is from 3 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, it is important to keep in mind that due to the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (i.e.  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

### 9.2 Typical Application

ISO7310 can be used with Texas Instruments' microcontroller, CAN transceiver, transformer driver, and lowdropout voltage regulator to create an Isolated CAN Interface as shown in Figure 15.



(1) Multiple pins and capacitors omitted for clarity purpose.

Figure 15. Isolated CAN Interface



### **Typical Application (continued)**

### 9.2.1 Design Requirements

#### 9.2.1.1 Typical Supply Current Equations

At  $V_{CC1} = V_{CC2} = 5 V$ 

- $I_{CC1} = 0.30517 + (0.01983 \text{ x f})$
- $I_{CC2} = 1.40021 + (0.02879 \text{ x f}) + (0.0021 \text{ x f x } C_L)$

At  $V_{CC1} = V_{CC2} = 3.3 \text{ V}$ 

- $I_{CC1} = 0.18133 + (0.01166 \text{ x f})$
- $I_{CC2} = 1.053 + (0.01607 \text{ x f}) + (0.001488 \text{ x f x } C_L)$

 $I_{CC1}$  and  $I_{CC2}$  are typical supply currents measured in mA, f is data rate measured in Mbps, C<sub>L</sub> is the capacitive load measured in pF.

#### 9.2.2 Detailed Design Procedure

Unlike optocouplers, which need external components to improve performance, provide bias, or limit current, ISO7310x only need two external bypass capacitors to operate.



Figure 16. Typical ISO7310 Circuit Hook-up

### 9.2.2.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO7310x incorporate many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

### **Typical Application (continued)**

#### 9.2.3 Application Performance Curves

Typical eye diagrams of ISO7310x below indicate very low jitter and wide open eye at the maximum data rate of 25 Mbps.



### **10 Power Supply Recommendations**

To ensure reliable operation at all data rates and supply voltages, a 0.1  $\mu$ F bypass capacitor is recommended at input and output supply pins (V<sub>CC1</sub> & V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 datasheet (SLLSEA0).

Copyright © 2014–2015, Texas Instruments Incorporated



### 11 Layout

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 epoxy-glass as PCB material. FR-4 (Flame Retardant 4) meets the requirements of Underwriters Laboratories UL94-V0, and is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and its self-extinguishing flammability-characteristics.

### 11.2 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 19). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power / ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, see Application Note SLLA284, Digital Isolator Design Guide.

### 11.3 Layout Example



Figure 19. Recommended Layer Stack

### **12 Device and Documentation Support**

### 12.1 Trademarks

DeviceNet is a trademark of Texas Instruments.

### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

Isolation Glossary, SLLA353

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# D0008B



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SOIC



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15], per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MS-012, variation AA.



# D0008B

# **EXAMPLE BOARD LAYOUT**

SOIC - 1.75 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008B

# **EXAMPLE STENCIL DESIGN**

SOIC - 1.75 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)           |              | g                  |      | ,              | (2)             | (6)                           | (3)                 |              | (4/5)                   |         |
| ISO7310CD        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 7310C                   | Samples |
| ISO7310CDR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 7310C                   | Samples |
| ISO7310FCD       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 7310FC                  | Samples |
| ISO7310FCDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 7310FC                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *Al | dimensions are nominal |      |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----|------------------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Γ   | Device                 | •    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|     | ISO7310CDR             | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|     | ISO7310FCDR            | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7310CDR  | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| ISO7310FCDR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

### TEXAS INSTRUMENTS

www.ti.com

5-Dec-2023

### TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO7310CD  | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| ISO7310FCD | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated