LF356-MIL JFET Input Operational Amplifier

1 Features

- Advantages
  - Replace Expensive Hybrid and Module FET Op Amps
  - Rugged JFETs Allow Blow-Out Free Handling Compared With MOSFET Input Devices
  - Excellent for Low Noise Applications Using Either High or Low Source Impedance—Very Low 1/f Corner
  - Offset Adjust Does Not Degrade Drift or Common-Mode Rejection as in Most Monolithic Amplifiers
  - New Output Stage Allows Use of Large Capacitive Loads (5,000 pF) Without Stability Problems
  - Internal Compensation and Large Differential Input Voltage Capability

- Common Features
  - Low Input Bias Current: 30 pA
  - Low Input Offset Current: 3 pA
  - High Input Impedance: $10^{12}$ Ω
  - Low Input Noise Current: 0.01 pA/√Hz
  - High Common-Mode Rejection Ratio: 100 dB
  - Large DC Voltage Gain: 106 dB

- Uncommon Features
  - Extremely Fast Settling Time to 0.01%: 1.5 μs
  - Fast Slew Rate: 12 V/μs
  - Wide Gain Bandwidth: 5 MHz
  - Low Input Noise Voltage: 12 nV/√Hz

2 Applications

- Precision High-Speed Integrators
- Fast D/A and A/D Converters
- High Impedance Buffers
- Wideband, Low Noise, Low Drift Amplifiers
- Logarithmic Amplifiers
- Photocell Amplifiers
- Sample and Hold Circuits

3 Description

The LF356-MIL device are the first monolithic JFET input operational amplifiers to incorporate well-matched, high-voltage JFETs on the same chip with standard bipolar transistors (BI-FET™ Technology). These amplifiers feature low input bias and offset currents/low offset voltage and offset voltage drift, coupled with offset adjust, which does not degrade drift or common-mode rejection. The devices are also designed for high slew rate, wide bandwidth, extremely fast settling time, low voltage and current noise and a low 1/f noise corner.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LF356-MIL</td>
<td>SOIC (8)</td>
<td>4.90 mm × 3.91 mm</td>
</tr>
<tr>
<td></td>
<td>TO-CAN (8)</td>
<td>9.08 mm × 9.08 mm</td>
</tr>
<tr>
<td></td>
<td>PDIP (8)</td>
<td>9.81 mm × 6.35 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Simplified Schematic

3 pF in LF357 series
Table of Contents

1 Features ................................................................. 1
2 Applications ......................................................... 1
3 Description ............................................................ 1
4 Revision History ...................................................... 2
5 Pin Configuration and Functions ............................... 3
6 Specifications ......................................................... 3
   6.1 Absolute Maximum Ratings ................................. 3
   6.2 ESD Ratings .......................................................... 4
   6.3 Recommended Operating Conditions ....................... 4
   6.4 Thermal Information ............................................. 4
   6.5 AC Electrical Characteristics, $T_A = T_J = 25^\circ C, V_S = \pm 15 V$ .............................................. 4
   6.6 DC Electrical Characteristics, $T_A = T_J = 25^\circ C, V_S = \pm 15 V$ .............................................. 4
   6.7 DC Electrical Characteristics ................................. 5
   6.8 Power Dissipation Ratings ....................................... 5
   6.9 Typical Characteristics ........................................... 6
7 Detailed Description .................................................. 10
   7.1 Overview ............................................................... 10
   7.2 Functional Block Diagram ..................................... 11
   7.3 Feature Description ................................................ 12
   7.4 Device Functional Modes ....................................... 12
8 Application and Implementation ............................... 13
   8.1 Application Information .......................................... 13
   8.2 Typical Application ................................................. 14
   8.3 System Examples .................................................. 15
9 Power Supply Recommendations ............................... 22
10 Layout .................................................................. 22
   10.1 Layout Guidelines ................................................ 22
   10.2 Layout Example .................................................... 23
11 Device and Documentation Support ......................... 24
   11.1 Receiving Notification of Documentation Updates ........ 24
   11.2 Community Resources ........................................... 24
   11.3 Trademarks ........................................................... 24
   11.4 Electrostatic Discharge Caution ............................... 24
   11.5 Glossary .............................................................. 24
12 Mechanical, Packaging, and Orderable Information ....... 24

4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

<table>
<thead>
<tr>
<th>DATE</th>
<th>REVISION</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>June 2017</td>
<td>*</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
5 Pin Configuration and Functions

![Pin Configuration Diagram]

### Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>NO.</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>BALANCE</td>
<td>1, 5</td>
<td>I</td>
<td>Balance for input offset voltage</td>
</tr>
<tr>
<td>+INPUT</td>
<td>3</td>
<td>I</td>
<td>Noninverting input</td>
</tr>
<tr>
<td>−INPUT</td>
<td>2</td>
<td>I</td>
<td>Inverting input</td>
</tr>
<tr>
<td>NC</td>
<td>8</td>
<td>—</td>
<td>No connection</td>
</tr>
<tr>
<td>OUTPUT</td>
<td>6</td>
<td>O</td>
<td>Output</td>
</tr>
<tr>
<td>V+</td>
<td>7</td>
<td>—</td>
<td>Positive power supply</td>
</tr>
<tr>
<td>V−</td>
<td>4</td>
<td>—</td>
<td>Negative power supply</td>
</tr>
</tbody>
</table>

6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)(3)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>±18</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Differential input voltage</td>
<td>±30</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input voltage(4)</td>
<td>±16</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Output short circuit duration</td>
<td>Continuous</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>$T_{J\text{MAX}}$</td>
<td>LMC package</td>
<td>115 °C</td>
<td></td>
</tr>
<tr>
<td></td>
<td>P package</td>
<td>100 °C</td>
<td></td>
</tr>
<tr>
<td></td>
<td>D package</td>
<td>100 °C</td>
<td></td>
</tr>
<tr>
<td>Soldering information (lead temp.)</td>
<td>TO-99 package</td>
<td>Soldering (10 sec.)</td>
<td>300 °C</td>
</tr>
<tr>
<td></td>
<td>PDIP package</td>
<td>Soldering (10 sec.)</td>
<td>260 °C</td>
</tr>
<tr>
<td></td>
<td>SOIC package</td>
<td>Vapor phase (60 sec.)</td>
<td>215 °C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Infrared (15 sec.)</td>
<td>220 °C</td>
</tr>
<tr>
<td>Storage temperature, $T_{\text{stg}}$</td>
<td>−65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $P_D = (T_{J\text{MAX}} - T_A) / \theta_{JA}$ or the 25°C $P_{d\text{MAX}}$, whichever is less.

(3) If Military/Aerospace specified devices are required, contact the TI Sales Office/Distributors for availability and specifications.

(4) Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.
6.2 ESD Ratings

<table>
<thead>
<tr>
<th>V_{(ESD)}</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Electrostatic discharge</td>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001</td>
<td>±1000 V</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.  
(2) 100 pF discharged through 1.5-kΩ resistor.

6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage, V_S</td>
<td></td>
<td>±15</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>T_A</td>
<td>0</td>
<td>T_A</td>
<td>70</td>
<td>°C</td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>LF356-MIL</th>
</tr>
</thead>
<tbody>
<tr>
<td>D (SOIC)</td>
<td>P (PDIP)</td>
</tr>
<tr>
<td>8 PINS</td>
<td>8 PINS</td>
</tr>
<tr>
<td>R_{JUA} Junction-to-ambient thermal resistance</td>
<td>112.5</td>
</tr>
<tr>
<td>R_{JUC(top)} Junction-to-case (top) thermal resistance</td>
<td>58.8</td>
</tr>
<tr>
<td>R_{JUB} Junction-to-board thermal resistance</td>
<td>52.8</td>
</tr>
<tr>
<td>V_{JT} Junction-to-top characterization parameter</td>
<td>12.8</td>
</tr>
<tr>
<td>V_{JB} Junction-to-board characterization parameter</td>
<td>52.3</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

6.5 AC Electrical Characteristics, T_A = T_J = 25°C, V_S = ±15 V

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>SR</td>
<td>Slew Rate</td>
<td>A_V = 1</td>
<td>12</td>
<td>V/μs</td>
<td></td>
</tr>
<tr>
<td>GBW Gain Bandwidth Product</td>
<td>5</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t_s</td>
<td>Setting Time to 0.01%</td>
<td>1.5</td>
<td>μs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>e_n</td>
<td>Equivalent Input Noise Voltage</td>
<td>R_S = 100 Ω</td>
<td>f = 100 Hz</td>
<td>15</td>
<td>nV/√Hz</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>f = 1000 Hz</td>
<td>12</td>
<td>nV/√Hz</td>
</tr>
<tr>
<td>I_n</td>
<td>Equivalent Input Current Noise</td>
<td>f = 100 Hz</td>
<td>0.01</td>
<td>pA/√Hz</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>f = 1000 Hz</td>
<td>0.01</td>
<td>pA/√Hz</td>
<td></td>
</tr>
<tr>
<td>C_IN</td>
<td>Input Capacitance</td>
<td>3</td>
<td>pF</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Settling time is defined here, for a unity gain inverter connection using 2-kΩ resistors for the LF15x. It is the time required for the error voltage (the voltage at the inverting input pin on the amplifier) to settle to within 0.01% of its final value from the time a 10-V step input is applied to the inverter. For the LF357, A_V = -5, the feedback resistor from output to input is 2 kΩ and the output step is 10 V (See Settling Time Test Circuit).

6.6 DC Electrical Characteristics, T_A = T_J = 25°C, V_S = ±15 V

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply current</td>
<td></td>
<td>5</td>
<td>10</td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>
6.7 DC Electrical Characteristics

See (1)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{OS}$</td>
<td>$R_s = 50 \ \Omega$</td>
<td>$T_A = 25\degree C$</td>
<td>3</td>
<td>10</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>Over temperature</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\Delta V_{OS}/AT$</td>
<td>$R_s = 50 \ \Omega$</td>
<td></td>
<td>5</td>
<td></td>
<td>$\mu V/\degree C$</td>
</tr>
<tr>
<td>$\Delta T C/\Delta V_{OS}$</td>
<td>Change in average TC with $V_{OS}$ adjust</td>
<td>$R_s = 50 \ \Omega$</td>
<td>0.5</td>
<td></td>
<td>$\mu V/\degree C$ per mV</td>
</tr>
<tr>
<td>$I_{OS}$</td>
<td>$T_J = 25\degree C (1)$</td>
<td>$T_J \leq T_{HIGH}$</td>
<td>3</td>
<td>50</td>
<td>pA</td>
</tr>
<tr>
<td></td>
<td>$T_J \leq T_{HIGH}$</td>
<td></td>
<td>2</td>
<td>8</td>
<td>nA</td>
</tr>
<tr>
<td>$I_B$</td>
<td>$T_J = 25\degree C (1)$</td>
<td>$T_J \leq T_{HIGH}$</td>
<td>30</td>
<td>200</td>
<td>pA</td>
</tr>
<tr>
<td></td>
<td>$T_J \leq T_{HIGH}$</td>
<td></td>
<td>8</td>
<td>8</td>
<td>nA</td>
</tr>
<tr>
<td>$R_{IN}$</td>
<td>$T_J = 25\degree C$</td>
<td></td>
<td>10$^2$</td>
<td></td>
<td>$\Omega$</td>
</tr>
<tr>
<td>$A_{VOL}$</td>
<td>Large signal voltage gain</td>
<td>$V_S = \pm 15 \ \text{V}$, $V_O = \pm 10 \ \text{V}$, $R_L = 2 \ \text{k}\Omega$</td>
<td>$T_A = 25\degree C$</td>
<td>25</td>
<td>200</td>
</tr>
<tr>
<td></td>
<td>Over temperature</td>
<td></td>
<td>15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_O$</td>
<td>$V_S = \pm 15 \ \text{V}$, $R_L = 10 \ \text{k}\Omega$</td>
<td></td>
<td>$\pm 12$</td>
<td>$\pm 13$</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>$V_S = \pm 15 \ \text{V}$, $R_L = 2 \ \text{k}\Omega$</td>
<td></td>
<td>$\pm 10$</td>
<td>$\pm 12$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CM}$</td>
<td>Input common-mode voltage range</td>
<td>$V_S = \pm 15 \ \text{V}$</td>
<td>$V_{CM, High}$</td>
<td>10</td>
<td>15.1</td>
</tr>
<tr>
<td></td>
<td>$V_{CM, Low}$</td>
<td></td>
<td>$-12$</td>
<td>$-10$</td>
<td></td>
</tr>
<tr>
<td>CMRR</td>
<td>Common-mode rejection ratio</td>
<td></td>
<td>80</td>
<td>100</td>
<td>dB</td>
</tr>
<tr>
<td>PSRR</td>
<td>Supply voltage rejection ratio (1)</td>
<td></td>
<td>80</td>
<td>100</td>
<td>dB</td>
</tr>
</tbody>
</table>

(1) Unless otherwise stated, these test conditions apply:

Supply Voltage, $V_S$ | $V_S = \pm 15 \ \text{V}$

$T_A$ | $0\degree C \leq T_A \leq +70\degree C$

$T_{HIGH}$ | $+70\degree C$

and $V_{OS}$, $I_B$ and $I_{OS}$ are measured at $V_{CM} = 0$.

(2) The Temperature Coefficient of the adjusted input offset voltage changes only a small amount (0.5 $\mu V/\degree C$ typically) for each mV of adjustment from its original unadjusted value. Common-mode rejection and open-loop voltage gain are also unaffected by offset adjustment.

(3) The input bias currents are junction leakage currents which approximately double for every 10$\degree C$ increase in the junction temperature, $T_J$. Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_d$. $T_J = T_A + \theta_{JA} P_d$ where $\theta_{JA}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.

(1) Supply Voltage Rejection is measured for both supply magnitudes increasing or decreasing simultaneously, in accordance with common practice.

### 6.8 Power Dissipation Ratings

<table>
<thead>
<tr>
<th>Power Dissipation at $T_A = 25\degree C (1)$ (2)</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMC Package (Still Air)</td>
<td>400</td>
<td></td>
<td>mW</td>
</tr>
<tr>
<td>LMC Package (400 LF/Min Air Flow)</td>
<td>1000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P Package</td>
<td>670</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D Package</td>
<td>380</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $T_{JMAX}$, $\theta_{JA}$, and the ambient temperature, $T_A$. The maximum available power dissipation at any temperature is $P_d = (T_{JMAX} - T_A) / \theta_{JA}$ or the 25$\degree C$ $P_{dMAX}$, whichever is less.

(2) Maximum power dissipation is defined by the package characteristics. Operating the part near the maximum power dissipation may cause the part to operate outside specified limits.
6.9 Typical Characteristics

6.9.1 Typical AC Performance Characteristics

Figure 1. Gain Bandwidth

Figure 2. Gain Bandwidth

Figure 3. Normalized Slew Rate

Figure 4. Output Impedance

Figure 5. Output Impedance

Figure 6. LF155 Small Signal Pulse Response, $A_V = +1$
Typical AC Performance Characteristics (continued)

Figure 7. LF156 Small Signal Pulse Response, $A_V = +1$

Figure 8. LF155 Large Signal Pulse Response, $A_V = +1$

Figure 9. LF156 Large Signal Pulse Response, $A_V = +1$

Figure 10. Inverter Settling Time

Figure 11. Inverter Settling Time

Figure 12. Open-Loop Frequency Response
Typical AC Performance Characteristics (continued)

Figure 13. Bode Plot

Figure 14. Bode Plot

Figure 15. Bode Plot

Figure 16. Common-Mode Rejection Ratio

Figure 17. Power Supply Rejection Ratio

Figure 18. Power Supply Rejection Ratio
Typical AC Performance Characteristics (continued)

Figure 19. Undistorted Output Voltage Swing

Figure 20. Equivalent Input Noise Voltage

Figure 21. Equivalent Input Noise Voltage (Expanded Scale)
7 Detailed Description

7.1 Overview

These are the first monolithic JFET input operational amplifiers to incorporate well matched, high voltage JFETs on the same chip with standard bipolar transistors (BI-FET Technology). These amplifiers feature low input bias and offset currents, as well as low offset voltage and offset voltage drift, coupled with offset adjust which does not degrade drift or common-mode rejection. These devices can replace expensive hybrid and module FET operational amplifiers. Designed for low voltage and current noise and a low 1/f noise corner, these devices are excellent for low noise applications using either high or low source impedance.
7.2 Functional Block Diagram

*C = 3 pF in LF357 series.

Figure 22. Detailed Schematic
7.3 Feature Description

7.3.1 Large Differential Input Voltage
These are operational amplifiers with JFET input devices. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

7.3.2 Large Common-Mode Input Voltage
These amplifiers will operate with the common-mode input voltage equal to the positive supply. In fact, the common-mode voltage can exceed the positive supply by approximately 100 mV independent of supply voltage and over the full operating temperature range. The positive supply can therefore be used as a reference on an input as, for example, in a supply current monitor and/or limiter.

7.4 Device Functional Modes
The LF356-MIL has a single functional mode and operates according to the conditions listed in the Recommended Operating Conditions.
8 Application and Implementation

8.1 Application Information

These are op amps with JFET input devices. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

These amplifiers will operate with the common-mode input voltage equal to the positive supply. In fact, the common-mode voltage can exceed the positive supply by approximately 100 mV independent of supply voltage and over the full operating temperature range. The positive supply can therefore be used as a reference on an input as, for example, in a supply current monitor and/or limiter.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

All of the bias currents in these amplifiers are set by FET current sources. The drain currents for the amplifiers are therefore essentially independent of supply voltage.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize pick-up and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3-dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately six times the expected 3-dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.
8.2 Typical Application

8.2.1 Design Requirements
Settling time is tested with the LF35x connected as unity gain inverter and LF357 connected for $A_V = -5$

8.2.2 Detailed Design Procedure
Connect the circuit components as shown in Figure 23. In particular, use FET to isolate the probe capacitance. Apply a 10-V step function to the input.
Use an oscilloscope to probe the circuit as shown in Figure 23.

8.2.3 Application Curve

Figure 23. Settling Time Test Circuit

Figure 24. Large Signal Inverter Output, $V_{OUT}$ (from Settling Time Circuit)
8.3 System Examples

- Dynamic range: $100 \mu A \leq I_i \leq 1 \text{ mA}$ (5 decades), $|V_o| = 1 \text{ V/decade}$
- Transient response: $3 \mu s$ for $\Delta I_i = 1 \text{ decade}$
- $C_1, C_2, R_2, R_3$: added dynamic compensation
- $V_{OS}$ adjust the LF156 to minimize quiescent error
- $R_T$: Tel Labs type Q81 + 0.3%/°C

$$|V_{OUT}| = \left[1 + \frac{R_2}{R_T}\right] \frac{kT}{q} \ln \frac{V_i}{V_{REF}} \left[\frac{R_y}{R_{REF}}\right] = \log V_i \frac{1}{R_i R_T} R_2 = 15.7k, R_T = 1k, 0.3%/°C \text{ (for temperature compensation)}$$

(1)
System Examples (continued)

Figure 26. 8-Bit D/A Converter With Symmetrical Offset Binary Operation

- R1, R2 should be matched within ±0.05%
- Full-scale response time: 3 μs

Table 1. Bit Illustration of the 8-Bit D/A Converter

<table>
<thead>
<tr>
<th>Eo</th>
<th>B1</th>
<th>B2</th>
<th>B3</th>
<th>B4</th>
<th>B5</th>
<th>B6</th>
<th>B7</th>
<th>B8</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>+9.920</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Positive Full-Scale</td>
</tr>
<tr>
<td>+0.040</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>(+) Zero-Scale</td>
</tr>
<tr>
<td>−0.040</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>(−) Zero-Scale</td>
</tr>
<tr>
<td>−9.920</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Negative Full-Scale</td>
</tr>
</tbody>
</table>

Figure 27. Wide BW Low Noise, Low Drift Amplifier

- Power BW: \( f_{\text{MAX}} = \frac{S_v}{2\pi V_p} \approx 191 \text{ kHz} \)
Parasitic input capacitance $C_1 \approx (3 \, \text{pF for LF155, LF156 and LF357 plus any additional layout capacitance})$ interacts with feedback elements and creates undesirable high frequency pole. To compensate add $C_2$ such that:

$$R_2 \frac{C_2}{R_1 C_1}.$$ 

Figure 28. Boosting the LF156 With a Current Amplifier

- $I_{\text{OUT(MAX)}} \approx 150 \, \text{mA (will drive } R_L \geq 100 \, \Omega)$
- $\frac{\Delta V_{\text{OUT}}}{\Delta T} = \frac{0.15}{10^{-2}} \, \text{V/} \mu\text{s (with } C_L \text{ shown)}$
- No additional phase shift added by the current amplifier

Figure 29. Decades VCO
R1, R4 matched. Linearity 0.1% over 2 decades.

\[ f = \frac{V_C (R8 + R7)}{(8 V_{PU} R8 R1) C} \quad 0 \leq V_C \leq 30V, \quad 10 \text{ Hz} \leq f \leq 10 \text{ kHz} \]  

(4)

\[ \Delta V_{OUT} / \Delta T = \frac{i_{OUT}}{C_L} = \frac{0.02}{0.5} \text{ V/\mu s} = 0.04 \text{ V/\mu s} \quad \text{(with } C_L \text{ shown)} \]  

(5)

Figure 30. Isolating Large Capacitive Loads

- Overshoot 6%
- \( t_s \) 10 \( \mu s \)
- When driving large \( C_L \), the \( V_{OUT} \) slew rate determined by \( C_L \) and \( i_{OUT(MAX)} \):

\[ \Delta V_{OUT} / \Delta T = \frac{i_{OUT}}{C_L} = \frac{0.02}{0.5} \text{ V/\mu s} = 0.04 \text{ V/\mu s} \quad \text{(with } C_L \text{ shown)} \]
Figure 31. Fast Sample and Hold

- Both amplifiers (A1, A2) have feedback loops individually closed with stable responses (overshoot negligible)
- Acquisition time $T_A$, estimated by:

$$T_A \approx \left( \frac{2R_{ON} \cdot \frac{V_{IN}}{C_h}}{S_f} \right)^{1/2}$$

provided that:

$$V_{IN} < 2\pi S_f R_{ON} C_h$$

and

$$T_A > \frac{V_{IN} C_h}{I_{OUT(MAX)}}$$

$R_{ON}$ is of SW1

If inequality not satisfied: $T_A \approx \frac{V_{IN} C_h}{20 \ mA}$

(6)

- LF156 develops full $S$, output capability for $V_{IN} \geq 1 \ V$
- Addition of SW2 improves accuracy by putting the voltage drop across SW1 inside the feedback loop
- Overall accuracy of system determined by the accuracy of both amplifiers, A1 and A2
Figure 32. High Accuracy Sample and Hold

- By closing the loop through A2, the $V_{OUT}$ accuracy will be determined uniquely by A1.
  - No $V_{OS}$ adjust required for A2.
- $T_a$ can be estimated by same considerations as previously but, because of the added
  - propagation delay in the feedback loop (A2) the overshoot is not negligible.
- Overall system slower than fast sample and hold
- $R_1, C_C$: additional compensation
- Use LF156 for
  - Fast settling time
  - Low $V_{OS}$

Figure 33. $V_{OS}$ Adjustment

- $V_{OS}$ is adjusted with a 25-k potentiometer
- The potentiometer wiper is connected to $V^+$
- For potentiometers with temperature coefficient of 100 ppm/°C or less the additional drift with adjust
  is $\approx 0.5 \, \mu V/°C/mV$ of adjustment
- Typical overall drift: $5 \, \mu V/°C \pm (0.5 \, \mu V/°C/mV$ of adj.)
Figure 34. Driving Capacitive Loads

- LF15x $R = 5k$, LF357 $R = 1.25k$
- Due to a unique output stage design, these amplifiers have the ability to drive large capacitive loads and still maintain stability. $C_{\text{L(MAX)}} = 0.01 \ \mu F$.
- Overshoot $\leq 20\%$, Settling time ($t_s$) $\approx 5 \ \mu s$
9 Power Supply Recommendations

See the *Recommended Operating Conditions* for the minimum and maximum values for the supply input voltage and operating junction temperature.

10 Layout

10.1 Layout Guidelines

10.1.1 Printed-Circuit-Board Layout For High-Impedance Work

It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PCB. When one wishes to take advantage of the low input bias current of the LF356-MIL, typically less than 30 pA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PCB, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable.

To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the inputs of the LF356-MIL and the terminals of capacitors, diodes, conductors, resistors, relay terminals, and so forth, connected to the inputs of the op amp, as in Figure 39. To have a significant effect, guard rings must be placed on both the top and bottom of the PCB. This PC foil must then be connected to a voltage that is at the same voltage as the amplifier inputs, because no leakage current can flow between two points at the same potential. For example, a PCB trace-to-pad resistance of 10 TΩ, which is normally considered a very large resistance, could leak 5 pA if the trace were a 5-V bus adjacent to the pad of the input. If a guard ring is used and held close to the potential of the amplifier inputs, it will significantly reduce this leakage current.

![Figure 35. Inverting Amplifier](image1)

![Figure 36. Noninverting Amplifier](image2)
The designer should be aware that when it is inappropriate to lay out a PCB for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PCB: Do not insert the input pin of the amplifier into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PCB construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 38.

Another potential source of leakage that might be overlooked is the device package. When the LF356-MIL is manufactured, the device is always handled with conductive finger cots. This is to assure that salts and skin oils do not cause leakage paths on the surface of the package. We recommend that these same precautions be adhered to, during all phases of inspection, test and assembly.

10.2 Layout Example
11 Device and Documentation Support

11.1 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.2 Community Resources
The following links connect to TI community resources. Linked contents are provided “AS IS” by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI’s Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI’s Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.3 Trademarks
BI-FET, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.

11.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LF356 MWC</td>
<td>ACTIVE</td>
<td>WAFE SALE</td>
<td>YS</td>
<td>0</td>
<td>1</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>Call TI</td>
<td>Level-1-NA-UNLIM</td>
<td>-40 to 85</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LF356H</td>
<td>ACTIVE</td>
<td>TO-99</td>
<td>LMC</td>
<td>8</td>
<td>500</td>
<td>TBD</td>
<td>Call TI</td>
<td>Call TI</td>
<td>0 to 70</td>
<td>(LF356H, LF356H)</td>
<td>Samples</td>
</tr>
<tr>
<td>LF356H/NOPB</td>
<td>ACTIVE</td>
<td>TO-99</td>
<td>LMC</td>
<td>8</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>Call TI</td>
<td>Level-1-NA-UNLIM</td>
<td>0 to 70</td>
<td>(LF356H, LF356H)</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE:** Product device recommended for new designs.
- **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of ≤1000ppm threshold. Antimony trioxide based flame retardants must also meet the ≤1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Leads in true position within 0.010 (0.25) R Ø MMC at seating plane.
D. Pin numbers shown for reference only. Numbers may not be marked on package.
E. Fails within JEDEC MO-002/10-99.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated