LM21215A 15-A Ultra High-Efficiency Synchronous Buck Converter With Frequency Synchronization

1 Features
- High-Efficiency Synchronous DC-DC Converter
  - Input Voltage Range of 2.95 V to 5.5 V
  - Adjustable Output Voltage From 0.6 V to V_IN
  - Output Current as High as 15 A
- Frequency Synchronization 300 kHz to 1.5 MHz
- Integrated 7-mΩ PMOS Buck Switch Supports 100% Duty Cycle for Low Dropout Voltage
- Integrated 4.3-mΩ NMOS Synchronous Rectifier Eliminates Schottky Diode
- Accurate ±1% Internal Voltage Reference
- Automatic Diode Emulation Mode for Improved Efficiency at Light Loads
- Monotonic Pre-Biased Startup
- Internal 0.5-ms or Externally Adjustable Soft-Start
- Output Voltage Tracking Capability
- Ultra-Fast Line and Load Transient Response
  - Voltage-Mode PWM Control
  - Wide-Bandwidth Voltage Loop Error Amplifier
- Precision Enable with Hysteresis
- Integrated OVP, UVP, OCP and UVLO
- Open-Drain Power Good Indicator
- Thermal Shutdown Protection With Hysteresis
- Thermally-Enhanced HTSSOP-20 Package

2 Applications
- Telecommunications Infrastructure
- DSP and FPGA Core Voltage Supplies
- High Efficiency POL Conversion
- Embedded Computing, Servers and Storage

3 Description
The LM21215A is a synchronous buck DC-DC converter that delivers up to 15 A of output current at output voltages as low as 0.6 V. Operating over an input voltage range of 2.95 V to 5.5 V with ultra-high efficiency, the LM21215A suits a wide variety of low voltage systems. The voltage-mode control loop with high gain-bandwidth error amplifier provides high noise immunity, narrow duty cycle capability and is easily compensated for stable operation with any type of output capacitor, providing maximum flexibility and ease of use.

The LM21215A features internal overvoltage protection (OVP) and cycle-by-cycle overcurrent protection (OCP) for increased system reliability. A precision enable pin and integrated UVLO allow turn-on of the device to be tightly controlled and sequenced. Startup inrush currents are limited by an internally-fixed or externally-adjustable soft-start circuit. An integrated open-drain PGOOD indicator provides fault reporting and supply sequencing.

Other features include auxiliary voltage rail tracking, monotonic startup into pre-biased loads, and switching frequency synchronization to an external clock signal between 300 kHz and 1.5 MHz for beat-frequency sensitive and multi-regulator applications. The LM21215A is offered in a thermally-enhanced 20-pin HTSSOP package with an exposed pad that is soldered to the PCB to achieve a very low junction-to-board thermal impedance.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM21215A</td>
<td>HTSSOP (20)</td>
<td>6.50 mm × 4.40 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.
# Table of Contents

1 Features........................................................................... 1
2 Applications ..................................................................... 1
3 Description ....................................................................... 1
4 Revision History .......................................................... 2
5 Pin Configuration and Functions ................................. 3
6 Specifications ................................................................ 4
   6.1 Absolute Maximum Ratings ...................................... 4
   6.2 ESD Ratings ............................................................. 4
   6.3 Recommended Operating Conditions ....................... 4
   6.4 Thermal Information ............................................... 4
   6.5 Electrical Characteristics ....................................... 5
   6.6 Typical Characteristics ........................................... 7
7 Detailed Description ..................................................... 11
   7.1 Overview .................................................................... 11
   7.2 Functional Block Diagram ....................................... 11
   7.3 Feature Description ................................................ 12

8 Application and Implementation ................................... 17
   8.1 Application Information .......................................... 17
   8.2 Typical Application ................................................ 17
9 Power Supply Recommendations ............................... 27
10 Layout ............................................................................. 28
   10.1 Layout Guidelines ................................................... 28
   10.2 Layout Example ....................................................... 30
11 Device and Documentation Support ............................... 31
   11.1 Device Support ......................................................... 31
   11.2 Documentation Support ......................................... 31
   11.3 Community Resources .......................................... 31
   11.4 Trademarks .............................................................. 31
   11.5 Electrostatic Discharge Caution ............................... 32
   11.6 Glossary ................................................................ 32
12 Mechanical, Packaging, and Orderable Information .... 32

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

**Changes from Revision B (March 2013) to Revision C**

<table>
<thead>
<tr>
<th>Change</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section</td>
<td>1</td>
</tr>
</tbody>
</table>

**Changes from Revision A (March 2013) to Revision B**

<table>
<thead>
<tr>
<th>Change</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed layout of National Data Sheet to TI format</td>
<td>26</td>
</tr>
</tbody>
</table>
## 5 Pin Configuration and Functions

### PWP Package

*20-Pin HTSSOP With Exposed Thermal Pad*

*Top View*

<table>
<thead>
<tr>
<th>PIN NO.</th>
<th>TYPE(1)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>SYNC I</td>
<td>Frequency synchronization input pin. Applying a clock signal to this pin forces the device to switch at the clock frequency. If left unconnected, the frequency defaults to 500 kHz.</td>
</tr>
<tr>
<td>2</td>
<td>SS/TRK I</td>
<td>Soft-start control pin. An internal 2-µA current source charges an external capacitor connected between this pin and AGND to set the output voltage ramp rate during startup. This pin can also be used to configure the tracking feature.</td>
</tr>
<tr>
<td>3</td>
<td>EN I</td>
<td>Active high precision enable input. If not used, the EN pin can be left open, which will go high due to an internal pullup current source.</td>
</tr>
<tr>
<td>4</td>
<td>AVIN P</td>
<td>Analog input voltage supply that generates the internal bias. Connect PVIN to AVIN through a low pass RC filter to minimize the influence of input rail ripple and noise on the analog control circuitry.</td>
</tr>
<tr>
<td>5–7</td>
<td>PVIN P</td>
<td>Input voltage to the power switches inside the device. Connect these pins together at the device. Locate a low ESR input capacitance as close as possible to these pins.</td>
</tr>
<tr>
<td>8–10</td>
<td>PGND G</td>
<td>Power ground pins for the internal power switches.</td>
</tr>
<tr>
<td>11–16</td>
<td>SW P</td>
<td>Switch node pins. Tie these pins together locally and connect to the filter inductor.</td>
</tr>
<tr>
<td>17</td>
<td>PGOOD O</td>
<td>Open-drain power good indicator.</td>
</tr>
<tr>
<td>18</td>
<td>COMP O</td>
<td>Compensation pin is connected to the output of the voltage loop error amplifier.</td>
</tr>
<tr>
<td>19</td>
<td>FB I</td>
<td>Feedback pin is connected to the inverting input of the voltage loop error amplifier.</td>
</tr>
<tr>
<td>20</td>
<td>AGND G</td>
<td>Quiet analog ground for the internal reference and bias circuitry.</td>
</tr>
<tr>
<td>EP</td>
<td>Exposed Pad P</td>
<td>Exposed metal pad on the underside of the package with an electrical and thermal connection to PGND. Connect this pad to the PC board ground plane to improve thermal dissipation.</td>
</tr>
</tbody>
</table>

(1) P = Power, G = Ground, I = Input, O = Output.
6 Specifications

6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>PVIN(^{(3)}) to GND, AVIN to GND</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>SW(^{(4)}) to GND</td>
<td>−0.3</td>
<td>(V_{PVIN} + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>EN, FB, COMP, PGOOD, SS/TRK to GND</td>
<td>−0.3</td>
<td>(V_{PVIN} + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>Storage temperature, (T_{stg})</td>
<td>−65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) The PVIN pin can tolerate transient voltages up to 6.5 V for a duration of up to 6 ns. These transients can occur during normal operation of the device.

(4) The SW pin can tolerate transient voltages up to 9 V for a duration of 6 ns and −1 V for a duration of 4 ns. These transients can occur during normal operation of the device.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{(ESD)}) Electrostatic discharge</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>±500</td>
<td></td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltages PVIN, AVIN to GND</td>
<td>2.95</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>Output current, (I_{OUT})</td>
<td>−0.3</td>
<td>15</td>
<td>A</td>
</tr>
<tr>
<td>Junction temperature, (T_J)</td>
<td>−40</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>LM21215A -1</th>
</tr>
</thead>
<tbody>
<tr>
<td>(R_{JA}) Junction-to-ambient thermal resistance</td>
<td>30.5 °C/W</td>
</tr>
<tr>
<td>(R_{JGTOP}) Junction-to-case (top) thermal resistance</td>
<td>12.9 °C/W</td>
</tr>
<tr>
<td>(R_{JB}) Junction-to-board thermal resistance</td>
<td>0.3 °C/W</td>
</tr>
<tr>
<td>(\Psi_JT) Junction-to-top characterization parameter</td>
<td>0.3 °C/W</td>
</tr>
<tr>
<td>(\Psi_{JB}) Junction-to-board characterization parameter</td>
<td>2.3 °C/W</td>
</tr>
<tr>
<td>(R_{JCBO}) Junction-to-case (bottom) thermal resistance</td>
<td>0 °C/W</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
### 6.5 Electrical Characteristics

Unless otherwise stated, the following conditions apply: \( V_{\text{PIN}} = V_{\text{VIN}} = 5 \) V, \( T_J = 25^\circ \text{C} \). Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at \( T_J = 25^\circ \text{C} \) and are provided for reference purposes only.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{FB} )</td>
<td>Feedback voltage</td>
<td>( V_{\text{IN}} = 2.95 ) V to 5.5 V</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>–1%</td>
<td>1%</td>
</tr>
<tr>
<td>( \Delta V_{\text{OUT}}/\Delta I_{\text{OUT}} )</td>
<td>Load regulation</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>0.02%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Delta V_{\text{OUT}}/\Delta V_{\text{IN}} )</td>
<td>Line regulation</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>0.1%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_{\text{DSON-HS}} )</td>
<td>High-side switch on-resistance</td>
<td>( I_{\text{SW}} = 12 ) A</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>9</td>
<td>mΩ</td>
</tr>
<tr>
<td>( R_{\text{DSON-LS}} )</td>
<td>Low-side switch on-resistance</td>
<td>( I_{\text{SW}} = 12 ) A</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>6</td>
<td>mΩ</td>
</tr>
<tr>
<td>( I_{\text{CLR}} )</td>
<td>HS rising switch current limit</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>17.3</td>
<td>22.8</td>
<td>A</td>
</tr>
<tr>
<td>( I_{\text{CLF}} )</td>
<td>LS falling switch current limit</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{ZX}} )</td>
<td>Zero-cross voltage</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>–8</td>
<td>3</td>
<td>12</td>
</tr>
<tr>
<td>( I_{\text{Q}} )</td>
<td>Operating quiescent current</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>1.5</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{SD}} )</td>
<td>Shutdown quiescent current</td>
<td>( V_{\text{EN}} = 0 ) V</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>70</td>
<td>µA</td>
</tr>
<tr>
<td>( V_{\text{UVLO}} )</td>
<td>AVIN undervoltage lockout</td>
<td>AVIN rising</td>
<td>2.45</td>
<td>2.95</td>
<td>V</td>
</tr>
<tr>
<td>( V_{\text{UVLOHY}} )</td>
<td>AVIN undervoltage lockout hysteresis</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>140</td>
<td>280</td>
<td>mV</td>
</tr>
<tr>
<td>( V_{\text{TRKOS}} )</td>
<td>SS/TRACK accuracy (( V_{\text{SS/TRK}} - V_{FB} ))</td>
<td>( 0 &lt; V_{\text{SS/TRK}} &lt; 0.55 ) V</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>–10</td>
<td>20</td>
</tr>
<tr>
<td>( I_{\text{SS}} )</td>
<td>Soft-start pin source current</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>1.3</td>
<td>2.5</td>
<td>µA</td>
</tr>
<tr>
<td>( I_{\text{INTSS}} )</td>
<td>Internal soft-start ramp to Vref</td>
<td>SS/TRK open</td>
<td>350</td>
<td>675</td>
<td>µs</td>
</tr>
<tr>
<td>( I_{\text{RESETSS}} )</td>
<td>Device reset to soft-start ramp</td>
<td>( T_J = -40^\circ \text{C} ) to 125°C</td>
<td>50</td>
<td>200</td>
<td>µs</td>
</tr>
</tbody>
</table>

### OSCILLATOR

| \( f_{\text{SYNCR}} \) | SYNC frequency range | \( T_J = -40^\circ \text{C} \) to 125°C | 300 | 1500 | kHz |
| \( f_{\text{DEFAULT}} \) | Default (no SYNC signal) frequency | \( T_J = -40^\circ \text{C} \) to 125°C | 475 | 525 | kHz |
| \( t_{\text{SY_SW}} \) | Time from \( V_{\text{SYNC}} \) falling to \( V_{\text{SW}} \) rising | \( T_J = 25^\circ \text{C} \) | 200 | | ns |
| \( t_{\text{HSBLANK}} \) | HS OCP blanking time | Rising edge of SW to \( I_{\text{CLR}} \) comparison | 55 | | ns |
| \( t_{\text{LSBLANK}} \) | LS OCP blanking time | Falling edge of SW to \( I_{\text{CLF}} \) comparison | 400 | | ns |
| \( t_{\text{ZXBLANK}} \) | Zero cross blanking time | Falling edge of SW to \( V_{\text{ZX}} \) comparison | 120 | | ns |
| \( t_{\text{MINON}} \) | Minimum HS on-time | | 140 | | ns |
| \( \Delta V_{\text{RAMP}} \) | PWM ramp peak-peak voltage | | 0.8 | | V |

### ERROR AMPLIFIER

| \( V_{OL} \) | Error amplifier open-loop gain | \( I_{\text{COMP}} = -65 \) µA to 1 mA | 95 | | dB |
| \( GBW \) | Error amplifier gain-bandwidth | | 11 | | MHz |
| \( I_{\text{FB}} \) | Feedback pin bias current | \( V_{\text{FB}} = 0.6 \) V | 1 | | nA |
**Electrical Characteristics (continued)**

Unless otherwise stated, the following conditions apply: $V_{P_{VIN}} = V_{A_{VIN}} = 5 \text{ V}$, $T_J = 25^\circ \text{C}$. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $T_J = 25^\circ \text{C}$ and are provided for reference purposes only.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{COMPSRC}$</td>
<td>COMP output source current</td>
<td>1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{COMPSINK}$</td>
<td>COMP output sink current</td>
<td>65</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td><strong>POWER GOOD</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{OVP}$</td>
<td>Overvoltage protection rising threshold</td>
<td>$V_{FB}$ rising</td>
<td>$T_J = -40^\circ \text{C}$ to $125^\circ \text{C}$</td>
<td>105%</td>
<td>120%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_J = 25^\circ \text{C}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{OVPHYS}$</td>
<td>Overvoltage protection hysteresis</td>
<td>$V_{FB}$ falling</td>
<td>$T_J = -40^\circ \text{C}$ to $125^\circ \text{C}$</td>
<td>2%</td>
<td></td>
</tr>
<tr>
<td>$V_{UVP}$</td>
<td>Undervoltage protection rising threshold</td>
<td>$V_{FB}$ rising</td>
<td>$T_J = -40^\circ \text{C}$ to $125^\circ \text{C}$</td>
<td>82%</td>
<td>97%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_J = 25^\circ \text{C}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{UVPHYS}$</td>
<td>Undervoltage protection hysteresis</td>
<td>$V_{FB}$ falling</td>
<td>$T_J = -40^\circ \text{C}$ to $125^\circ \text{C}$</td>
<td>2.5%</td>
<td></td>
</tr>
<tr>
<td>$t_{PGDGL}$</td>
<td>PGOOD deglitch low Time to PGOOD falling after OVP/UVP event</td>
<td>15</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$t_{PGDGH}$</td>
<td>PGOOD deglitch high Minimum low pulse</td>
<td>12</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$R_{PGOOD}$</td>
<td>PGOOD pulldown resistance</td>
<td>$T_J = -40^\circ \text{C}$ to $125^\circ \text{C}$</td>
<td>10</td>
<td>40</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_J = 25^\circ \text{C}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{PGOODLEAK}$</td>
<td>PGOOD leakage current $V_{PGOOD} = 5 \text{ V}$</td>
<td>1</td>
<td></td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td><strong>LOGIC</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IHSYNC}$</td>
<td>SYNC pin logic high</td>
<td>2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{ILSYNC}$</td>
<td>SYNC pin logic low</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{HENR}$</td>
<td>EN pin rising threshold $V_{EN}$ Rising</td>
<td>$T_J = -40^\circ \text{C}$ to $125^\circ \text{C}$</td>
<td>1.2</td>
<td>1.45</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_J = 25^\circ \text{C}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{ENHYS}$</td>
<td>EN pin hysteresis $T_J = -40^\circ \text{C}$ to $125^\circ \text{C}$</td>
<td>50</td>
<td>180</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_J = 25^\circ \text{C}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{EN}$</td>
<td>EN pin pullup current $V_{EN} = 0 \text{ V}$</td>
<td>2</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td><strong>THERMAL SHUTDOWN</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_{TSD}$</td>
<td>Thermal shutdown</td>
<td>165</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>$T_{TSD-HYS}$</td>
<td>Thermal shutdown hysteresis</td>
<td>10</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>
6.6 Typical Characteristics

Unless otherwise specified: \( V_{IN} = 5 \, \text{V} \), \( V_{OUT} = 1.2 \, \text{V} \), \( L_F = 0.56 \, \mu \text{H} \) (1.8 mΩ \( R_{DCR} \)), \( C_{SS} = 33 \, \text{nF} \), \( F_{SW} = 500 \, \text{kHz} \), \( T_A = 25^\circ \text{C} \) for efficiency curves, loop gain plots and waveforms, and \( T_J = 25^\circ \text{C} \) for all others.

![Efficiency](image1)

**Figure 1. Efficiency**

![Efficiency](image2)

**Figure 2. Efficiency**

![Efficiency](image3)

**Figure 3. Efficiency (\( V_{OUT} = 2.5 \, \text{V} \), \( F_{SW} = 500 \, \text{kHz} \), Inductor P/N SER2010-601MLD)**

![Efficiency](image4)

**Figure 4. Load Regulation**

![Efficiency](image5)

**Figure 5. Line Regulation**

![Efficiency](image6)

**Figure 6. Non-Switching \( I_{Q(TOTAL)} \) vs \( V_{IN} \)**
Typical Characteristics (continued)

Unless otherwise specified: \( V_{IN} = 5 \) V, \( V_{OUT} = 1.2 \) V, \( L_F = 0.56 \) µH (1.8 mΩ \( R_{DCR} \)), \( C_{SS} = 33 \) nF, \( F_{SW} = 500 \) kHz, \( T_A = 25^\circ C \) for efficiency curves, loop gain plots and waveforms, and \( T_J = 25^\circ C \) for all others.

---

**Figure 7. Non-Switching \( I_{AVIN} \) and \( I_{PVIN} \) vs Temperature**

**Figure 8. Feedback (FB) Voltage vs Temperature**

**Figure 9. Enable Threshold and Hysteresis vs Temperature**

**Figure 10. UVLO Threshold and Hysteresis vs Temperature**

**Figure 11. Enable Low Current vs Temperature**

**Figure 12. OVP/UVP Threshold vs Temperature**
Typical Characteristics (continued)

Unless otherwise specified: \( V_{IN} = 5 \) V, \( V_{OUT} = 1.2 \) V, \( L_F = 0.56 \) \( \mu \)H (1.8 m\( \Omega \) \( R_{DCR} \)), \( C_{SS} = 33 \) nF, \( F_{SW} = 500 \) kHz, \( T_A = 25^\circ \)C for efficiency curves, loop gain plots and waveforms, and \( T_J = 25^\circ \)C for all others.
Typical Characteristics (continued)

Unless otherwise specified: $V_{IN} = 5\, \text{V}$, $V_{OUT} = 1.2\, \text{V}$, $L_F = 0.56\, \mu\text{H} (1.8\, \text{m}\Omega\, R_{DCR})$, $C_{SS} = 33\, \mu\text{F}$, $F_{SW} = 500\, \text{kHz}$, $T_A = 25\, ^\circ\text{C}$ for efficiency curves, loop gain plots and waveforms, and $T_J = 25\, ^\circ\text{C}$ for all others.

Figure 19. Startup with Prebiased Output, 2 ms/Div

Figure 20. Startup with SS/TRK Open Circuit, 200 µs/Div

Figure 21. Startup with Tracking Signal Applied, 200 ms/Div

Figure 22. Output Overcurrent Condition, 10 µs/Div
7 Detailed Description

7.1 Overview

The LM21215A synchronous buck regulator features all of the functions necessary to implement an efficient low-voltage converter using a minimum number of external components. This easy-to-use regulator features two integrated power MOSFET switches and is capable of supplying up to 15 A of continuous output current. Synchronous rectification yields high efficiency for low output voltage and high load current applications, whereas discontinuous conduction mode (DCM) with diode emulation mode (DEM) enables high-efficiency conversion with light load current conditions.

The regulator utilizes voltage-mode control with trailing-edge PWM modulation to optimize stability and transient response over the entire input voltage range. The device operates at high switching frequency, allowing the use of a small inductor yet still achieving high efficiency. The precision internal voltage reference allows output voltages as low as 0.6 V. Fault protection features include peak and valley current limiting, thermal shutdown, overvoltage protection, and undervoltage lockout. The device is available in the HTSSOP-20 package featuring an exposed pad to aid thermal dissipation. The LM21215A is ideal for numerous applications to efficiently step-down from a 5-V or 3.3-V bus.

7.2 Functional Block Diagram
7.3 Feature Description

7.3.1 Precision Enable
The EN pin allows the output of the device to be enabled or disabled with an external control signal. This pin is a precision analog input that enables the device when the voltage exceeds 1.35 V (typical). The EN pin has 110 mV of hysteresis and disables the output when the Enable voltage falls below 1.24 V (typical). If the EN pin is not used, it can be left open as it is pulled high by an internal 2-µA current source. Since the EN pin has a precise turn-on threshold, it can be used along with an external resistor divider network from VIN to configure the device to turn on at a precise input voltage.

7.3.2 Input Voltage UVLO
The LM21215A has a built-in undervoltage lockout protection circuit that prevents the device from switching until the input voltage reaches 2.7 V (typical). The UVLO threshold has 200 mV of hysteresis that prevents the device from responding to power-on glitches during startup. As mentioned above, adjust the turn-on threshold of the supply by using the precision enable pin and a resistor divider network connected to VIN. Please refer to Figure 30 of the Detailed Design Procedure section for more detail.

7.3.3 Soft-Start Capability
When EN exceeds 1.35 V and AVIN is above its UVLO threshold of 2.7 V, the LM21215A begins charging the output linearly to the voltage setpoint dictated by the feedback resistor network. The LM21215A employs a user-adjustable soft-start circuit to set the output voltage ramp time during startup. A capacitor from SS/TRK to GND sets the required soft-start time. Once the enable voltage exceeds 1.35 V, an internal 1.9-µA current source begins to charge the soft-start capacitor. This allows the user to limit inrush currents due to a high output capacitance and avoid an overcurrent condition. Adding a soft-start capacitor also reduces the stress on the input rail. Use Equation 1 to calculate the soft-start capacitance.

\[ C_{SS} = \frac{t_{SS} \cdot I_{SS}}{0.6V} \]

where
- \( I_{SS} \) is nominally 1.9 µA
- \( t_{SS} \) is the desired startup time

If \( V_{IN} \) is higher than the UVLO level and Enable is toggled high, the soft-start sequence begins. There is a small delay between enable transitioning high and the beginning of the soft-start sequence. This delay allows the LM21215A to initialize its internal circuitry. Once the output has charged to 90% of the nominal output voltage, the PGOOD flag transitions high. This behavior is illustrated in Figure 23.

![Figure 23. Soft-Start Timing](image-url)
Feature Description (continued)

As shown above, the soft-start capacitance is set by the nominal feedback voltage level 0.6 V, the soft-start charging current \( I_{SS} \), and the desired soft-start time. If a soft-start capacitor is not installed, the LM21215A defaults to a soft-start time of 500 µs. The LM21215A cannot startup faster than 500 µs. When Enable is cycled or the device enters UVLO, the soft-start capacitor is discharged to reset the startup process. This also occurs when the device enters short circuit mode following an overcurrent event.

7.3.4 PGOOD Indicator

The PGOOD flag provides the user with a way to monitor the status of the LM21215A. In order to use the PGOOD function, the application must provide a pullup resistor to a desired DC voltage, for example VIN. PGOOD responds to a fault condition by pulling PGOOD low with the open-drain output. PGOOD pulls low on the following conditions: 1) \( V_{FB} \) moves above or below the \( V_{OVP} \) or \( V_{UVP} \), respectively; 2) The EN voltage is brought below the Enable turn-off threshold; 3) A pre-biased output condition exists (\( V_{FB} > V_{SS/TRK} \)). PGOOD has 12 µs and 15 µs of built-in deglitch time for rising and falling edges, respectively.

Figure 24 shows the conditions that cause PGOOD to respond.

![Figure 24. PGOOD Indicator Operation](image)

7.3.5 Frequency Synchronization

The SYNC pin allows the LM21215A to be synchronized to an external clock frequency. When a clock signal within the allowable frequency range of 300 kHz to 1.5 MHz is present on SYNC, an internal PLL synchronizes the turn-on of the high-side MOSFET (SW voltage rising) to the negative edge of the clock signal, as seen in Figure 25.

The clock signal can be present on the SYNC pin before the device is powered on without loading of the clock signal. Alternatively, if a clock signal is not present while the device is powered up, the default switching frequency is 500 kHz. Once the clock signal is available, the device synchronizes to the clock frequency. The time required to achieve synchronization depends on the clock frequency.
7.3.6 Current Limit

The LM21215A has overcurrent protection to avoid excessive current levels through the power MOSFETs and inductor. A current limit condition exists when the high-side MOSFET's current exceeds the rising current limit level, \( I_{\text{CLR}} \). The control circuitry responds to this event by turning off the high-side MOSFET and turning on the low-side MOSFET. This forces a negative voltage on the inductor, thereby causing the inductor current to decrease. The high-side MOSFET does not conduct again until the lower current limit level, \( I_{\text{CLF}} \), is sensed on the low-side MOSFET. At this point, the LM21215A resumes normal switching.

A current limit condition causes the internal soft-start voltage to ramp downward. After the internal soft-start ramps below the feedback (FB) voltage, nominally 0.6 V, FB begins to ramp downward, as well. This voltage foldback limits the power consumption in the device during a sustained overload. After the current limit condition is cleared, the internal soft-start voltage ramps up again. Figure 26 describes current limit behavior including \( V_{\text{SS}} \), \( V_{\text{FB}} \), \( V_{\text{OUT}} \) and \( V_{\text{SW}} \) waveforms.

![Figure 25. Frequency Synchronization](image)

![Figure 26. Current Limit Conditions](image)
Feature Description (continued)

7.3.7 Short Circuit Protection

In an event that the output is shorted with a low impedance to ground, the LM21215A limits the current into the short by resetting the device. A short circuit condition is sensed as a current limit condition coinciding with a voltage on the FB pin that is lower than 100 mV. When this condition occurs, the device begins its reset sequence, turning off both power MOSFETs and discharging the soft-start capacitor after \( t_{\text{RESETSS}} \) (nominally 110 \( \mu \text{s} \)). The device then attempts to restart. If the short circuit condition still exists, it resets again, repeating until the short circuit condition is cleared. The reset prevents excessive power MOSFET dissipation and limits thermal stress during a short circuit fault condition.

7.4 Device Functional Modes

7.4.1 Light-Load Operation

The LM21215A maintains high efficiency when operating at light loads. Whenever the load current is reduced to a level less than half the peak-to-peak inductor ripple current, the device enters discontinuous conduction mode (DCM) and prevents negative inductor current. The low-side MOSFET then operates in diode emulation mode (DEM), conducting only positive inductor current. Calculate the critical conduction boundary using Equation 2.

\[
I_{\text{BOUNDARY}} = \frac{\Delta I_L}{2} = \frac{V_{\text{OUT}} \cdot (1 - D)}{2 \cdot L_F \cdot F_{\text{SW}}}
\]

Several diagrams are shown in Figure 27 illustrating continuous conduction mode (CCM), discontinuous conduction mode (DCM), and the boundary condition.

When the inductor current reaches zero, the SW node becomes high impedance. Resonant ringing occurs at SW as a result of the LC tank circuit formed by the filter inductor and the parasitic capacitance at the SW node. At very light loads, usually below 500 mA, several pulses may be skipped in between switching cycles, effectively reducing the switching frequency and further improving light-load efficiency.

7.4.2 Overvoltage and Undervoltage Handling

The LM21215A has built-in undervoltage protection (UVP) and overvoltage protection (OVP) using FB voltage comparators to control the power MOSFETs. The rising OVP threshold is typically set at 112.5% of the nominal voltage setpoint. Whenever excursions occur in the output voltage above the OVP threshold, the device terminates the present on-pulse, turns on the low-side MOSFET, and pulls PGOOD low. The low-side MOSFET remains on until either the FB voltage falls back into regulation or the inductor current zero-cross is detected. If the output reaches the falling UVP threshold, typically 90% of the nominal setpoint, the device continues switching and PGOOD is asserted and pulls low. As detailed in the PGOOD Indicator section, PGOOD has 15 \( \mu \text{s} \) of built-in deglitch time in response to a UVP or OVP condition to avoid false tripping during transient glitches.

7.4.3 Thermal Shutdown

Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated, typically at 165°C, the LM21215A tri-states the power MOSFETs and resets soft start. After the junction temperature cools to approximately 155°C, the device starts up using the normal startup routine.
Device Functional Modes (continued)

**Continuous Conduction Mode (CCM)**

![Continuous Conduction Mode (CCM) Diagram](image)

**DCM–CCM Boundary**

![DCM–CCM Boundary Diagram](image)

**Discontinuous Conduction Mode (DCM)**

![Discontinuous Conduction Mode (DCM) Diagram](image)

**Figure 27. LM21215A Modes of Operation**
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

The LM21215A is a synchronous buck DC/DC converter with a maximum output current of 15 A. The following design procedure assists with component selection for the LM21215A. Alternately, the WEBENCH® Design Tool is available to generate a complete design. With access to a comprehensive component database, this tool uses an iterative design procedure to create an optimized design, allowing the user to experiment with various design options. As well as numerous LM21215 reference designs populated in the TI Designs reference design library, the LM21215A Quickstart Design Calculator is also available as a free download.

8.2 Typical Application

8.2.1 Typical Application 1

The schematic diagram of a 15-A regulator is given in Figure 28. The target full-load efficiency in this example is 89% at an output voltage of 1.2 V and nominal input voltage of 5 V. The free-running switching frequency (with the SYNC pin open circuit) is 500 kHz. In terms of control loop performance, the target loop crossover frequency is 100 kHz with a phase margin in excess of 50°.

Figure 28. Typical Application Schematic 1

8.2.1.1 Design Requirements

An example of the step-by-step procedure to generate power stage and compensation component values using the typical application setup of Figure 28) is given in Table 1. The relevant design specifications are given in Table 1. Here, \( f_{\text{crossover}} \) is the desired loop crossover frequency, which generally is less than one-fifth of the switching frequency, and \( \Delta V_{\text{OUT}(\text{pk-pk})} \) is the peak-to-peak output voltage ripple.
Table 1. Design Parameters

<table>
<thead>
<tr>
<th>DESIGN PARAMETER</th>
<th>EXAMPLE VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN}$</td>
<td>5 V</td>
</tr>
<tr>
<td>$V_{OUT}$</td>
<td>1.2 V</td>
</tr>
<tr>
<td>$I_{OUT}$</td>
<td>15 A</td>
</tr>
<tr>
<td>$F_{SW}$</td>
<td>500 kHz</td>
</tr>
<tr>
<td>$f_{crossover}$</td>
<td>100 kHz</td>
</tr>
<tr>
<td>$\Delta V_{OUT(pk-pk)}$</td>
<td>10 mV</td>
</tr>
</tbody>
</table>

8.2.1.2 Detailed Design Procedure

8.2.1.2.1 Output Voltage Setpoint

The first step in designing an LM21215A application is to configure the output voltage setpoint by using a voltage divider between $V_{OUT}$ and AGND, with the middle node connected to FB. When operating under steady state conditions, the LM21215A regulates $V_{OUT}$ such that the FB voltage is driven to 0.6 V.

![Figure 29. Setting the Output Voltage by Feedback Resistor Divider](image)

A good starting point for the lower feedback resistor, $R_{FB2}$, is 10 kΩ. Calculate $R_{FB1}$ using Equation 3.

$$V_{OUT} = 0.6V \cdot \left( 1 + \frac{R_{FB1}}{R_{FB2}} \right) \quad (3)$$

8.2.1.2.2 Precision Enable

The Enable (EN) pin of the LM21215A allows the output to be toggled on and off. This pin is a precision analog input. When the voltage exceeds 1.35 V, the converter begins to regulate the output voltage as long as AVIN has exceeded the UVLO threshold voltage of 2.7 V. There is an internal pullup current source of 2 µA connected to EN. If enable is not used, the device turns on automatically. Also, if EN is not toggled directly, the device can be set to turn on at a certain input voltage higher than the internal UVLO rising threshold. This is achieved with an external resistor divider from AVIN to EN and EN to AGND as shown in Figure 30.

![Figure 30. Input Voltage Turn-on Setpoint Configured by Enable Resistor Divider](image)

The resistances of $R_{EN1}$ and $R_{EN2}$ are chosen to allow EN to reach its rising threshold voltage at the desired the input supply voltage. With the enable current source included, use Equation 4 to solve for $R_{EN1}$.

$$\text{Equation 4}$$

**Product Folder Links:** [LM21215A](https://www.ti.com/lsd?product=LMD1215A)
\[ R_{\text{EN1}} = R_{\text{EN2}} \cdot \frac{V_{\text{IN}} - 1.35V}{1.35V - I_{\text{EN}} \cdot R_{\text{EN2}}} \]

where
- \( R_{\text{EN1}} \) is the resistor from \( V_{\text{IN}} \) to \( \text{EN} \)
- \( R_{\text{EN2}} \) is the resistor from \( \text{EN} \) to \( \text{AGND} \)
- \( I_{\text{EN}} \) is the internal enable pullup current (2 µA)
- 1.35 V is the precision enable rising threshold voltage

Typical values for \( R_{\text{EN2}} \) range from 10 kΩ to 100 kΩ.

### 8.2.1.2.3 Filter Inductor Selection

The filter inductor, designated \( L_F \), chosen for the application influences the ripple current and the efficiency of the converter. The first selection criteria is to define the buck converter inductor ripple current \( \Delta I_L \), typically selected between 20% to 40% of the maximum output current. Figure 31 shows the ripple current in a conventional buck converter operating in continuous conduction mode. Larger ripple current results in a lower inductance, which leads to lower inductor DC resistance (DCR) and improved efficiency. However, larger ripple current causes the LM21215A to operate in DCM at a higher average output current.

\[ \text{Time} \]

\[ V_{\text{SW}} \quad V_{\text{IN}} \]

\[ I_L \]

\[ I_{L\text{ AVG}} = I_{\text{OUT}} \]

\[ \Delta I_L \]

\[ \text{Time} \]

**Figure 31. Switch (SW) Voltage and Inductor Current Waveforms**

Once the ripple current has been determined, calculate the appropriate inductance using **Equation 5**.

\[ L_F = \frac{V_{\text{OUT}} \cdot (1 - D)}{\Delta I_L \cdot F_{\text{SW}}} \]  

A 0.56-µH inductor with 1.8-mΩ DCR meets the application requirements here. The peak inductor current at full load corresponds to the maximum output current plus the ripple current, as shown by **Equation 6**.

\[ I_{L\text{(max)}} = I_{\text{OUT\text{(max)}}} + \frac{\Delta I_{L\text{(max)}}}{2} \]

Choose an inductor with a saturation current rating at maximum operating temperature that is higher than the overcurrent protection limit. In general, lower inductance is desirable in switching converters because it equates to faster transient response, lower inductor DCR, and reduced size for more compact designs. However, too low of an inductance implies large inductor ripple current such that the overcurrent protection circuit is falsely triggered at the full load. Larger inductor ripple current also implies higher output voltage ripple.
8.2.1.2.4 Output Capacitor Selection

The output capacitor, designated $C_{OUT}$, filters the inductor ripple current and provides a source of charge for transient load conditions. A wide range of output capacitors may be used with the LM21215A that provide various advantages. The best performance is typically obtained using ceramic, SP or OSCON type chemistries. Typical trade-offs are that the ceramic capacitor provides extremely low ESR to reduce the output ripple voltage and noise spikes, while the SP and OSCON capacitors provide a large bulk capacitance in a small volume for transient loading conditions.

When selecting an output capacitor, the two performance characteristics to consider are the output voltage ripple and load transient response. Approximate the output voltage ripple by using Equation 7:

$$\Delta V_{OUT} = \Delta I \sqrt{\frac{R_{ESR}}{2} + \left(\frac{1}{8 \cdot F_{SW} \cdot C_{OUT}}\right)^2}$$

where
- $\Delta V_{OUT}$ is the peak-to-peak output voltage ripple
- $R_{ESR}$ is the effective series resistance (ESR) of the output capacitor
- $F_{SW}$ is the switching frequency
- $C_{OUT}$ is the effective output capacitance

The amount of output voltage ripple is application specific. A general recommendation is to keep the output ripple less than 1% of the rated output voltage. Keep in mind that ceramic capacitors are sometimes preferred because they have very low ESR. However, depending on package and voltage rating of the capacitor, the effective in-circuit capacitance can drop significantly with applied voltage. The output capacitor selection also affects the output voltage droop during a load transient. The peak deviation of the output voltage during a load transient is dependent on many factors. An approximation of the transient dip ignoring loop bandwidth is obtained using Equation 8:

$$V_{DROOP} = \Delta I_{OUT-STEP} \cdot R_{ESR} + \frac{L_F \cdot \Delta I_{OUT-STEP}^2}{C_{OUT} \cdot (V_{IN} - V_{OUT})}$$

where
- $C_{OUT}$ is the minimum required output capacitance
- $L_F$ is the filter inductance
- $V_{DROOP}$ is the output voltage deviation ignoring loop bandwidth considerations
- $\Delta I_{OUT-STEP}$ is the load step change
- $R_{ESR}$ is the output capacitor ESR
- $V_{IN}$ is the input voltage
- $V_{OUT}$ is the output voltage setpoint

Three 100-µF, 6.3-V ceramic capacitors with X5R dielectric and 1210 footprint are selected here based on a review of the capacitor's tolerance and voltage coefficient to meet output ripple specification.

8.2.1.2.5 Input Capacitor Selection

High quality input capacitors are necessary to limit the input voltage ripple while supplying switching-frequency AC current to the buck power stage. It is generally recommended to use X5R or X7R dielectric ceramic capacitors, thus providing low impedance and high RMS current rating over a wide temperature range. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the PVIN and PGND pins. A good approximation for the required ripple current rating is given by Equation 9.

$$I_{RMS-CIN} = I_{OUT} \cdot \sqrt{\frac{V_{OUT} \cdot (V_{IN} - V_{OUT})}{V_{IN}}}$$

(9)
The highest input capacitor RMS current occurs at 50% duty cycle, at which point the RMS ripple current rating should be greater than half the output current. Place low ESR ceramic capacitors in parallel with higher value bulk capacitance to provide optimized input filtering for the regulator and damping to mitigate the effects of input parasitic inductance resonating with high-Q ceramics. One bulk capacitor of sufficiently high current rating and one or two 22-μF 10-V X7R ceramic decoupling capacitors are usually sufficient. Select the input bulk capacitor based on its ripple current rating and operating temperature.

When operating at low input voltages (3.3 V or lower), additional capacitance may be necessary to avoid triggering an undervoltage condition during an output current transient. This depends on the impedance between the input voltage supply and the LM21215A, as well as the magnitude and slew rate of the load transient.

The AVIN pin requires a 1-μF ceramic capacitor to AGND and a 1-Ω resistor to PVIN. This RC network filters inherent noise on PVIN from the sensitive analog circuitry connected to AVIN.

### 8.2.1.2.6 Control Loop Compensation

This section walks through the various steps in obtaining the open-loop transfer function. There are three main blocks of a voltage-mode buck converter that the power supply designer must consider when designing the control system: the power stage, the PWM modulator, and the compensated error amplifier. The control loop architecture of a voltage-mode buck converter is provided in Figure 32.

![Voltage-mode Buck Converter Architecture](image)

The power stage consists of the filter inductor (L_F) with DCR (DC resistance R_DCR), output capacitor (C_OUT) with ESR (effective series resistance R_ESR), and load resistance (R_O). The LM21215A incorporates a high-bandwidth error amplifier between the FB and COMP pins to achieve high loop bandwidth. The error amplifier (EA) constantly regulates FB to 0.6 V. The compensation component network around the error amplifier establish system stability. The modulator creates the duty cycle command by comparing the error amplifier output with an internally-generated PWM ramp set at the switching frequency.
There are three transfer functions that are taken into consideration when obtaining the total open-loop transfer function; COMP-to-duty cycle (modulator), duty cycle-to-\(V_{\text{OUT}}\) (power stage), and \(V_{\text{OUT}}\)-to-COMP (compensator). If \(\Delta V_{\text{RAMP}}\) is the peak-to-peak ramp voltage (nominally 0.8 V), the COMP-to-duty cycle transfer function is simply the PWM modulator gain given by **Equation 10**.

\[
G_{\text{PWM}} = \frac{1}{\Delta V_{\text{RAMP}}}
\]

(10)

The duty cycle-to-output transfer function includes the filter inductor, output capacitor, and output load resistance. The inductor and capacitor create a pair of complex poles at the LC tank frequency expressed by **Equation 11**.

\[
f_{\text{LC}} = \frac{1}{2 \cdot \pi \cdot \sqrt{L_F \cdot C_{\text{OUT}} \cdot \frac{1}{R_O + R_{\text{ESR}}} \cdot \frac{R_O + R_{\text{DCR}}}{R_O + R_{\text{DCR}}}}}
\]

(11)

In addition to two complex poles, a left half plane zero is created by the output capacitor ESR located at a frequency described by **Equation 12**.

\[
f_{\text{ESR}} = \frac{1}{2 \cdot \pi \cdot C_{\text{OUT}} \cdot R_{\text{ESR}}}
\]

(12)

A Bode plot showing the –40dB/decade power stage response is shown in **Figure 33**.

![Figure 33. Power Stage Bode Plot](image)

The complex poles created by the filter inductor and output capacitor cause a 180° phase lag. The phase is boosted back up to –90° by the output capacitor ESR zero. The compensator must provide sufficient phase boost to stabilize the loop response. The type-III compensation network shown around the error amplifier in **Figure 32** creates two poles, two zeros and a pole at the origin. Placing these poles and zeros at the correct frequencies stabilizes the closed loop response. The compensator transfer function is given by **Equation 13**.

\[
G_C(s) = K_{\text{mid}} \left(1 + \frac{2 \cdot \pi \cdot f_{z1}}{s}\right) \left(1 + \frac{2 \cdot \pi \cdot f_{z2}}{s}\right) \left(1 + \frac{s}{2 \cdot \pi \cdot f_{p1}}\right) \left(1 + \frac{s}{2 \cdot \pi \cdot f_{p2}}\right)
\]

(13)

where

- \(K_{\text{mid}}\) is the mid-band gain, \(R_{CV}/R_{FB1}\)
The pole located at the origin gives high open-loop gain at DC, translating into improved load regulation accuracy. This pole occurs at a very low frequency due to the finite gain of the error amplifier; however, its location is approximated at DC for the purposes of compensation. The other two poles and two zeros are located accordingly to stabilize the voltage-mode loop depending on the power stage complex poles and their quality factor, $Q$. Figure 34 illustrates a typical type-III compensator transfer function.

![Figure 34. Type-III Compensation Network Bode Plot](image)

As seen in Figure 34, the two compensator zeros located at $(f_{LC}/2, f_{LC})$ provide a phase boost. This mitigates the effect of the phase loss from the output filter. The compensation network also adds two poles to the system. One pole is located at the output capacitor ESR zero ($f_{ESR}$) and the other pole is at half the switching frequency ($F_{SW}/2$) to roll off the high frequency response.

The dependency of the pole and zero locations on the compensation components is described as follows:

$$f_{z1} = \frac{f_{LC}}{2} = \frac{1}{2 \cdot \pi \cdot R_{C1} \cdot C_{C1}}$$

$$f_{z2} = f_{LC} = \frac{1}{2 \cdot \pi \cdot (R_{C1} + R_{FB1}) \cdot C_{C3}}$$

$$f_{p1} = f_{ESR} = \frac{1}{2 \cdot \pi \cdot R_{C2} \cdot C_{C3}}$$

$$f_{p2} = \frac{F_{SW}}{2} = \frac{C_{C1} + C_{C2}}{2 \cdot \pi \cdot R_{C1} \cdot C_{C1} \cdot C_{C2}}$$

The output capacitance, $C_{OUT}$, depends on capacitor chemistry and bias voltage. For multi-layer ceramic capacitors (MLCC), the total capacitance degrades as the DC bias voltage is increased. To accurately calculate and optimize the compensation network, it is advisable to determine the effective capacitance of the output capacitors when biased at the output voltage.

The example given here is the total output capacitance using three MLCC output capacitors biased at 1.2 V, as seen in the typical application schematic of Figure 28. 50% capacitance derating is assumed.

---

**NOTE**

It is more conservative, from a stability standpoint, to err on the side of a lower output capacitance in the compensation calculations rather than a higher, as this will result in a lower bandwidth but increased phase margin.
First, choose a resistance for \( R_{FB1} \), a typical value being 10 k\( \Omega \). From this, calculate the resistance of \( R_{C1} \) using Equation 14 to set the mid-band gain such that the desired crossover frequency is achieved.

\[
R_{C1} = \frac{f_{\text{crossover}}}{f_{\text{LC}}} \cdot \frac{\Delta V_{\text{RAMP}}}{\Delta V_{\text{IN}}} \cdot R_{FB1} = \frac{100\,\text{kHz}}{17.4\,\text{kHz}} \cdot \frac{0.8\,\text{V}}{5\,\text{V}} \cdot 10\,\text{k}\Omega = 9.2\,\text{k}\Omega
\]  

(14)

Next, calculate the capacitance of \( C_{C1} \) by placing a zero at half of the LC double pole frequency (\( f_{\text{LC}} \)):

\[
C_{C1} = \frac{1}{\pi \cdot f_{\text{LC}} \cdot R_{C1}} = 1.99\,\text{nF}
\]  

(15)

Now calculate \( C_{C2} \) to place a pole at half of the switching frequency and \( R_{C2} \) to place the second zero at the LC double pole frequency:

\[
C_{C2} = \frac{C_{C1}}{\pi \cdot f_{\text{SW}} \cdot R_{C1} \cdot C_{C1} - 1} = 71\,\text{pF}
\]  

(16)

\[
R_{C2} = \frac{R_{C2} \cdot f_{\text{ESR}}}{f_{\text{ESR}} - f_{\text{LC}}} = 166\,\Omega
\]  

(17)

Last, derive capacitance of \( C_{C3} \) to place a pole at the same frequency as the output capacitor ESR zero:

\[
C_{C3} = \frac{1}{2 \cdot \pi \cdot f_{\text{ESR}} \cdot R_{C2}} = 898\,\text{pF}
\]  

(18)

An illustration of the total loop response is seen in Figure 35.

![Graph showing loop response](image-url)

**Figure 35. Loop Response**

It is important to verify the stability either by observing the load transient response or by using a network analyzer. A phase margin between 45° and 70° is usually desired for voltage-mode converter circuits. Excessive phase margin causes slow system response to load transients whereas low phase margin leads to an oscillatory load transient response. If the peak deviation of the load transient response is larger than required, increasing \( f_{\text{crossover}} \) and recalculating the compensation components may help but usually at the expense of phase margin.
Table 2. Bill of Materials (V<sub>IN</sub> = 3.3 V to 5.5 V, V<sub>OUT</sub> = 1.2 V, I<sub>OUT</sub> = 15 A, F<sub>SW</sub> = 500 kHz)

<table>
<thead>
<tr>
<th>REF DES</th>
<th>DESCRIPTION</th>
<th>VENDOR</th>
<th>PART NUMBER</th>
<th>QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>C&lt;sub&gt;F&lt;/sub&gt;</td>
<td>CAP, CERM, 1 µF, 10 V, ±10%, X7R, 0603</td>
<td>MuRata</td>
<td>GRM188R71A105KA61D</td>
<td>1</td>
</tr>
<tr>
<td>C&lt;sub&gt;IN1&lt;/sub&gt;, C&lt;sub&gt;IN2&lt;/sub&gt;, C&lt;sub&gt;IN3&lt;/sub&gt;, C&lt;sub&gt;O1&lt;/sub&gt;, C&lt;sub&gt;O2&lt;/sub&gt;, C&lt;sub&gt;O3&lt;/sub&gt;</td>
<td>CAP, CERM, 100 µF, 6.3 V, ±20%, X5R, 1206</td>
<td>MuRata</td>
<td>GRM31CR60J107ME39L</td>
<td>6</td>
</tr>
<tr>
<td>C&lt;sub&gt;CD1&lt;/sub&gt;</td>
<td>CAP, CERM, 1800 pF, 50 V, ±5%, C0G/NP0, 0603</td>
<td>TDK</td>
<td>C1608CG1H182J</td>
<td>1</td>
</tr>
<tr>
<td>C&lt;sub&gt;C2&lt;/sub&gt;</td>
<td>CAP, CERM, 68 pF, 50 V, ±5%, C0G/NP0, 0603</td>
<td>TDK</td>
<td>C1608CG1H680J</td>
<td>1</td>
</tr>
<tr>
<td>C&lt;sub&gt;C3&lt;/sub&gt;</td>
<td>CAP, CERM, 820 pF, 50 V, ±10%, X7R, 0603</td>
<td>TDK</td>
<td>C1608CG1H821J</td>
<td>1</td>
</tr>
<tr>
<td>C&lt;sub&gt;SS&lt;/sub&gt;</td>
<td>CAP, CERM, 0.033 µF, 16 V, ±10%, X7R, 0603</td>
<td>MuRata</td>
<td>GRM188R71C333KA01D</td>
<td>1</td>
</tr>
<tr>
<td>L&lt;sub&gt;F&lt;/sub&gt;</td>
<td>Inductor, Powdered Iron, 560 nH, 27.5A, 1.8 mΩ, SMD</td>
<td>Vishay Dale</td>
<td>IHP4040DZER56M01</td>
<td>1</td>
</tr>
<tr>
<td>R&lt;sub&gt;F&lt;/sub&gt;</td>
<td>RES, 1 Ω, 5%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW06031R00JNEA</td>
<td>1</td>
</tr>
<tr>
<td>R&lt;sub&gt;C1&lt;/sub&gt;</td>
<td>RES, 9.31 kΩ, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW06039K31FKEA</td>
<td>1</td>
</tr>
<tr>
<td>R&lt;sub&gt;C2&lt;/sub&gt;</td>
<td>RES, 165 Ω, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW0603165RFKEA</td>
<td>1</td>
</tr>
<tr>
<td>R&lt;sub&gt;FB1&lt;/sub&gt;, R&lt;sub&gt;FB2&lt;/sub&gt;, R&lt;sub&gt;PGOOD&lt;/sub&gt;</td>
<td>RES, 10 kΩ, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW060310KFKEA</td>
<td>3</td>
</tr>
<tr>
<td>U&lt;sub&gt;1&lt;/sub&gt;</td>
<td>LM21215A Synchronous Buck Regulator</td>
<td>TI</td>
<td>LM21215AMH-1/NOPB</td>
<td>1</td>
</tr>
</tbody>
</table>

8.2.1.3 Application Curves

For additional details on the waveforms shown in this section, please refer to application note AN-2131 LM21215A Evaluation Board, SNVA477.
8.2.2 Typical Application 2

The schematic diagram of a DC/DC regulator with 8-A output current is given by Figure 40.

8.2.2.1 Design Requirements

Output voltage setpoint is 0.9 V and the input voltage ranges from 4 V to 5.5 V. The switching frequency is set by means of an external synchronization signal at 1 MHz. The output voltage soft-start time is 10 ms.

8.2.2.2 Detailed Design Procedure

Follow the detailed design procedure in Typical Application 1. The relevant power stage and small-signal components are listed in Table 3.

Table 3. Bill of Materials (V_{IN} = 4 V to 5.5 V, V_{OUT} = 0.9 V, I_{OUT} = 8 A, F_{SW} = 1 MHz)

<table>
<thead>
<tr>
<th>REF DES</th>
<th>DESCRIPTION</th>
<th>VENDOR</th>
<th>PART NUMBER</th>
<th>QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>C_{F}</td>
<td>CAP, CERM, 1 µF, 10 V, ±10%, X7R, 0603</td>
<td>MuRata</td>
<td>GRM188R71A105KA61D</td>
<td>1</td>
</tr>
<tr>
<td>C_{IN1}, C_{O1}, C_{O2}</td>
<td>CAP, CERM, 100 µF, 6.3 V, ±20%, X5R, 1206</td>
<td>MuRata</td>
<td>GRM31CR60J107ME39L</td>
<td>3</td>
</tr>
<tr>
<td>C_{C1}</td>
<td>CAP, CERM, 1800 pF, 50 V, ±5%, C0G/NP0, 0603</td>
<td>MuRata</td>
<td>GRM1885C1H182JA01D</td>
<td>1</td>
</tr>
<tr>
<td>C_{C2}</td>
<td>CAP, CERM, 68 pF, 50 V, ±5%, C0G/NP0, 0603</td>
<td>TDK</td>
<td>C1608CG01H680J</td>
<td>1</td>
</tr>
<tr>
<td>C_{C3}</td>
<td>CAP, CERM, 470 pF, 50 V, ±5%, C0G/NP0, 0603</td>
<td>TDK</td>
<td>C1608CG01H471J</td>
<td>1</td>
</tr>
<tr>
<td>C_{SS}</td>
<td>CAP, CERM, 0.033 µF, 16 V, ±10%, X7R, 0603</td>
<td>MuRata</td>
<td>GRM188R71C333KA01D</td>
<td>1</td>
</tr>
<tr>
<td>L_{F}</td>
<td>Inductor, Shielded Core, 240 nH, 20 A, 1 mΩ, SMD</td>
<td>Wörth</td>
<td>744314024</td>
<td>1</td>
</tr>
<tr>
<td>R_{F}</td>
<td>RES, 1 Ω, 5%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW06031R00JNEA</td>
<td>1</td>
</tr>
<tr>
<td>R_{C1}</td>
<td>RES, 4.87 kΩ, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW06034K87FKEA</td>
<td>1</td>
</tr>
<tr>
<td>R_{C2}</td>
<td>RES, 210 Ω, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW0603210RFKEA</td>
<td>1</td>
</tr>
<tr>
<td>R_{EN1}, R_{FB1}, R_{PGOOD}</td>
<td>RES, 10 kΩ, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW060310K0FKEA</td>
<td>3</td>
</tr>
<tr>
<td>R_{EN2}</td>
<td>RES, 19.6 kΩ, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW060319K6FKEA</td>
<td>1</td>
</tr>
<tr>
<td>R_{FB2}</td>
<td>RES, 20 kΩ, 1%, 0.1 W, 0603</td>
<td>Vishay Dale</td>
<td>CRCW060320K0FKEA</td>
<td>1</td>
</tr>
<tr>
<td>U_{1}</td>
<td>LM21215A Synchronous Buck Regulator</td>
<td>TI</td>
<td>LM21215AMH-1/NOPB</td>
<td>1</td>
</tr>
</tbody>
</table>
9 Power Supply Recommendations

The LM21215A converter is designed to operate from an input voltage supply range between 2.95 V and 5.5 V. The characteristics of the input supply must be compatible with the Absolute Maximum Ratings and Recommended Operating Conditions tables. In addition, the input supply must be capable of delivering the required input current to the fully-loaded regulator. Estimate the average input current with Equation 19, where $\eta$ is the efficiency:

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$  \hspace{1cm} (19)

If the converter is connected to an input supply through long wires or PCB traces with large impedance, special care is required to achieve stable performance. The parasitic inductance and resistance of the input cables may have an adverse affect on converter operation. The parasitic inductance in combination with the low ESR ceramic input capacitors form an under-damped resonant circuit. This circuit can cause overvoltage transients at PVIN each time the input supply is cycled on and off. The parasitic resistance causes the PVIN voltage to dip during a load transient. If the regulator is operating close to the minimum input voltage, this dip can cause false UVLO fault triggering and a system reset. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. A capacitance in the range of 20 µF to 100 µF is usually sufficient to provide input damping and helps to hold the input voltage steady during large load transients.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The user guide Simple Success with Conducted EMI for DC-DC Converters, SNVA489, provides helpful suggestions when designing an input filter for any switching regulator.
10 Layout

10.1 Layout Guidelines

PC board layout is an important and critical part of any DC-DC converter design. The performance of any switching converter depends as much upon the layout of the PCB as the component selection. Poor layout disrupts the performance of a switching converter and surrounding circuitry by contributing to EMI, ground bounce, conduction loss in the traces, and thermal problems. Erroneous signals can reach the DC-DC converter, possibly resulting in poor regulation or instability. There are several paths that conduct high slew-rate currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise and EMI or degrade the power-supply performance.

The following guidelines serve to help users to design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

1. Locate the input capacitors as close as possible to the PVIN and PGND pins, and place the inductor as close as possible to the SW pins and output capacitors. As described further in the Compact PCB Layout for EMI Reduction section, this placement is to minimize the area of switching current loops and reduce the resistive loss of the high current path. Ideally, use a ground plane on the top layer that connects the PGND pins, the exposed pad of the device, and the return terminals of the input and output capacitors in a small area near pins 10 and 11 of the device. For more details, refer to the board layout detailed in application note AN-2131 LM21215A Evaluation Board, SNVA477.

2. Minimize the copper area of the switch node. Route the six SW pins on a single top-layer plane to the inductor terminal using a wide trace to minimize conduction loss. The inductor can be placed on the bottom side of the PCB relative to the LM21215A, but take care to avoid any coupling of the inductor's magnetic field to sensitive feedback or compensation traces.

3. Use a solid ground plane on layer two of the PCB, particularly underneath the LM21215A and power stage components. This plane functions as a noise shield and also as a heat dissipation path.

4. Make input and output power bus connections as wide and short as possible to reduce voltage drops on the input and output of the converter and to improve efficiency. Use copper planes on top to connect the multiple PVIN pins and PGND pins together.

5. Provide enough PCB area for proper heat-sinking. As stated in the Thermal Design section, use enough copper area to ensure a low $R_{\text{thJA}}$ commensurate with the maximum load current and ambient temperature. Make the top and bottom PCB layers with two ounce copper thickness and no less than one ounce. Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers as recommended, connect these thermal vias to the inner layer heat-spreading ground planes.

6. Route the sense trace from the VOUT point of regulation to the feedback resistors away from the SW pins and inductor to avoid contaminating this feedback signal with switching noise. This routing is most important when high resistances are used to set the output voltage. Routing the feedback trace on a different layer than the inductor and SW node trace is recommended such that a ground plane exists between the sense trace and inductor or SW node polygon to provide further cancellation of EMI on the feedback trace.

7. If voltage accuracy at the load is important, ensure that the feedback voltage sense is made directly at the load terminals. Doing so corrects for voltage drops in the PCB planes and traces and provides optimal output voltage setpoint accuracy and load regulation. Place the feedback resistor divider closer to the FB node, rather than close to the load, because the FB node is the input to the error amplifier and is thus noise sensitive. COMP is a also noise-sensitive node and the compensation components must be located as close as possible to the device.

8. Place the AVIN bypass capacitor and the soft-start capacitor close to their respective pins.

9. See Related Documentation for additional important guidelines.
Layout Guidelines (continued)

10.1.1 Compact PCB Layout for EMI Reduction

Radiated EMI generated by high di/dt components relates to pulsing currents in switching converters. The larger area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to reducing radiated EMI is to identify the pulsing current path and minimize the area of that path. The main switching loop of the LM21215A power stage is denoted by #1 in Figure 41. The topological architecture of a buck converter means that particularly high di/dt current flows in loop #1, and it becomes mandatory to reduce the parasitic inductance of this loop by minimizing its effective loop area. For loop #2 however, the di/dt through inductor $L_F$ and capacitor $C_{OUT}$ is naturally limited by the inductor. Keeping the area of loop #2 small is not nearly as important as that of loop #1. Also important are the gate drive loops of the low-side and high-side MOSFETs, which are inherently tight by virtue of the integrated power MOSFETs and gate drivers of the LM21215A.

![Figure 41. LM21215A Power Stage Circuit Switching Loops](image)

High-frequency ceramic bypass capacitors at the input side provide the primary path for the high di/dt components of the pulsing current. Placing ceramic bypass capacitors as close as possible to the PVIN and PGND pins is the key to EMI reduction. Keep the SW trace connecting to the inductor as short as possible, and just wide enough to carry the load current without excessive heating. Use short, thick traces or copper pours (shapes) for current conduction path to minimize parasitic resistance. Place the output capacitors close to the VOUT side of the inductor and route the return using GND plane copper back to the PGND pins and the exposed pad of the LM21215A.

10.1.2 Thermal Design

As with any power conversion device, the LM21215A dissipates internal power while operating. The effect of this power dissipation is to raise the internal junction temperature of the LM21215A above ambient. The junction temperature ($T_J$) is a function of the ambient temperature ($T_A$), the power dissipation and the effective thermal resistance of the device and PCB combination ($R_{0JA}$). The maximum operating junction temperature for the LM21215A is 125°C, thus establishing a limit on the maximum device power dissipation and therefore the load current at high ambient temperatures. Equation 20 shows the relationships between these parameters.

$$I_{OUT} = \frac{(T_J - T_A)}{R_{0JA}} \cdot \eta \cdot \frac{1}{(1 - \eta) \cdot V_{OUT}} \tag{20}$$
Layout Guidelines (continued)

High ambient temperatures and large values of $R_{\theta JA}$ reduce the maximum available output current. If the junction temperature exceeds 165°C, the LM21215A cycles in and out of thermal shutdown. Thermal shutdown may be a sign of inadequate heat-sinking or excessive power dissipation. Improve PCB heat-sinking by using more thermal vias, a larger board, or more heat-spreading layers within that board.

As stated in application note *Semiconductor and IC Package Thermal Metrics*, SPRA953, the values given in the *Thermal Information* table are not always valid for design purposes to estimate the thermal performance of the application. The values reported in the *Thermal Information* table are measured under a specific set of conditions that are seldom obtained in an actual application. The effective $R_{\theta JA}$ is a critical parameter and depends on many factors (such as power dissipation, air temperature, PCB area, copper heat-sink area, number of thermal vias under the package, air flow, and adjacent component placement). The LM21215A uses an advanced flip-chip-on-lead (FCOL) package and its exposed pad has a direct electrical and thermal connection to PGND. This pad must be soldered directly to the PCB copper ground plane to provide an effective heat-sink and proper electrical connection. Use the documents listed in Related Documentation as a guide for optimized thermal PCB design and estimating $R_{\theta JA}$ for a given application environment.

10.1.3 Ground Plane Design

As mentioned previously, using one of the middle layers as a solid ground plane is recommended. A ground plane offers shielding for sensitive circuits and traces and also provides a quiet reference potential for the control circuitry. Connect the AGND and PGND pins to the ground plane using an array of vias under the exposed pad. The PGND pins are connected to the source of the integrated low-side power MOSFET. Connect these pins directly to the return terminals of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce because of load current variations. The PGND trace, as well as PVIN and SW traces, must be constrained to one side of the ground plane. The other side of the ground plane contains much less noise and is ideal for sensitive routes.

10.2 Layout Example

![Figure 42. Layout Example Showing Top Layer Copper and Silkscreen](image-url)
11 Device and Documentation Support

11.1 Device Support

11.1.1 Third-Party Products Disclaimer
TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT
CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES
OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER
ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

11.1.2 Development Support
For the PowerLab™, go to http://www.ti.com/powerlab.
For the WEBENCH® Design Center, go to http://www.ti.com/lsds/ti/analog/webench/overview.page.

11.2 Documentation Support

11.2.1 Related Documentation
• AN-2131 LM21215A Evaluation Board, SNVA477
• AN-2130 LM21215 Evaluation Board, SNVA476
• AN-2107 LM21212-1 Evaluation Board, SNVA467
• AN-2140 LM21212-2 Evaluation Board, SNVA480
• AN-2162: Simple Success with Conducted EMI from DC-DC Converters, SNVA489
• 6/4-Bit VID Programmable Current DAC for Point of Load Regulators with Adjustable Start-Up Current, SNVS822
• AN-1149 Layout Guidelines for Switching Power Supplies, SNVA021
• AN-1229 Simple Switcher PCB Layout Guidelines, SNVA054
• Constructing Your Power Supply – Layout Considerations, SLUP230
• Low Radiated EMI Layout Made SIMPLE with LM4360x and LM4600x, SNVA721
• AN-2020 Thermal Design By Insight, Not Hindsight, SNVA419
• AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages, SNVA183
• SPRA953B Semiconductor and IC Package Thermal Metrics, SPRA953
• SNVA719 Thermal Design made Simple with LM43603 and LM43602, SNVA719
• SLMA002 PowerPAD™ Thermally Enhanced Package, SLMA002
• SLMA004 PowerPAD Made Easy, SLMA004
• SBVA025 Using New Thermal Metrics, SBVA025

11.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community  TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.

Design Support  TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.

11.4 Trademarks
PowerPAD, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.
11.5 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>PIns</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM21215AMH-1/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>73</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM21215 AMH-1</td>
<td>Samples</td>
</tr>
<tr>
<td>LM21215AMHE-1/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM21215 AMH-1</td>
<td>Samples</td>
</tr>
<tr>
<td>LM21215AMHX-1/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM21215 AMH-1</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check [http://www.ti.com/productcontent](http://www.ti.com/productcontent) for the latest availability information and additional product content details.

- **TBD**: The Pb-Free/Green conversion plan has not been defined.

- **Pb-Free (RoHS)**: TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

- **Pb-Free (RoHS Exempt)**: This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

- **Green (RoHS & no Sb/Br)**: TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM21215AMHE-1/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>250</td>
<td>178.0</td>
<td>16.4</td>
<td>6.95</td>
<td>7.1</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LM21215AMHX-1/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.95</td>
<td>7.1</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.

- A0: Dimension designed to accommodate the component width
- B0: Dimension designed to accommodate the component length
- K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
- P1: Pitch between successive cavity centers
### TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM21215AMHE-1/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM21215AMHX-1/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Reference JEDEC Registration MO-153, Variation ACT.
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers’ applications and compliance of their applications (and of all TI products used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE FOR ANY PATENT, COPYRIGHT, TRADEMARK, TRADE SECRET, TRADE SECRET, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS OF TION RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-compliance with the terms and provisions of this Notice.