LM25118 Wide Voltage Range Buck-Boost Controller

1 Features

- Input Voltage Operating Range From 3 V to 42 V
- Emulated Peak Current Mode Control
- Smooth Transition Between Step-Down and Step-Up Modes
- Switching Frequency Programmable to 500 KHz
- Oscillator Synchronization Capability
- Internal High Voltage Bias Regulator
- Integrated High and Low-Side Gate Drivers
- Programmable Soft-Start Time
- Ultra-Low Shutdown Current
- Enable Input
- Wide Bandwidth Error Amplifier
- 1.5% Feedback Reference Accuracy
- Thermal Shutdown
- Package: 20-Pin HTSSOP (Exposed Pad)
- Create a Custom Design Using the LM25118 With the WEBENCH® Power Designer

2 Applications

Industrial Buck-Boost Supplies

3 Description

The LM25118 wide voltage range Buck-Boost switching regulator controller features all of the functions necessary to implement a high-performance, cost-efficient Buck-Boost regulator using a minimum of external components. The Buck-Boost topology maintains output voltage regulation when the input voltage is either less than or greater than the output voltage making it especially suitable for automotive applications. The LM25118 operates as a buck regulator while the input voltage is sufficiently greater than the regulated output voltage and gradually transitions to the buck-boost mode as the input voltage approaches the output. This dual-mode approach maintains regulation over a wide range of input voltages with optimal conversion efficiency in the buck mode and a glitch-free output during mode transitions. This easy-to-use controller includes drivers for the high-side buck MOSFET and the low-side boost MOSFET. The control method of the regulator is based upon current mode control using an emulated current ramp. Emulated current mode control reduces noise sensitivity of the pulse-width modulation circuit, allowing reliable control of the very small duty cycles necessary in high input voltage applications. Additional protection features include current limit, thermal shutdown, and an enable input. The device is available in a power-enhanced, 20-pin HTSSOP package featuring an exposed die attach pad to aid thermal dissipation.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM25118</td>
<td>HTSSOP (20)</td>
<td>6.50 mm × 4.40 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Efficiency vs \( V_{IN} \) and \( I_{OUT} \), \( V_{OUT} = 12 \) V
### Table of Contents

1. **Features** .......................................................... 1  
2. **Applications** .................................................. 1  
3. **Description** .................................................... 1  
4. **Revision History** .............................................. 2  
5. **Pin Configuration and Functions** ......................... 4  
6. **Specifications** .................................................. 6  
   - Absolute Maximum Ratings .................................. 6  
   - ESD Ratings ..................................................... 6  
   - Recommended Operating Conditions ...................... 6  
   - Thermal Information ......................................... 6  
   - Electrical Characteristics ................................... 7  
   - Typical Characteristics ...................................... 10  
7. **Detailed Description** ......................................... 12  
   - Overview ....................................................... 12  
   - Functional Block Diagram .................................. 12  
   - Feature Description ......................................... 13  
   - Device Functional Modes .................................... 21  
8. **Application and Implementation** ......................... 23  
   - Application Information ...................................... 23  
   - Typical Application .......................................... 23  
9. **Power Supply Recommendations** ......................... 34  
   - Bias Power Dissipation Reduction ......................... 34  
   - Thermal Considerations ..................................... 35  
10. **Layout** .......................................................... 35  
    - Layout Guidelines ........................................... 35  
    - Layout Example .............................................. 35  
11. **Device and Documentation Support** .................... 36  
    - Device Support .............................................. 36  
    - Receiving Notification of Documentation Updates .... 36  
    - Community Resources ...................................... 36  
    - Trademarks ................................................... 36  
    - Electrostatic Discharge Caution ......................... 36  
    - Glossary ...................................................... 36  
12. **Mechanical, Packaging, and Orderable Information** ..... 37

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision E (July 2017) to Revision F  
- Deleted rogue text from ESD Ratings table. ................................................................. 6

#### Changes from Revision D (August 2014) to Revision E  
- Moved the automotive device to a standalone data sheet (SNVSAX7). ............................... 1  
- Changed language of WEBENCH list item; added additional content and links for WEBENCH further in data sheet .................................................. 1  
- Moved the storage temp parameters to the Absolute Maximum Ratings ............................. 6  
- Changed junction temperature range from: ±150°C max to: −40°C to 150°C ................................................. 6  
- Changed Handling Ratings table to ESD Ratings .................................................................. 6  
- Moved the junction temperature ranges in the Electrical Characteristics table to the test conditions statement ................................................. 7  
- Removed the V_{OL} minimum value ...................................................................................... 8  
- Removed the V_{OLH} minimum value ................................................................................... 8  
- Added Community Resources section .................................................................................. 36

#### Changes from Revision C (November 2013) to Revision D  
- Changed data sheet flow and layout to conform with new TI standards. Added the following sections: Device Information Table, Application and Implementation; Power Supply Recommendations; Layout; Device and Documentation Support; Mechanical, Packaging, and Ordering Information .............................................. 1  
- Changed Removed footnote to “VCC, LO, VCCX, UVLO to GND” ........................................ 6

#### Changes from Revision B (April, 2013) to Revision C  
- Deleted V_{IN} Range on Functional Block Diagram .......................................................... 12  
- Changed Figure 19 ................................................................................................................. 24  
- Changed VIN Specification .................................................................................................. 24
Changes from Revision A (March 2013) to Revision B

Page

- Changed layout of National Data Sheet to TI format ................................................................. 24
## 5 Pin Configuration and Functions

### Pin Functions

<table>
<thead>
<tr>
<th>NO.</th>
<th>NAME</th>
<th>TYPE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VIN</td>
<td>P/I</td>
<td>Input supply voltage.</td>
</tr>
<tr>
<td>2</td>
<td>UVLO</td>
<td>I</td>
<td>If the UVLO pin is below 1.23 V, the regulator will be in standby mode (VCC regulator running, switching regulator disabled). When the UVLO pin exceeds 1.23 V, the regulator enters the normal operating mode. An external voltage divider can be used to set an undervoltage shutdown threshold. A fixed 5-µA current is sourced out of the UVLO pin. If a current limit condition exists for 256 consecutive switching cycles, an internal switch pulls the UVLO pin to ground and then releases.</td>
</tr>
<tr>
<td>3</td>
<td>RT</td>
<td>I</td>
<td>The internal oscillator frequency is set with a single resistor between this pin and the AGND pin. The recommended frequency range is 50 kHz to 500 kHz.</td>
</tr>
<tr>
<td>4</td>
<td>EN</td>
<td>I</td>
<td>If the EN pin is below 0.5 V, the regulator will be in a low power state drawing less than 10 µA from VIN. EN must be raised above 3 V for normal operation.</td>
</tr>
<tr>
<td>5</td>
<td>RAMP</td>
<td>I</td>
<td>Ramp control signal. An external capacitor connected between this pin and the AGND pin sets the ramp slope used for emulated current mode control.</td>
</tr>
<tr>
<td>6</td>
<td>AGND</td>
<td>G</td>
<td>Analog ground.</td>
</tr>
<tr>
<td>7</td>
<td>SS</td>
<td>I</td>
<td>Soft-Start. An external capacitor and an internal 10-µA current source set the rise time of the error amp reference. The SS pin is held low when VCC is less than the VCC undervoltage threshold (&lt; 3.7 V), when the UVLO pin is low (&lt; 1.23 V), when EN is low (&lt; 0.5 V) or when thermal shutdown is active.</td>
</tr>
<tr>
<td>8</td>
<td>FB</td>
<td>I</td>
<td>Feedback signal from the regulated output. Connect to the inverting input of the internal error amplifier.</td>
</tr>
<tr>
<td>9</td>
<td>COMP</td>
<td>O</td>
<td>Output of the internal error amplifier. The loop compensation network should be connected between COMP and the FB pin.</td>
</tr>
<tr>
<td>10</td>
<td>VOUT</td>
<td>I</td>
<td>Output voltage monitor for emulated current mode control. Connect this pin directly to the regulated output.</td>
</tr>
<tr>
<td>11</td>
<td>SYNC</td>
<td>I</td>
<td>Sync input for switching regulator synchronization to an external clock.</td>
</tr>
<tr>
<td>12</td>
<td>CS</td>
<td>I</td>
<td>Current sense input. Connect to the diode side of the current sense resistor.</td>
</tr>
<tr>
<td>13</td>
<td>CSG</td>
<td>I</td>
<td>Current sense ground input. Connect to the ground side of the current sense resistor.</td>
</tr>
<tr>
<td>14</td>
<td>PGND</td>
<td>G</td>
<td>Power Ground.</td>
</tr>
<tr>
<td>15</td>
<td>LO</td>
<td>O</td>
<td>Boost MOSFET gate drive output. Connect to the gate of the external boost MOSFET.</td>
</tr>
<tr>
<td>16</td>
<td>VCC</td>
<td>P/I/O</td>
<td>Output of the bias regulator. Locally decouple to PGND using a low ESR/ESL capacitor located as close to the controller as possible.</td>
</tr>
</tbody>
</table>
## Pin Functions (continued)

<table>
<thead>
<tr>
<th>NO.</th>
<th>NAME</th>
<th>TYPE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>17</td>
<td>VCCX</td>
<td>P/I</td>
<td>Optional input for an externally supplied bias supply. If the voltage at the VCCX pin is greater than 3.9 V, the internal VCC regulator is disabled and the VCC pin is internally connected to VCCX pin supply. If VCCX is not used, connect to AGND.</td>
</tr>
<tr>
<td>18</td>
<td>HB</td>
<td>I</td>
<td>High-side gate driver supply used in bootstrap operation. The bootstrap capacitor supplies current to charge the high-side MOSFET gate. This capacitor should be placed as close to the controller as possible and connected between HB and HS.</td>
</tr>
<tr>
<td>19</td>
<td>HO</td>
<td>O</td>
<td>Buck MOSFET gate drive output. Connect to the gate of the high side buck MOSFET through a short, low inductance path.</td>
</tr>
<tr>
<td>20</td>
<td>HS</td>
<td>I</td>
<td>Buck MOSFET source pin. Connect to the source terminal of the high-side buck MOSFET and the bootstrap capacitor.</td>
</tr>
<tr>
<td>—</td>
<td>EP</td>
<td>—</td>
<td>Exposed thermal pad. Solder to the ground plane under the IC to aid in heat dissipation.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN, EN, VOUT to GND</td>
<td>−0.3</td>
<td>45</td>
<td>V</td>
</tr>
<tr>
<td>VCC, LO, VCCX, UVLO to GND</td>
<td>−0.3</td>
<td>16</td>
<td>V</td>
</tr>
<tr>
<td>HB to HS</td>
<td>−0.3</td>
<td>16</td>
<td>V</td>
</tr>
<tr>
<td>HO to HS</td>
<td>−0.3</td>
<td>HB + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>HS to GND</td>
<td>−4</td>
<td>45</td>
<td>V</td>
</tr>
<tr>
<td>CSG, CS to GND</td>
<td>−0.3</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td>RAMP, SS, COMP, FB, SYNC, RT to GND</td>
<td>−0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>−40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature, T(_{stg})</td>
<td>−55</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>±1000</td>
<td>V</td>
</tr>
</tbody>
</table>

\(^{(1)}\) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
\(^{(2)}\) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN(^{(2)})</td>
<td>3</td>
<td>42</td>
<td>V</td>
</tr>
<tr>
<td>VCC, VCCX</td>
<td>4.75</td>
<td>14</td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>−40</td>
<td>+125</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. Operating Range conditions indicate the conditions at which the device is functional and the device should not be operated beyond such conditions. For ensured specifications and conditions, see Electrical Characteristics.
\(^{(2)}\) VIN ≥ 5.0 V is required to initially start the controller.

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>LM25118</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PWP (HTSSOP)</td>
</tr>
<tr>
<td></td>
<td>20 PINS</td>
</tr>
<tr>
<td>R(_{JA}) (20 PINS)</td>
<td>110(^{(2)})</td>
</tr>
<tr>
<td></td>
<td>40(^{(3)})</td>
</tr>
<tr>
<td></td>
<td>35(^{(4)})</td>
</tr>
<tr>
<td>R(_{JC(bot)}) (20 PINS)</td>
<td>4</td>
</tr>
</tbody>
</table>

\(^{(1)}\) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.
\(^{(2)}\) JEDEC 2-Layer test board (JESD 51-3)
\(^{(3)}\) JEDEC 4-Layer test board (JESD 51-7) with 4 thermal vias under the Exposed Pad
\(^{(4)}\) JEDEC 4-Layer test board (JESD 51-7) with 12 thermal vias under the Exposed Pad
### 6.5 Electrical Characteristics

Unless otherwise specified, the following conditions apply: \(V_{IN} = 24\, V\), \(V_{CCX} = 0\, V\), \(EN = 5\, V\), \(RT = 29.11\, k\Omega\), no load on LO and HO. Typical values apply for \(T_J = 25^\circ C\); minimum and maximum values apply over the full junction temperature range for operation: \(-40^\circ C\) to \(+125^\circ C\).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(I_{BIAS})</td>
<td>(V_{IN}) operating current</td>
<td>(V_{CCX} = 0, V)</td>
<td>4.5</td>
<td>5.5</td>
<td>mA</td>
</tr>
<tr>
<td>(I_{BIASX})</td>
<td>(V_{IN}) operating current</td>
<td>(V_{CCX} = 5, V)</td>
<td>1</td>
<td>1.85</td>
<td>mA</td>
</tr>
<tr>
<td>(I_{STDBY})</td>
<td>(V_{IN}) shutdown current</td>
<td>(EN = 0, V)</td>
<td>1</td>
<td>10</td>
<td>µA</td>
</tr>
<tr>
<td><strong>VCC REGULATOR</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{CC(\text{REG})})</td>
<td>(V_{CC}) regulation</td>
<td>(V_{CCX} = 0, V)</td>
<td>6.8</td>
<td>7</td>
<td>7.2</td>
</tr>
<tr>
<td>(V_{CC(\text{REG})})</td>
<td>(V_{CC}) regulation</td>
<td>(V_{CCX} = 0, V,, V_{IN} = 6, V)</td>
<td>5</td>
<td>5.25</td>
<td>5.5</td>
</tr>
<tr>
<td>VCC sourcing current limit</td>
<td>(V_{CC} = 0)</td>
<td>21</td>
<td>35</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>VCCX switch threshold</td>
<td>(V_{CCX}) rising</td>
<td>3.68</td>
<td>3.85</td>
<td>4.02</td>
<td>V</td>
</tr>
<tr>
<td>VCCX switch hysteresis</td>
<td></td>
<td>0.2</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VCCX switch (R_{DS(ON)})</td>
<td>(I_{CCX} = 10, mA)</td>
<td>5</td>
<td>12</td>
<td>Ω</td>
<td></td>
</tr>
<tr>
<td>VCCX switch leakage</td>
<td>(V_{CCX} = 0, V)</td>
<td>0.5</td>
<td>1</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>VCCX pulldown resistance</td>
<td>(V_{CCX} = 3, V)</td>
<td>70</td>
<td></td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>VCC undervoltage lockout voltage</td>
<td>(V_{CC}) rising</td>
<td>3.52</td>
<td>3.7</td>
<td>3.86</td>
<td>V</td>
</tr>
<tr>
<td>VCC undervoltage hysteresis</td>
<td></td>
<td>0.21</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>HB DC bias current</td>
<td>HB-HS = 15, V</td>
<td>205</td>
<td>260</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>VC LDO mode turnoff</td>
<td></td>
<td>10</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>EN INPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{EN(\text{OFF})})</td>
<td>(EN) input low threshold</td>
<td>(V_{EN}) falling</td>
<td>0.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{EN(ON)})</td>
<td>(EN) input high threshold</td>
<td>(V_{EN}) rising</td>
<td>3</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>EN input bias current</td>
<td>(V_{EN} = 3, V)</td>
<td>-1</td>
<td>1</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>EN input bias current</td>
<td>(V_{EN} = 0.5, V)</td>
<td>-1</td>
<td>1</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>EN input bias current</td>
<td>(V_{EN} = 42, V)</td>
<td>50</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td><strong>UVLO THRESHOLDS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>UVLO</td>
<td>UVLO standby threshold</td>
<td>UVLO Rising</td>
<td>1.191</td>
<td>1.231</td>
<td>1.271</td>
</tr>
<tr>
<td>(\Delta V_{UVLO})</td>
<td>UVLO threshold hysteresis</td>
<td></td>
<td>0.105</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>UVLO pullup current source</td>
<td>UVLO = 0, V</td>
<td>5</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>UVLO pulldown (R_{DS(ON)})</td>
<td></td>
<td>100</td>
<td>200</td>
<td>Ω</td>
<td></td>
</tr>
</tbody>
</table>

(1) Minimum and Maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at \(T_J = 25^\circ C\), and are provided for reference purposes only.
## Electrical Characteristics (continued)

Unless otherwise specified, the following conditions apply: \(V_{\text{IN}} = 24\, \text{V}, \, V_{\text{CCX}} = 0\, \text{V}, \, \text{EN} = 5\, \text{V}, \, RT = 29.11\, \text{k}\, \Omega, \) no load on LO and HO. Typical values apply for \(T_J = 25^\circ\text{C}; \) minimum and maximum values apply over the full junction temperature range for operation: \(-40^\circ\text{C} \text{ to } +125^\circ\text{C}.\)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SOFT START</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SS current source</td>
<td>(SS = 0, \text{V})</td>
<td>7.5</td>
<td>10.5</td>
<td>13.5</td>
<td>(\mu\text{A})</td>
</tr>
<tr>
<td>SS to FB offset</td>
<td>(FB = 1.23, \text{V})</td>
<td>150</td>
<td></td>
<td></td>
<td>(\text{mV})</td>
</tr>
<tr>
<td>SS output low voltage</td>
<td>Sinking 100 (\mu\text{A}, , UVLO = 0, \text{V})</td>
<td>7</td>
<td></td>
<td></td>
<td>(\text{mV})</td>
</tr>
<tr>
<td><strong>ERROR AMPLIFIER</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{\text{REF}})</td>
<td>FB reference voltage</td>
<td>1.212</td>
<td>1.23</td>
<td>1.248</td>
<td>(\text{V})</td>
</tr>
<tr>
<td>FB input bias current</td>
<td>(FB = 2, \text{V})</td>
<td></td>
<td>20</td>
<td>200</td>
<td>(\text{nA})</td>
</tr>
<tr>
<td>COMP sink/source current</td>
<td></td>
<td>3</td>
<td></td>
<td></td>
<td>(\text{mA})</td>
</tr>
<tr>
<td>(A_{\text{OL}}) DC gain</td>
<td></td>
<td>80</td>
<td></td>
<td></td>
<td>(\text{dB})</td>
</tr>
<tr>
<td>(f_{\text{BW}}) Unity bain bandwidth</td>
<td></td>
<td>3</td>
<td></td>
<td></td>
<td>(\text{MHz})</td>
</tr>
<tr>
<td><strong>PWM COMPARATORS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(t_{\text{HO(OFF)}}) Forced HO off-time</td>
<td></td>
<td>305</td>
<td>400</td>
<td>495</td>
<td>(\text{ns})</td>
</tr>
<tr>
<td>(T_{\text{ON(MIN)}}) Minimum HO on-time</td>
<td></td>
<td>70</td>
<td></td>
<td></td>
<td>(\text{ns})</td>
</tr>
<tr>
<td>COMP to comparator offset</td>
<td></td>
<td>200</td>
<td></td>
<td></td>
<td>(\text{mV})</td>
</tr>
<tr>
<td><strong>OSCILLATOR (RT PIN)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(I_{\text{SW1}}) Frequency 1</td>
<td>(RT = 29.11, \text{k}, \Omega)</td>
<td>178</td>
<td>200</td>
<td>224</td>
<td>(\text{kHz})</td>
</tr>
<tr>
<td>(I_{\text{SW2}}) Frequency 2</td>
<td>(RT = 9.525, \text{k}, \Omega)</td>
<td>450</td>
<td>515</td>
<td>575</td>
<td>(\text{kHz})</td>
</tr>
<tr>
<td><strong>SYNC</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sync threshold falling</td>
<td></td>
<td>1.3</td>
<td></td>
<td></td>
<td>(\text{V})</td>
</tr>
<tr>
<td><strong>CURRENT LIMIT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{\text{CS(TH)}}) Cycle-by-cycle sense voltage threshold (CS-CSG)</td>
<td>(\text{RAMP} = 0, \text{ buck mode})</td>
<td>-103</td>
<td>-125</td>
<td>-147</td>
<td>(\text{mV})</td>
</tr>
<tr>
<td>(V_{\text{CS(THK)}}) Cycle-by-cycle sense voltage threshold (CS-CSG)</td>
<td>(\text{RAMP} = 0, \text{ buck-boost mode})</td>
<td>-218</td>
<td>-255</td>
<td>-300</td>
<td>(\text{mV})</td>
</tr>
<tr>
<td>CS bias current</td>
<td>(CS = 0, \text{V})</td>
<td>45</td>
<td>60</td>
<td></td>
<td>(\mu\text{A})</td>
</tr>
<tr>
<td>CSG bias current</td>
<td>(CSG = 0, \text{V})</td>
<td>45</td>
<td>60</td>
<td></td>
<td>(\mu\text{A})</td>
</tr>
<tr>
<td>Current limit fault timer</td>
<td></td>
<td>256</td>
<td></td>
<td></td>
<td>(\text{cycles})</td>
</tr>
<tr>
<td><strong>RAMP GENERATOR</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(I_{R2}) RAMP current 2</td>
<td>(\text{VIN} = 12, \text{V}, , \text{VOUT} = 12, \text{V})</td>
<td>95</td>
<td>115</td>
<td>135</td>
<td>(\mu\text{A})</td>
</tr>
<tr>
<td>(I_{R3}) RAMP current 3</td>
<td>(\text{VIN} = 5, \text{V}, , \text{VOUT} = 12, \text{V})</td>
<td>65</td>
<td>80</td>
<td>95</td>
<td>(\mu\text{A})</td>
</tr>
<tr>
<td>VOUT bias current</td>
<td>(\text{VOUT} = 42, \text{V})</td>
<td>245</td>
<td></td>
<td></td>
<td>(\mu\text{A})</td>
</tr>
<tr>
<td><strong>LOW-SIDE (LO) GATE DRIVER</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{\text{OLL}}) LO low-state output voltage</td>
<td>(I_{\text{LO}} = 100, \text{mA})</td>
<td>0.14</td>
<td>0.23</td>
<td></td>
<td>(\text{V})</td>
</tr>
<tr>
<td>(V_{\text{OHLL}}) LO high-state output voltage</td>
<td>(I_{\text{LO}} = -100, \text{mA}, , V_{\text{OHLL}} = V_{\text{CC}} - V_{\text{LO}})</td>
<td>0.25</td>
<td></td>
<td></td>
<td>(\text{V})</td>
</tr>
<tr>
<td>LO rise time</td>
<td>C-load = 1 (\text{nF}, , V_{\text{CC}} = 8, \text{V})</td>
<td>16</td>
<td></td>
<td></td>
<td>(\text{ns})</td>
</tr>
<tr>
<td>LO fall time</td>
<td>C-load = 1 (\text{nF}, , V_{\text{CC}} = 8, \text{V})</td>
<td>14</td>
<td></td>
<td></td>
<td>(\text{ns})</td>
</tr>
<tr>
<td>(I_{\text{OLLL}}) Peak LO source current</td>
<td>(V_{\text{LO}} = 0, \text{V}, , V_{\text{CC}} = 8, \text{V})</td>
<td>2.2</td>
<td></td>
<td></td>
<td>(\text{A})</td>
</tr>
<tr>
<td>(I_{\text{OLL}}) Peak LO sink current</td>
<td>(V_{\text{LO}} = V_{\text{CC}} = 8, \text{V})</td>
<td>2.7</td>
<td></td>
<td></td>
<td>(\text{A})</td>
</tr>
<tr>
<td><strong>HIGH-SIDE (HO) GATE DRIVER</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{\text{OLH}}) HO low-state output voltage</td>
<td>(I_{\text{HO}} = 100, \text{mA})</td>
<td>0.135</td>
<td>0.21</td>
<td></td>
<td>(\text{V})</td>
</tr>
<tr>
<td>(V_{\text{OHH}}) HO high-state output voltage</td>
<td>(I_{\text{HO}} = -100, \text{mA}, , V_{\text{OHH}} = V_{\text{HB}} - V_{\text{OH}})</td>
<td>0.25</td>
<td></td>
<td></td>
<td>(\text{V})</td>
</tr>
</tbody>
</table>
Electrical Characteristics (continued)

Unless otherwise specified, the following conditions apply: VIN = 24 V, VCCX = 0 V, EN = 5 V, RT = 29.11 kΩ, no load on LO and HO. Typical values apply for TJ = 25°C; minimum and maximum values apply over the full junction temperature range for operation: −40°C to +125°C.(1)(1)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>HO rise time</td>
<td>C-load = 1 nF, VCC = 8 V</td>
<td>14</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>HO fall time</td>
<td>C-load = 1 nF, VCC = 8 V</td>
<td>12</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>I_OHH</td>
<td>Peak HO source current</td>
<td></td>
<td></td>
<td>2.2</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>V_HO = 0 V, VCC = 8 V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_OLH</td>
<td>Peak HO sink current</td>
<td></td>
<td></td>
<td>3.5</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>V_HO = VCC = 8 V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HB-HS undervoltage lockout</td>
<td></td>
<td></td>
<td></td>
<td>3</td>
<td>V</td>
</tr>
</tbody>
</table>

BUCK-BOOST CHARACTERISTICS(2)

<p>| | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Buck-boost mode</td>
<td>Buck duty cycle</td>
<td>69%</td>
<td>75%</td>
<td>80%</td>
<td></td>
</tr>
</tbody>
</table>

THERMAL

<p>| | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>T_SD</td>
<td>Thermal shutdown junction temperature</td>
<td>165</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>ΔT_SD</td>
<td>Thermal shutdown hysteresis</td>
<td>25</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>

(2) When the duty cycle exceeds 75%, the LM25118 controller gradually phases into the Buck-Boost mode.
6.6 Typical Characteristics

![Efficiency vs VIN and IOUT](VOUT = 12 V)

![Current Limit Threshold vs VOUT/VIN](VOUT = 12 V)

![VCC vs VIN](VCC)

![VCC vs IVCC](VCC)

![Error Amplifier Gain/Phase](VCC = 8 V)

![LO and HO Peak Gate Current vs Output Voltage](VCC = 8 V)
Typical Characteristics (continued)

Figure 7. Oscillator Frequency vs RT
7 Detailed Description

7.1 Overview
The LM25118 high voltage switching regulator features all of the functions necessary to implement an efficient high voltage buck or buck-boost regulator using a minimum of external components. The regulator switches smoothly from buck to buck-boost operation as the input voltage approaches the output voltage, allowing operation with the input greater than or less than the output voltage. This easy-to-use regulator integrates high-side and low-side MOSFET drivers capable of supplying peak currents of 2 A. The regulator control method is based on current mode control using an emulated current ramp. Peak current mode control provides inherent line feedforward, cycle-by-cycle current limiting and ease-of-loop compensation. The use of an emulated control ramp reduces noise sensitivity of the pulse-width modulation circuit, allowing reliable processing of very small duty cycles necessary in high input voltage applications. The operating frequency is user programmable from 50 kHz to 500 kHz. An oscillator synchronization pin allows multiple LM25118 regulators to self synchronize or be synchronized to an external clock. Fault protection features include current limiting, thermal shutdown, and remote shutdown capability. An undervoltage lockout input allows regulator shutdown when the input voltage is below a user selected threshold, and a low state at the enable pin will put the regulator into an extremely low current shutdown state. The device is available in the 20-pin HTSSOP package featuring an exposed pad to aid in thermal dissipation.

7.2 Functional Block Diagram
7.3 Feature Description

A buck-boost regulator can maintain regulation for input voltages either higher or lower than the output voltage. The challenge is that buck-boost power converters are not as efficient as buck regulators. The LM25118 has been designed as a dual-mode controller whereby the power converter acts as a buck regulator while the input voltage is above the output. As the input voltage approaches the output voltage, a gradual transition to the buck-boost mode occurs. The dual mode approach maintains regulation over a wide range of input voltages, while maintaining the optimal conversion efficiency in the normal buck mode. The gradual transition between modes eliminates disturbances at the output during transitions. Figure 8 shows the basic operation of the LM25118 regulator in the buck mode. In buck mode, transistor Q1 is active and Q2 is disabled. The inductor current ramps in proportion to the Vin – Vout voltage difference when Q1 is active and ramps down through the recirculating diode D1 when Q1 is off. The first order buck mode transfer function is VOUT/VIN = D, where D is the duty cycle of the buck switch, Q1.

Figure 8. Buck Mode Operation
Feature Description (continued)

Figure 9 shows the basic operation of buck-boost mode. In buck-boost mode, both Q1 and Q2 are active for the same time interval each cycle. The inductor current ramps up (proportional to VIN) when Q1 and Q2 are active and ramps down through the recirculating diode during the off-time. The first order buck-boost transfer function is VOUT/VIN = D/(1 – D), where D is the duty cycle of Q1 and Q2.

![Figure 9. Buck-Boost Mode Operation](image)

Figure 10. Mode Dependence on Duty Cycle (VOUT =12 V)
Feature Description (continued)

7.3.1 UVLO

An undervoltage lockout pin is provided to disable the regulator when the input is below the desired operating range. If the UVLO pin is below 1.13 V, the regulator enters a standby mode with the outputs disabled, but with VCC regulator operating. If the UVLO input exceeds 1.23 V, the regulator will resume normal operation. A voltage divider from the input to ground can be used to set a VIN threshold to disable the regulator in brownout conditions or for low input faults.

If a current limit fault exists for more than 256 clock cycles, the regulator will enter a **hiccup** mode of current limiting and the UVLO pin will be pulled low by an internal switch. This switch turns off when the UVLO pin approaches ground potential allowing the UVLO pin to rise. A capacitor connected to the UVLO pin will delay the return to a normal operating level and thereby set the off-time of the hiccup mode fault protection. An internal 5-μA pullup current pulls the UVLO pin to a high state to ensure normal operation when the VIN UVLO function is not required and the pin is left floating.

7.3.2 Oscillator and Sync Capability

The LM25118 oscillator frequency is set by a single external resistor connected between the RT pin and the AGND pin. The RT resistor should be located very close to the device and connected directly to the pins of the IC. To set a desired oscillator frequency (f), the necessary value for the RT resistor can be calculated from Equation 1:

\[
RT = \frac{6.4 \times 10^9}{f} - 3.02 \times 10^3
\]

The SYNC pin can be used to synchronize the internal oscillator to an external clock. The external clock must be of higher frequency than the free-running frequency set by the RT resistor. A clock circuit with an open-drain output is the recommended interface from the external clock to the SYNC pin. The clock pulse duration should be greater than 15 ns.

![Figure 11. Sync From Multiple Devices](image-url)

Multiple LM25118 devices can be synchronized together simply by connecting the SYNC pins together. In this configuration, all of the devices will be synchronized to the highest frequency device. The diagram in Figure 11 shows the SYNC input and output features of the LM25118. The internal oscillator circuit drives the SYNC pin with a strong pulldown and weak pullup inverter. When the SYNC pin is pulled low, either by the internal oscillator or an external clock, the ramp cycle of the oscillator is terminated and forced 400 ns off-time is initiated before a new oscillator cycle begins. If the SYNC pins of several LM25118 ICs are connected together, the IC with the highest internal clock frequency will pull all the connected SYNC pins low and terminate the oscillator ramp cycles of the other ICs. The LM25118 with the highest programmed clock frequency will serve as the master and control the switching frequency of all the devices with lower oscillator frequencies.
7.3.3 Error Amplifier and PWM Comparator

The internal high gain error amplifier generates an error signal proportional to the difference between the regulated output voltage and an internal precision reference (1.23 V). The output of the error amplifier is connected to the COMP pin. Loop compensation components, typically a type II network shown in Figure 18, are connected between the COMP and FB pins. This network creates a low-frequency pole, a zero, and a noise reducing high-frequency pole. The PWM comparator compares the emulated current sense signal from the RAMP generator to the error amplifier output voltage at the COMP pin. The same error amplifier is used for operation in buck and buck-boost mode.

Figure 13. Composition of Emulated Current Signal
Feature Description (continued)

7.3.4 Ramp Generator

The ramp signal of a pulse-width modulator with current mode control is typically derived directly from the buck switch drain current. This switch current corresponds to the positive slope portion of the inductor current signal. Using this signal for the PWM ramp simplifies the control loop transfer function to a single pole response and provides inherent input voltage feed-forward compensation. The disadvantage of using the buck switch current signal for PWM control is the large leading edge spike due to circuit parasitics. The leading edge spike must be filtered or blanked to avoid early termination of the PWM pulse. Also, the current measurement may introduce significant propagation delays. The filtering, blanking time, and propagation delay limit the minimal achievable pulse width. In applications where the input voltage may be relatively large in comparison to the output voltage, controlling a small pulse width is necessary for regulation. The LM25118 uses a unique ramp generator which does not actually measure the buck switch current but instead creates a signal representing or emulating the inductor current. The emulated ramp provides signal to the PWM comparator that is free of leading edge spikes and measurement or filtering delays. The current reconstruction is comprised of two elements: a sample-and-hold pedestal level and a ramp capacitor that is charged by a controlled current source. See Figure 13 for details.

The sample-and-hold pedestal level is derived from a measurement of the recirculating current through a current sense resistor in series with the recirculating diode of the buck regulator stage. A small value current-sensing resistor is required between the recirculating diode anode and ground. The CS and CSG pins should be Kelvin connected directly to the sense resistor. The voltage level across the sense resistor is sampled and held just prior to the onset of the next conduction interval of the buck switch. The current sensing and sample-and-hold provide the DC level of the reconstructed current signal. The sample and hold of the recirculating diode current is valid for both buck and buck-boost modes. The positive slope inductor current ramp is emulated by an external capacitor connected from the RAMP pin to the AGND and an internal voltage controlled current source. In buck mode, the ramp current source that emulates the inductor current is a function of the VIN and VOUT voltages per Equation 2.

\[
I_{\text{RAMP}}(\text{buck}) = \frac{5 \, \mu A}{V} \times (\text{VIN} - \text{VOUT}) + 50 \, \mu A
\]

(2)

In buck-boost mode, the ramp current source is a function of the input voltage VIN, per Equation 3.

\[
I_{\text{RAMP}}(\text{buck - boost}) = \frac{5 \, \mu A}{V} \times \text{VIN} + 50 \, \mu A
\]

(3)

Proper selection of the RAMP capacitor \(C_{\text{RAMP}}\) depends upon the value of the output inductor \(L\) and the current sense resistor \(R_S\). For proper current emulation, the sample and hold pedestal value and the ramp amplitude must have the same relative relationship to the actual inductor current. That is:

\[
R_S \times A = \frac{g_m \times L}{C_{\text{RAMP}}}
\]

\[
C_{\text{RAMP}} = \frac{g_m \times L}{A \times R_S}
\]

where

- \(g_m\) is the ramp generator transconductance (5 \(\mu A/V\))
- \(A\) is the current sense amplifier gain (10 \(V/V\))

(4)

The ramp capacitor should be located very close to the device and connected directly to the RAMP and AGND pins.
Feature Description (continued)

The relationship between the average inductor current and the pedestal value of the sampled inductor current can cause instability in certain operating conditions. This instability is known as sub-harmonic oscillation, which occurs when the inductor ripple current does not return to its initial value by the start of the next switching cycle. Sub-harmonic oscillation is normally characterized by observing alternating wide and narrow pulses at the switch node. Adding a fixed slope voltage ramp (slope compensation) to the current sense signal prevents this oscillation. The 50 µA of offset current provided from the emulated current source adds enough slope compensation to the ramp signal for output voltages less than or equal to 12 V. For higher output voltages, additional slope compensation may be required. In such applications, the ramp capacitor can be decreased from the nominal calculated value to increase the ramp slope compensation.

The pedestal current sample is obtained from the current sense resistor (Rs) connected to the CS and CSG pins. It is sometimes helpful to adjust the internal current sense amplifier gain (A) to a lower value to obtain the higher current limit threshold. Adding a pair of external resistors RG in a series with CS and CSG as shown in Figure 14 reduces the current sense amplifier gain A according to Equation 5.

\[
A = \frac{10k}{1k + RG}
\]  

\[\text{(5)}\]

7.3.5 Current Limit

In the buck mode the average inductor current is equal to the output current (Iout). In buck-boost mode the average inductor current is approximately equal to:

\[
lout \times \left(1 + \frac{VOUT}{VIN}\right)
\]

\[\text{(6)}\]

Consequently, the inductor current in buck-boost mode is much larger especially when VOUT is large relative to VIN. The LM25118 provides a current monitoring scheme to protect the circuit from possible overcurrent conditions. When set correctly, the emulated current sense signal is proportional to the buck switch current with a scale factor determined by the current sense resistor. The emulated ramp signal is applied to the current limit comparator. If the peak of the emulated ramp signal exceeds 1.25 V when operating in the buck mode, the PWM cycle is immediately terminated (cycle-by-cycle current limiting). In buck-boost mode the current limit threshold is increased to 2.50 V to allow higher peak inductor current. To further protect the external switches during prolonged overload conditions, an internal counter detects consecutive cycles of current limiting. If the counter detects 256 consecutive current limited PWM cycles, the LM25118 enters a low power dissipation hiccup mode. In the hiccup mode, the output drivers are disabled, the UVLO pin is momentarily pulled low, and the soft-start capacitor is discharged. The regulator is restarted with a normal soft-start sequence once the UVLO pin charges back to 1.23 V. The hiccup mode off-time can be programmed by an external capacitor connected from UVLO pin to ground. This hiccup cycle will repeat until the output overload condition is removed.
Feature Description (continued)

In applications with low output inductance and high input voltage, the switch current may overshoot due to the propagation delay of the current limit comparator and control circuitry. If an overshoot should occur, the sample-and-hold circuit will detect the excess recirculating diode current. If the sample-and-hold pedestal level exceeds the internal current limit threshold, the buck switch will be disabled and will skip PWM cycles until the inductor current has decayed below the current limit threshold. This approach prevents current runaway conditions due to propagation delays or inductor saturation since the inductor current is forced to decay before the buck switch is turned on again.

Figure 14. Current Limit and Ramp Circuit

7.3.6 Maximum Duty Cycle

Each conduction cycle of the buck switch is followed by a forced minimum off-time of 400 ns to allow sufficient time for the recirculating diode current to be sampled. This forced off-time limits the maximum duty cycle of the controller. The actual maximum duty cycle will vary with the operating frequency of Equation 7.

\[ D_{\text{MAX}} = 1 - f \times 400 \times 10^{-9} \]

where

- \( f \) is the oscillator frequency in Hz

Figure 15. Maximum Duty Cycle vs Frequency
Feature Description (continued)

Limiting the maximum duty cycle will limit the maximum boost ratio ($V_{OUT}/V_{IN}$) while operating in buck-boost mode. For example, from Figure 15, at an operating frequency of 500 kHz, $D_{MAX}$ is 80%. Using the buck-boost transfer function.

$$D = \frac{V_{out}}{V_{in} + V_{out}}$$  \hspace{1cm} (8)

with

- $D = 80\%$, solving for $V_{OUT}$ results in
- $V_{OUT} = 4 \times V_{IN}$

With a minimum input voltage of 5 V, the maximum possible output voltage is 20 V at $f = 500$ kHz. The buck-boost step-up ratio can be increased by reducing the operating frequency which increases the maximum duty cycle.

7.3.7 Soft Start

The soft-start feature allows the regulator to gradually reach the initial steady-state operating point, thus reducing start-up stresses and surges. The internal 10-µA soft-start current source gradually charges an external soft-start capacitor connected to the SS pin. The SS pin is connected to the positive input of the internal error amplifier. The error amplifier controls the pulse-width modulator such that the FB pin approximately equals the SS pin as the SS capacitor is charged. Once the SS pin voltage exceeds the internal 1.23-V reference voltage, the error amp is controlled by the reference instead of the SS pin. The SS pin voltage is clamped by an internal amplifier at a level of 150 mV above the FB pin voltage. This feature provides a soft-start controlled recovery in the event a severe overload pulls the output voltage (and FB pin) well below normal regulation but doesn’t persist for 256 clock cycles.

Various sequencing and tracking schemes can be implemented using external circuits that limit or clamp the voltage level of the SS pin. The SS pin acts as a noninverting input to the error amplifier anytime SS voltage is less than the 1.23-V reference. In the event a fault is detected (overtemperature, VCC undervoltage, hiccup current limit), the soft-start capacitor will be discharged. When the fault condition is no longer present, a new soft-start sequence will begin.

7.3.8 HO Output

The LM25118 contains a high-side, high-current gate driver and associated high voltage level shift. This gate driver circuit works in conjunction with an internal diode and an external bootstrap capacitor. A 0.1-µF ceramic capacitor, connected with short traces between the HB pin and HS pin is recommended for most circuit configurations. The size of the bootstrap capacitor depends on the gate charge of the external FET. During the off-time of the buck switch, the HS pin voltage is approximately –0.5 V and the bootstrap capacitor is charged from VCC through the internal bootstrap diode. When operating with a high PWM duty cycle, the buck switch will be forced off each cycle for 400 ns to ensure that the bootstrap capacitor is recharged.

7.3.9 Thermal Protection

Internal Thermal Shutdown circuitry is provided to protect the integrated circuit in the event the maximum junction temperature is exceeded. When activated, typically at 165°C, the controller is forced into a low power reset state, disabling the output driver and the bias regulator. This protection is provided to prevent catastrophic failures from accidental device overheating.
7.4 Device Functional Modes

Figure 10 shows how duty cycle effects the operational mode and is useful for reference in the following discussions. Initially, only the buck switch is active and the buck duty cycle increases to maintain output regulation as VIN decreases. When VIN is approximately equal to 15.5 V, the boost switch begins to operate with a low duty cycle. If VIN continues to fall, the boost switch duty cycle increases and the buck switch duty cycle decreases until they become equal at VIN = 13.2 V.

7.4.1 Buck Mode Operation: VIN > VOUT

The LM25118 buck-boost regulator operates as a conventional buck regulator with emulated current mode control while VIN is greater than VOUT and the buck mode duty cycle is less than 75%. In buck mode, the LO gate drive output to the boost switch remains low.

7.4.2 Buck-Boost Mode Operation: VIN ≊ VOUT

When VIN decreases relative to VOUT, the duty cycle of the buck switch will increase to maintain regulation. Once the duty cycle reaches 75%, the boost switch starts to operate with a very small duty cycle. As VIN is further decreased, the boost switch duty cycle increases until it is the same as the buck switch. As VIN is further decreased below VOUT, the buck and boost switch operate together with the same duty cycle and the regulator is in full buck-boost mode. This feature allows the regulator to transition smoothly from buck to buck-boost mode. Note that the regulator can be designed to operate with VIN less than 4 V, but VIN must be at least 5 V during start-up. Figure 16 shows a timing illustration of the gradual transition from buck to buck-boost mode when the input voltage ramps downward over a few switching cycles.

![Figure 16. Buck (HO) and Boost (LO) Switch Duty Cycle vs. Time, Illustrating Gradual Mode Change With Decreasing Input Voltage](image-url)
Device Functional Modes (continued)

7.4.3 High Voltage Start-Up Regulator

The LM25118 contains a dual-mode, high voltage linear regulator that provides the VCC bias supply for the PWM controller and the MOSFET gate driver. The VIN input pin can be connected directly to input voltages as high as 42 V. For input voltages below 10 V, an internal low dropout switch connects VCC directly to VIN. In this supply range, VCC is approximately equal to VIN. For VIN voltages greater than 10 V, the low dropout switch is disabled and the VCC regulator is enabled to maintain VCC at approximately 7 V. A wide operating range of 4 V to 42 V (with a startup requirement of at least 5 V) is achieved through the use of this dual-mode regulator.

The output of the VCC regulator is current limited to 35 mA, typical. Upon power up, the regulator sources current into the capacitor connected to the VCC pin. When the voltage at the VCC pin exceeds the VCC undervoltage threshold of 3.7 V and the UVLO input pin voltage is greater than 1.23 V, the gate driver outputs are enabled and a soft-start sequence begins. The gate driver outputs remain enabled until VCC falls below 3.5 V or the voltage at the UVLO pin falls below 1.13 V.

In many applications, the regulated output voltage or an auxiliary supply voltage can be applied to the VCCX pin to reduce the IC power dissipation. For output voltages between 4 V and 15 V, VOUT can be connected directly to VCCX. When the voltage at the VCCX pin is greater than 3.85 V, the internal VCC regulator is disabled and an internal switch connects VCCX to VCC, reducing the internal power dissipation.

In high voltage applications, take extra care to ensure the VIN pin voltage does not exceed the absolute maximum voltage rating of 45 V. During line or load transients, voltage ringing on the VIN line that exceeds the absolute maximum rating can damage the IC. Both careful PCB layout and the use of quality bypass capacitors located close to the VIN and GND pins are essential.

![Figure 17. VIN and VCC Sequencing](image)

7.4.4 Enable

The LM25118 contains an enable function which provides a very low input current shutdown mode. If the EN pin is pulled below 0.5 V, the regulator enters shutdown mode, drawing less than 10 µA from the VIN pin. Raising the EN input above 3 V returns the regulator to normal operation. The EN pin can be tied directly to the VIN pin if this function is not needed. It must not be left floating. A 1-MΩ pullup resistor to VIN can be used to interface with an open-collector or open-drain control signal.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
The LM25118 high voltage switching regulator features all of the functions necessary to implement an efficient high voltage buck or buck-boost regulator using a minimum of external components. A buck-boost regulator can maintain regulation for input voltages either higher or lower than the output voltage.

8.2 Typical Application

Figure 18. Typical Application Circuit
Typical Application (continued)

8.2.1 Design Requirements

The procedure for calculating the external components is illustrated with the following design example. The designations used in the design example correlate to the Figure 19. The design specifications are:

- **VOUT** = 12 V
- **VIN** = 5 V to 42 V
- **f** = 300 kHz
- Minimum load current (CCM operation) = 600 mA
- Maximum load current = 3 A
Typical Application (continued)

8.2.2 Detailed Design Procedure

8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM25118 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage (V_{IN}), output voltage (V_{OUT}), and output current (I_{OUT}) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:
- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

8.2.2.2 \( R_7 = R_T \)

\( R_T \) sets the oscillator switching frequency. Generally speaking, higher operating frequency applications will use smaller components, but have higher switching losses. An operating frequency of 300 kHz was selected for this example as a reasonable compromise for both component size and efficiency. The value of \( R_T \) can be calculated as:

\[
R_T = \frac{6.4 \times 10^9}{f} - 3.02 \times 10^3
\]

therefore, \( R_7 = 18.3 \, k\Omega \)

![Figure 20. Inductor Current Waveform](image-url)
Typical Application (continued)

8.2.2.3 Inductor Selection – L1

The inductor value is determined based upon the operating frequency, load current, ripple current, and the input and output voltages. See Figure 20 for details.

To keep the circuit in continuous conduction mode (CCM), the maximum ripple current \( I_{\text{RIPPLE}} \) should be less than twice the minimum load current. For the specified minimum load of 0.6 A, the maximum ripple current is 1.2 Ap-p. Also, the minimum value of \( L \) must be calculated both for a buck and buck-boost configurations. The final value of inductance will generally be a compromise between the two modes. It is desirable to have a larger value inductor for buck mode, but the saturation current rating for the inductor must be large for buck-boost mode, resulting in a physically large inductor. Additionally, large value inductors present buck-boost mode loop compensation challenges which will be discussed in Error Amplifier Configuration. For the design example, the inductor values in both modes are calculated as:

\[
L_1 = \frac{V_{\text{OUT}}(V_{\text{IN}(\text{MAX})} - V_{\text{OUT}})}{V_{\text{IN}(\text{MAX})} \times f \times I_{\text{RIPPLE}}} \quad \text{Buck Mode}
\]

\[
L_1 = \frac{V_{\text{IN}(\text{MIN})}V_{\text{OUT}}}{(V_{\text{OUT}} + V_{\text{IN}(\text{MIN})}) \times f \times I_{\text{RIPPLE}}} \quad \text{Buck-Boost Mode}
\]

where
- \( V_{\text{OUT}} \) is the output voltage
- \( V_{\text{IN}(\text{MAX})} \) is the maximum input voltage
- \( f \) is the switching frequency
- \( I_{\text{RIPPLE}} \) is the selected inductor peak to peak ripple current (1.2 A selected for this example)
- \( V_{\text{IN}(\text{MIN})} \) is the minimum input voltage
- \( \cdot \)

The resulting inductor values are:

\[ L_1 = 23.8 \, \mu\text{H}, \text{ Buck Mode} \] (12)

\[ L_1 = 9.8 \, \mu\text{H}, \text{ Buck-Boost mode} \] (13)

A 10-\( \mu \text{H} \) inductor was selected which is a compromise between these values, while favoring the buck-boost mode. As illustrated in the compensation section, the inductor value should be as low as possible to move the buck-boost right-half-plane zero to a higher frequency. The ripple current is then rechecked with the selected inductor value using Equation 10 and Equation 11.

\[ I_{\text{RIPPLE}(\text{BUCK})} = 2.86 \, \text{A} \] (14)

\[ I_{\text{RIPPLE}(\text{BUCK-BOOST})} = 1.17 \, \text{A} \] (15)

Because the inductor selected is lower than calculated for the Buck mode, the minimum load current for CCM in buck mode is 1.42 A at maximum VIN.

With a 10-\( \mu \text{H} \) inductor, the worst case peak inductor currents can be estimated for each case, assuming a 20% inductor value tolerance and 80% efficiency of the converter.

\[
I_{1(\text{PEAK})} = \frac{I_{\text{OUT}}}{\eta} + \frac{I_{\text{RIPPLE}(\text{BUCK})}}{2(1-L_{\text{TOL}})}
\]

\[
I_{2(\text{PEAK})} = \frac{I_{\text{OUT}}(V_{\text{OUT}} + V_{\text{IN}(\text{MIN})})}{\eta \times V_{\text{IN}(\text{MIN})}} + \frac{I_{\text{RIPPLE}(\text{BUCK-BOOST})}}{2(1-L_{\text{TOL}})}
\]

where
- \( \eta \) is efficiency
- \( L_{\text{TOL}} \) is the inductor tolerance

\[ \cdot \]
Typical Application (continued)

For this example, Equation 16 and Equation 17 yield:

\[ I_{1\text{(PEAK)}} = 5.33 \text{ A} \]  \hspace{1cm} (18)

\[ I_{2\text{(PEAK)}} = 13.4 \text{ A} \]  \hspace{1cm} (19)

An acceptable current limit setting would be 6.7 A for buck mode because the LM25118 automatically doubles the current limit threshold in buck-boost mode. The selected inductor must have a saturation current rating at least as high as the buck-boost mode cycle-by-cycle current limit threshold, in this case at least 13.5 A. A 10-µH, 15-A inductor was chosen for this application.

8.2.2.4 \( R13 = R_{\text{SENSE}} \)

To select the current sense resistor, begin by calculating the minimum \( K \) values for each mode using Equation 20 and Equation 21. \( K \) represents the slope compensation of the controller and is different for each mode, \( K_{\text{BUCK}} \) and \( K_{\text{BUCK-BOOST}} \). \( K_{\text{BUCK}} \) and \( K_{\text{BUCK-BOOST}} \) were selected to be 1.33 and 3, respectively.

\[
K_{\text{BUCK}} \geq 1 + \frac{10}{V_{\text{IN(MAX)}} - V_{\text{OUT}}}
\]  \hspace{1cm} (20)

\[
K_{\text{BUCK-BOOST}} \geq 1 + \frac{10}{V_{\text{IN(MIN)}}}
\]  \hspace{1cm} (21)

\[ K_{\text{BUCK}} = 1.33 \]  \hspace{1cm} (22)

\[ K_{\text{BUCK-BOOST}} = 3 \]  \hspace{1cm} (23)

Use Equation 24 and Equation 25 to calculate \( R_{\text{SENSE}} \) for each mode of operation. A design margin, \( M \), should be selected between 10%-30% to allow for component tolerances. For this design \( M \) was selected to be 10%.

\[
R13_{\text{(BUCK)}} = \frac{1.25(1-M) \cdot 10 \cdot \left( \frac{I_{\text{OUT}}}{\eta} + \frac{I_{\text{RIPPLE(BUCK)}}}{2} \right) \cdot K_{\text{BUCK}}}{2.5 \cdot (1-M) \cdot \frac{V_{\text{IN(MIN)}} + V_{\text{OUT}}}{V_{\text{IN(MIN)}}} \cdot \frac{I_{\text{OUT}}}{\eta} + \frac{I_{\text{RIPPLE(BUCK-BOOST)}}}{2} \cdot K_{\text{BUCK-BOOST}}}
\]  \hspace{1cm} (24)

\[
R13_{\text{(BUCK-BOOST)}} = \frac{2.5 \cdot (1-M) \cdot \frac{V_{\text{IN(MIN)}} + V_{\text{OUT}}}{V_{\text{IN(MIN)}}} \cdot \frac{I_{\text{OUT}}}{\eta} + \frac{I_{\text{RIPPLE(BUCK-BOOST)}}}{2} \cdot K_{\text{BUCK-BOOST}}}{10}
\]  \hspace{1cm} (25)

\[ R13_{\text{(BUCK)}} = 19.89 \text{ m\text{\Omega}} \]  \hspace{1cm} (26)

\[ R13_{\text{(BUCK-BOOST)}} = 15.5 \text{ m\text{\Omega}} \]  \hspace{1cm} (27)

An \( R_{\text{SENSE}} \) value of no more than 15.5 m\text{\Omega} must be used to ensure the required maximum output current in the buck-boost mode. A standard value of 15 m\text{\Omega} was selected for this design.

8.2.2.5 \( C15 = C_{\text{RAMP}} \)

With the inductor value selected, the value of \( C3 \) necessary for the emulation ramp circuit is:

\[ C15 = C_{\text{RAMP}} = \frac{L \times 10^6}{2 \times R_{\text{SENSE}}}
\]  \hspace{1cm} (28)

With the inductance value (L1) selected as 10 µH, the calculated value for \( C_{\text{RAMP}} \) is 333 pF. A standard value of 330 pF was selected.
Typical Application (continued)

8.2.2.6 Inductor Current Limit Calculation

The current limit for each mode can be calculated using Equation 29 and Equation 31. If the peak current limit is less than the calculated inductor peak current, the R13 and C15 need to be recalculated. This can be done by increasing the previous K values or M and reiterating the calculations.

\[
I_{\text{LIMIT (BUCK)}} = 1.25 \times \frac{50 \times 10^{-6} \times V_{\text{OUT}}}{C_{15} \times f \times V_{\text{IN(MAX)}}} + 7.37 \text{ A}
\]

\[
I_{\text{LIMIT (BUCK)}} = 2.5 \times \frac{50 \times 10^{-6} \times V_{\text{OUT}}}{C_{15} \times f \times (V_{\text{IN(MIN)}} + V_{\text{OUT}})} + 14.29 \text{ A}
\]

8.2.2.7 C9 - C12 = Output Capacitors

In buck-boost mode, the output capacitors C9 – C12 must supply the entire output current during the switch on-time. For this reason, the output capacitors are chosen for operation in buck-boost mode, the demands being much less in buck operation. Both bulk capacitance and ESR must be considered to ensure a given output ripple voltage. Buck-boost mode capacitance can be estimated from:

\[
C_{\text{MIN}} = \frac{I_{\text{OUT}} \times D_{\text{MAX}}}{f \times \Delta V_{\text{OUT}}} \quad \text{With} \quad D_{\text{MAX}} = \frac{V_{\text{OUT}}}{V_{\text{IN(MIN)}} + V_{\text{OUT}}}
\]

ESR requirements can be estimated from:

\[
ESR_{\text{MAX}} = \frac{\Delta V_{\text{OUT}}}{\frac{V_{\text{OUT}}}{V_{\text{IN(MIN)}}} + I_{\text{OUT}} + \frac{\text{RIPPLE (BUCK-BOOST)}}{2}}
\]

For this example, with a \( \Delta V_{\text{OUT}} \) (output ripple) of 50 mV:

\[
C_{\text{MIN}} = 141 \mu \text{F}
\]

\[
ESR_{\text{MAX}} = 4.6 \text{ m\Omega}
\]

If hold-up times are a consideration, the values of input and output capacitors must be increased appropriately. Note that it is usually advantageous to use multiple capacitors in parallel to achieve the ESR value required. Also, it is good practice to put a 0.1-µF to 0.47-µF ceramic capacitor directly on the output pins of the supply to reduce high-frequency noise. Ceramic capacitors have good ESR characteristics, and are a good choice for input and output capacitors. Note that the effective capacitance of ceramic capacitors decreases with DC bias. For larger bulk values of capacitance, a low-ESR electrolytic is usually used. However, electrolytic capacitors have poor tolerance, especially over temperature, and the selected value should be selected larger than the calculated value to allow for temperature variation. Allowing for component tolerances, the following values of Cout were chosen for this design example:

Two 180-µF Oscon electrolytic capacitors for bulk capacitance
Two 47-µF ceramic capacitors to reduce ESR
Two 0.47-µF ceramic capacitors to reduce spikes at the output

8.2.2.8 D1

Reverse recovery currents degrade performance and decrease efficiency. For these reasons, a Schottky diode of appropriate ratings should be used for D1. The voltage rating of the boost diode should be equal to VOUT plus some margin.
Typical Application (continued)

8.2.2.9 D4

A Schottky type recirculating diode is required for all LM25118 applications. The near ideal reverse recovery characteristics and low forward voltage drop are particularly important diode characteristics for high input voltage and low output voltage applications. The reverse recovery characteristic determines how long the current surge lasts each cycle when the buck switch is turned on. The reverse recovery characteristics of Schottky diodes minimize the peak instantaneous power in the buck switch during the turn-on transition. The reverse breakdown rating of the diode should be selected for the maximum VIN plus some safety margin.

The forward voltage drop has a significant impact on the conversion efficiency, especially for applications with a low output voltage. Rated current for diodes vary widely from various manufacturers. For the LM25118 this current is user selectable through the current sense resistor value. Assuming a worst-case, 0.6-V drop across the diode, the maximum diode power dissipation can be high. The diode should have a voltage rating of VIN and a current rating of IOUT. A conservative design would at least double the advertised diode rating because specifications between manufacturers vary. For the reference design, a 100-V, 10-A Schottky in a D2PAK package was selected.

8.2.2.10 C1 – C5 = Input Capacitors

A typical regulator supply voltage has a large source impedance at the switching frequency. Good-quality input capacitors are necessary to limit the ripple voltage at the VIN pin while supplying most of the switch current during the buck switch on-time. When the buck switch turns on, the current into the buck switch steps from zero to the lower peak of the inductor current waveform, then ramps up to the peak value, and then drops to the zero at turnoff. The RMS current rating of the input capacitors depends on which mode of operation is most critical.

\[ I_{\text{RMS(BUCK)}} = I_{\text{OUT}} \sqrt{\frac{1 - D}{1 - D}} \]  

(37)

The RMS current demand on the input capacitor(s) is at the maximum value when the duty cycle is at 50%.

\[ I_{\text{RMS(BUCK-BOOST)}} = I_{\text{OUT}} \sqrt{\frac{1 - D}{1 - D}} \]  

(38)

Checking both modes of operation we find:

\[ I_{\text{RMS(BUCK)}} = 1.5 \text{ A} \]  

(39)

\[ I_{\text{RMS(BUCK-BOOST)}} = 4.7 \text{ A} \]  

(40)

Therefore C1 — C5 should be sized to handle 4.7 A of ripple current. Quality ceramic capacitors with a low ESR should be selected. To allow for capacitor tolerances, five 2.2-µF, 100-V ceramic capacitors will be used. If step input voltage transients are expected near the maximum rating of the LM25118, a careful evaluation of the ringing and possible spikes at the device VIN pin should be completed. An additional damping network or input voltage clamp may be required in these cases.

8.2.2.11 C20

The capacitor at the VCC pin provides noise filtering and stability for the VCC regulator. The recommended value of C20 should be no smaller than 0.1 µF, and should be a good-quality, low-ESR, ceramic capacitor. A value of 1 µF was selected for this design. C20 should be 10 x C8.

If operating without VCCX, then

\[ f_{\text{OSC}} \times (Q_{\text{Buck + Boost}} + I_{\text{LOAD(INTERNAL)}}) \]  

(41)

must be less than the VCC current limit.

8.2.2.12 C8

The bootstrap capacitor between the HB and HS pins supplies the gate current to charge the buck switch gate at turnon. The recommended value of C8 is 0.1 µF to 0.47 µF, and should be a good-quality, low-ESR, ceramic capacitor. A value of 0.1 µF was chosen for this design.
Typical Application (continued)

8.2.2.13  \( C16 = C_{\text{SS}} \)

The capacitor at the SS pin determines the soft-start time, that is, the time for the reference voltage and the output voltage, to reach the final regulated value. The time is determined from:

\[
 t_{\text{SS}} = \frac{C16 \times 1.23V}{10 \, \mu\text{A}} 
\]

and assumes a current limit \( > I_{\text{load}} + I_{\text{Cout}} \)

For this application, a C16 value of 0.1 µF was chosen which corresponds to a soft-start time of about 12 ms.

8.2.2.14  \( R8, R9 \)

R8 and R9 set the output voltage level, the ratio of these resistors is calculated from:

\[
\frac{R8}{R9} = \frac{V_{\text{OUT}}}{1.23V} - 1
\]

For a 12-V output, the R8/R9 ratio calculates to 8.76. The resistors should be chosen from standard value resistors and a good starting point is to select resistors within power ratings appropriate for the output voltage. Values of 309 Ω for R9 and 2.67 kΩ for R8 were selected.

8.2.2.15  \( R1, R3, C21 \)

A voltage divider can be connected to the UVLO pin to set a minimum operating voltage \( V_{\text{IN(UVLO)}} \) for the regulator. If this feature is required, the easiest approach to select the divider resistor values is to choose a value for R1 between 10 kΩ and 100 kΩ, while observing the minimum value of R1 necessary to allow the UVLO switch to pull the UVLO pin low. This value is:

\[
R1 \geq 1000 \times V_{\text{IN(MAX)}}
\]

\[
R1 \geq 75 \, k\Omega
\]

R3 is then calculated from:

\[
R3 = 1.23 \times \left[ \frac{R1}{V_{\text{IN(MIN)}} + 5 \, \mu\text{A} \times R1 - 1.23} \right]
\]

Because \( V_{\text{IN(MIN)}} \) for our example is 5 V, set \( V_{\text{IN(UVLO)}} \) to 4 V for some margin in component tolerances and input ripple.

\[
R1 = 75 \, k\Omega
\]

\[
R3 = 29.332 \, k\Omega
\]

Capacitor C21 provides filtering for the divider and the off time of the hiccup duty cycle during current limit. The voltage at the UVLO pin should never exceed 15 V when using an external set-point divider. It may be necessary to clamp the UVLO pin at high input voltages.

Knowing the desired off time during hiccup current limit, the value of C21 is given by:

\[
t_{\text{OFF}} = \frac{-C21 \cdot R1 \cdot R3}{R1 + R3} \cdot \ln \left[ 1 - 0.98 \frac{R1 + R3}{V_{\text{IN}} \cdot R3} \right]
\]

Notice that \( t_{\text{OFF}} \) varies with \( V_{\text{IN}} \)

In this example, C21 was chosen to be 0.1 µF. This will set the \( t_{\text{OFF}} \) time to 723 µs with \( V_{\text{IN}} = 12 \, V \).

8.2.2.16  \( R2 \)

A 1-M pullup resistor connected from the EN pin to the VIN pin is sufficient to keep enable in a high state if on-off control is not used.
Typical Application (continued)

8.2.2.17 Snubber

A snubber network across the buck recirculating diode reduces ringing and spikes at the switching node. Excessive ringing and spikes can cause erratic operation and increase noise at the regulator output. In the limit, spikes beyond the maximum voltage rating of the LM25118 or the recirculating diode can damage these devices. Selecting the values for the snubber is best accomplished through empirical methods. First, make sure the lead lengths for the snubber connections are very short. Start with a resistor value between 5 and 20 $\Omega$. Increasing the value of the snubber capacitor results in more damping, however the snubber losses increase. Select a minimum value of the capacitor that provides adequate clamping of the diode waveform at maximum load. A snubber may be required for the boost diode as well. The same empirical procedure applies. Snubbers were not necessary in this example.

8.2.2.18 Error Amplifier Configuration

8.2.2.18.1 R4, C18, C17

These components configure the error amplifier gain characteristics to accomplish a stable overall loop gain. One advantage of current mode control is the ability to close the loop with only three feedback components, R4, C18, and C17. The overall loop gain is the product of the modulator gain and the error amplifier gain. The DC modulator gain of the LM25118 is as follows:

$$\text{DCGain}_{\text{MOD}} = \frac{R_{\text{LOAD}} \times V_{\text{IN}}}{10R_S(V_{\text{IN}} + 2V_{\text{OUT}})}$$  \hspace{1cm} (46)$$

The dominant, low frequency pole of the modulator is determined by the load resistance ($R_{\text{LOAD}}$) and output capacitance ($C_{\text{OUT}}$). The corner frequency of this pole is:

$$f_{\text{P(MOD)}} = \frac{1 + D_{\text{MAX}}}{2\pi R_{\text{LOAD}} \times C_{\text{OUT}}}$$  \hspace{1cm} (47)$$

For this example, $R_{\text{LOAD}} = 4$ $\Omega$, $D_{\text{MAX}} = 0.705$, and $C_{\text{OUT}} = 454$ $\mu$F, therefore:

$$f_{\text{P(MOD)}} = 149 \text{ Hz}$$  \hspace{1cm} (48)$$

$$\text{DC Gain}_{\text{MOD}} = 4.59 = 13.25 \text{ dB}$$  \hspace{1cm} (49)$$

Additionally, there is a right-half plane (RHP) zero associated with the modulator. The frequency of the RHP zero is:

$$f_{RHP\text{zero}} = \frac{R_{\text{LOAD}} (1 - D)^2}{2\pi L \times D}$$  \hspace{1cm} (50)$$

$$f_{RHP\text{zero}} = 7.8 \text{ kHz}$$  \hspace{1cm} (51)$$

The output capacitor ESR produces a zero given by:

$$ESR_{\text{zero}} = \frac{1}{2\pi \times ESR \times C_{\text{OUT}}}$$  \hspace{1cm} (52)$$

$$ESR_{\text{ZERO}} = 76 \text{ kHz}$$  \hspace{1cm} (53)$$

The RHP zero complicates compensation. The best design approach is to reduce the loop gain to cross zero at about 25% of the calculated RHP zero frequency. The Type II error amplifier compensation provided by R4, C18, and C17 places one pole at the origin for high DC gain. The second pole should be placed close to the RHP zero. The error amplifier zero (Equation 54) should be placed near the dominate modulator pole. This is a good starting point for compensation.

Components R4 and C18 configure the error amplifier as a Type II configuration which has a DC pole and a zero at

$$f_z = \frac{1}{2 \times \pi \times R4 \times C18}$$  \hspace{1cm} (54)$$
Typical Application (continued)

C17 introduces an additional pole used to cancel high frequency switching noise. The error amplifier zero cancels the modulator pole leaving a single pole response at the crossover frequency of the loop gain if the crossover frequency is much lower than the right half plane zero frequency. A single pole response at the crossover frequency yields a very stable loop with 90 degrees of phase margin.

For the design example, a target loop bandwidth (crossover frequency) of 2.0 kHz was selected (about 25% of the right-half-plane zero frequency). The error amplifier zero (fz) should be selected at a frequency near that of the modulator pole and much less than the target crossover frequency. This constrains the product of R4 and C18 for a desired compensation network zero to be less than 2 kHz. Increasing R4, while proportionally decreasing C18 increases the error amp gain. Conversely, decreasing R4 while proportionally increasing C18 decreases the error amp gain. For the design example C18 was selected for 100 nF and R4 was selected to be 10 kΩ. These values set the compensation network zero at 159 Hz. The overall loop gain can be predicted as the sum (in dB) of the modulator gain and the error amp gain.

If a network analyzer is available, the modulator gain can be measured and the error amplifier gain can be configured for the desired loop transfer function. If a network analyzer is not available, the error amplifier compensation components can be designed with the guidelines given. Step load transient tests can be performed to verify acceptable performance. The step load goal is minimal overshoot with a damped response.

Please see the plots shown in Figure 21 through Figure 26 which illustrate the gain and phase diagrams of the design example.
Typical Application (continued)

8.2.3 Application Curves

The plots shown in Figure 21 through Figure 26 show the gain and phase diagrams of the design example. The overall bandwidth is lower in a buck-boost application due to the compensation challenges associated with the right-half-plane zero. For a pure buck application, the bandwidth could be much higher. The LM5116 data sheet is a good reference for compensation design of a pure buck mode regulator.

![Figure 21. Modulator Gain and Phase - Buck Mode](image)

![Figure 22. Modulator Gain and Phase - Buck-Boost Mode](image)

![Figure 23. Error Amplifier Gain and Phase - Buck Mode](image)

![Figure 24. Error Amplifier Gain and Phase - Buck-Boost Mode](image)

![Figure 25. Overall Loop Gain and Phase - Buck Mode](image)

![Figure 26. Overall Loop Gain and Phase - Buck-Boost Mode](image)
9 Power Supply Recommendations

9.1 Bias Power Dissipation Reduction

Buck or Buck-boost regulators operating with high-input voltage can dissipate an appreciable amount of power while supplying the required bias current of the IC. The VCC regulator must step-down the input voltage VIN to a nominal VCC level of 7 V. The large voltage drop across the VCC regulator translates into high power dissipation in the VCC regulator. There are several techniques that can significantly reduce this bias regulator power dissipation. Figure 27 and Figure 28 depict two methods to bias the IC, one from the output voltage and one from a separate bias supply. In the first case, the internal VCC regulator is used to initially bias the VCC pin. After the output voltage is established, the VCC pin bias current is supplied through the VCCX pin, which effectively disables the internal VCC regulator. Any voltage greater than 4 V can supply VCC bias through the VCCX pin. However, the voltage applied to the VCCX pin should never exceed 15 V. The voltage supplied through VCCX must be large enough to drive the switching MOSFETs into full saturation.

![Figure 27. VCC Bias From VOUT 4 V < VOUT < 15 V](image1)

![Figure 28. VCC Bias With Additional Bias Supply](image2)
9.2 Thermal Considerations

The highest power dissipating components are the two power MOSFETs, the recirculating diode, and the output diode. The easiest way to determine the power dissipated in the MOSFETs is to measure the total conversion losses ($P_{IN} - P_{OUT}$), then subtract the power losses in the Schottky diodes, output inductor and any snubber resistors. An approximation for the recirculating Schottky diode loss is:

$$P = (1-D) \times I_{OUT} \times V_{FWD}$$

(55)

The boost diode loss is:

$$P = I_{OUT} \times V_{FWD}$$

(56)

If a snuber is used, the power loss can be estimated with an oscilloscope by observation of the resistor voltage drop at both turnon and turnoff transitions. The LM25118 package has an exposed thermal pad to aid power dissipation. Selecting diodes with exposed pads will aid the power dissipation of the diodes as well. When selecting the MOSFETs, pay careful attention to $R_{DS(ON)}$ at high temperature. Also, selecting MOSFETs with low gate charge will result in lower switching losses.

See Application Notes AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Packages (SNVA183) and AN-2020 Thermal Design By Insight, Not Hindsight (SNVA419) for thermal management techniques for use with surface mount components.

10 Layout

10.1 Layout Guidelines

In a buck-boost regulator, there are two loops where currents are switched very fast. The first loop starts from the input capacitors, and then to the buck switch, the inductor, the boost switch then back to the input capacitor. The second loop starts from the inductor, and then to the output diode, the output capacitor, the recirculating diode, and back to the inductor. Minimizing the PCB area of these two loops reduces the stray inductance and minimizes noise and the possibility of erratic operation. A ground plane in the PCB is recommended as a means to connect the input filter capacitors to the output filter capacitors and the PGND pins of the LM25118. Connect all of the low current ground connections ($C_{SS}$, $R_T$, $C_{RAMP}$) directly to the regulator AGND pin. Connect the AGND and PGND pins together through topside copper area covering the entire underside of the device. Place several vias in this underside copper area to the ground plane of the input capacitors.

10.2 Layout Example

![Figure 29. LM25118 Layout Example](image-url)
11 Device and Documentation Support

11.1 Device Support

11.1.1 Development Support

11.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM25118 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage ($V_{IN}$), output voltage ($V_{OUT}$), and output current ($I_{OUT}$) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided “AS IS” by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI’s views; see TI’s Terms of Use.

**TI E2E™ Online Community** *TI’s Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI’s Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.4 Trademarks

E2E is a trademark of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

11.5 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.6 Glossary

**SLYZ022 — Ti Glossary,**

This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
**PACKAGING INFORMATION**

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>PINS</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM25118MH/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>73</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM25118 MH</td>
<td>Samples</td>
</tr>
<tr>
<td>LM25118MHE/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM25118 MH</td>
<td>Samples</td>
</tr>
<tr>
<td>LM25118MHX/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM25118 MH</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSCOLETE: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF LM25118:

- Automotive: LM25118-Q1

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
### TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS

<table>
<thead>
<tr>
<th>A0</th>
<th>Dimension designed to accommodate the component width</th>
</tr>
</thead>
<tbody>
<tr>
<td>B0</td>
<td>Dimension designed to accommodate the component length</td>
</tr>
<tr>
<td>K0</td>
<td>Dimension designed to accommodate the component thickness</td>
</tr>
<tr>
<td>W</td>
<td>Overall width of the carrier tape</td>
</tr>
<tr>
<td>P1</td>
<td>Pitch between successive cavity centers</td>
</tr>
</tbody>
</table>

#### REEL DIMENSIONS

*All dimensions are nominal.

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM25118MHE/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>250</td>
<td>178.0</td>
<td>16.4</td>
<td>6.95</td>
<td>7.1</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LM25118MHX/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.95</td>
<td>7.1</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
**DEVICE**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM25118MHE/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM25118MHX/NOPB</td>
<td>HTSSOP</td>
<td>PWP</td>
<td>20</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
MECHANICAL DATA

PWP0020A

www.ti.com

MXA20A (Rev C)

DIMENSIONS ARE IN MILLIMETERS
DIMENSIONS IN ( ) FOR REFERENCE ONLY

DETAIL A TYPICAL

(1/2") TOP & BOTTOM
GAGE PLANE

0.05 MIN

0.09 MIN

0.25

0.620.1

(1/2") SEATING PLANE

SEE DETAIL A

DIMENSIONS ARE IN MILLIMETERS
DIMENSIONS IN ( ) FOR REFERENCE ONLY

DETAIL A TYPICAL

(1/2") TOP & BOTTOM
GAGE PLANE

0.05 MIN

0.09 MIN

0.25

0.620.1

(1/2") SEATING PLANE

SEE DETAIL A

DIMENSIONS ARE IN MILLIMETERS
DIMENSIONS IN ( ) FOR REFERENCE ONLY

DETAIL A TYPICAL

(1/2") TOP & BOTTOM
GAGE PLANE

0.05 MIN

0.09 MIN

0.25

0.620.1

(1/2") SEATING PLANE

SEE DETAIL A
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated