

SNOSC65 A - APRIL 2012 - REVISED MAY 2012

## Phase Dimmable, Primary Side Power Regulated PFC Flyback Controller for LED Lighting

Check for Samples: LM3447

## **FEATURES**

- Integrated Phase Angle Decode
  - Leading and Trailing Edge Compatible
  - Over 50:1 Dimming Range
- Power Factor Correction with Low Total Harmonic Distortion
- Primary Side Control Using Input Voltage Feedforward Technique
- Input Power Regulation Scheme with Improved Line Regulation
- Constant Power Operation of LEDs to Compensate for Forward Voltage Variations Over Temperature and Lifetime
- Fixed Frequency Discontinuous Conduction Mode Operation
- Valley Switching Operation to Achieve High Efficiency and Low EMI
- Efficient TRIAC Hold Current Management
- Thermal Foldback Function for LED Protection
- LED Open Circuit and Short Circuit Protection

## **APPLICATIONS**

- Dimmable A19, R20, PAR30/38 LED Lamps
- Recessed LED Downlights and Pendant Lights
- Industrial and Commercial Solid State Lighting

## **TYPICAL APPLICATION DIAGRAM**

## DESCRIPTION

The LM3447 is a versatile power factor correction (PFC) controller designed to meet the performance requirements of residential and commercial phase-cut dimmer compatible LED lamp drivers. The device incorporates a phase decoder circuit and an adjustable hold current circuit to provide smooth, flicker free dimming operation. A proprietary primary side control technique based on input voltage feedforward is used to regulate the input power drawn by the LED driver and to achieve line regulation over a wide range of input voltage. Valley switching operation is implemented to minimize switching loss and reduce EMI. An internal thermal foldback circuit is provided to protects the LEDs from damage based on the temperature sensed by a single external NTC resistor. Additional features include LED open circuit and short circuit protection, cycle-by-cycle FET over-current protection, burst mode fault operation using an internal 812ms fault timer and internal thermal shutdown.

The LM3447 is ideal for implementing dimmable, isolated single stage LED lamp drivers where simplicity, low-component count and small solution size are of primary importance. This device is currently available in a TSSOP 14-pin package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| TEMPERATURE<br>RANGE<br>(TJ) | PACKAGE <sup>(2)</sup> | PINS | PACKAGE DRAWING | ORDERABLE DEVICE<br>NUMBER | TRANSPORT<br>MEDIA | QUANTITY |
|------------------------------|------------------------|------|-----------------|----------------------------|--------------------|----------|
|                              |                        |      |                 | LM3447MT                   | Tube               | 94       |
| –40°C to 125°C               | TSSOP                  | 14   | MTC14           | LM3447MTE                  | Tape and Reel      | 250      |
|                              |                        |      |                 | LM3447MTX                  | Tape and Reel      | 2500     |

#### **ORDERING INFORMATION**<sup>(1)</sup>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

All voltages are with respect to GND,  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ , all currents are positive into and negative out of the specified terminal (unless otherwise noted)

|                                          |                                            | VALUE |     |      |
|------------------------------------------|--------------------------------------------|-------|-----|------|
|                                          |                                            | MIN   | MAX | UNIT |
| Supply voltage                           | VCC <sup>(2)</sup>                         | -0.3  | 22  | V    |
| Input voltage renge                      | HOLD <sup>(3)</sup>                        | -0.3  | 22  | V    |
| input voltage range                      | VAC <sup>(4)</sup>                         | -0.3  | 6   | V    |
|                                          | TSNS, FLT1, FLT2, FF, INV, COMP, ISNS, AUX | -0.3  | 6   | V    |
| Output voltage range                     | GATE <sup>(2)</sup> (Pulse < 20ns)         | -1.5  | 19  | V    |
| Continuous input current                 | I <sub>BIAS</sub> <sup>(4)</sup>           |       | 10  | mA   |
| Junction temperature                     | T <sub>J</sub> <sup>(5)</sup>              |       | 165 | °C   |
| Storage temperature range <sup>(5)</sup> | T <sub>STG</sub>                           | -65   | 150 | °C   |
| Lead temperature                         | Soldering, 10s                             |       | 260 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) VCC is internally limited to approximately 18.9V. See ELECTRICAL CHARACTERISTICS table.

- (3) HOLD current is limited by the internal power dissipation of the device.
- (4) Voltage on VAC and BIAS is internally clamped. The clamp level varies with operating conditions. In normal use, VAC and BIAS are current fed with the voltage internally limited.

(5) Maximum junction temperature is internally limited.

#### PACKAGE DISSIPATION RATINGS<sup>(1)</sup> <sup>(2)</sup>

| PACKAGE        | θ <sub>JA</sub> , THERMAL IMPEDANCE JUNCTION | T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|----------------|----------------------------------------------|-----------------------|-----------------------|-----------------------|
|                | TO AMBIENT,NO AIRFLOW                        | POWER RATING          | POWER RATING          | POWER RATING          |
|                | (°C/W)                                       | (mW)                  | (mW)                  | (mW)                  |
| TSSOP-14 (MTC) | 155 <sup>(1)</sup>                           | 645 <sup>(3)</sup>    | 355 <sup>(3)</sup>    | 258 <sup>(3)</sup>    |

Tested per JEDEC EIA/JESD51-1. Thermal resistance is a function of board construction and layout. Air flow reduces thermal resistance. This number is included only as a general guideline; see TI document (SPRA953) device Package Thermal Metrics.
 Thermal resistance to the size to the size of the size of

(2) Thermal resistance to the circuit board is lower. Measured with standard single-sided PCB construction. Board temperature, TB, measured approximately 1 cm from the lead to board interface. This number is provided only as a general guideline.

(3) Maximum junction temperature, T<sub>J</sub>, equal to 125°C



\_M3447

www.ti.com

#### **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                   |                                           | MIN | TYP | MAX  | UNIT |
|-------------------|-------------------------------------------|-----|-----|------|------|
| V <sub>CC</sub>   | Input Voltage                             | 7.5 | 14  | 17.5 | V    |
| I <sub>BIAS</sub> | BIAS current from a high impedance source |     |     | 500  | μA   |
| I <sub>VAC</sub>  | VAC current from a high impedance source  |     |     | 500  | μA   |
| TJ                | Operating junction temperature            | -40 | 25  | 125  | °C   |

(1) For specified performance limits and associated test conditions, see the Electrical Characteristics table.

#### **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

|                                            | MAX | UNIT |
|--------------------------------------------|-----|------|
| Human Body Model (HBM)                     | 2   | kV   |
| Field Induced Charged Device Model (FICDM) |     | V    |

#### ELECTRICAL CHARACTERISTICS

Unless otherwise specified  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ , VCC = 14V,  $V_{TSNS} = 1.75V$ ,  $V_{FLT2} = 1.75V$ ,  $V_{AUX} = 0.5V$ ,  $V_{INV} = 0V$ ,  $I_{VAC} = 100\mu A$ ,  $I_{BIAS} = 100\mu A$ ,  $C_{VCC} = 10\mu F$ ,  $C_{COMP} = 0.047\mu F$ ,  $R_{HLD} = 10k\Omega$ .

|                           | PARAMETER                      | TEST CONDITIONS                                  | MIN  | TYP   | MAX  | UNIT |
|---------------------------|--------------------------------|--------------------------------------------------|------|-------|------|------|
| INPUT SUPPLY (VCC)        |                                |                                                  |      |       | ·    |      |
|                           | Rising threshold               |                                                  | 9.5  | 10.5  | 11.5 | V    |
| VCC <sub>(UVLO)</sub>     | Falling threshold              |                                                  | 6.8  | 7.5   | 8.3  | V    |
|                           | Hysteresis                     |                                                  |      | 3     |      | V    |
|                           | Rising threshold               |                                                  | 17.7 | 18.89 | 20.1 | V    |
| VCC <sub>(OVP)</sub>      | Falling threshold              |                                                  | 17.5 | 18.72 | 19.9 | V    |
|                           | Hysteresis                     |                                                  |      | 175   |      | mV   |
|                           | Startup current                | $VCC = 6.7V, V_{INV} = 0 V$                      |      | 180   |      | μA   |
| I <sub>VCC</sub>          | Standby current                | V <sub>INV</sub> = 1.75V, V <sub>AUX</sub> = 1 V |      | 1.6   |      | mA   |
|                           | Switching current              | C <sub>GATE</sub> = 1 nF                         |      | 3.3   |      | mA   |
| INPUT VOLTAGE FEED        | FORWARD and ANGLE DETECTION (V | AC, FF)                                          |      |       |      |      |
| VAC <sub>(CLAMP)</sub>    | VAC clamp voltage              |                                                  |      | 1.24  |      | V    |
| I <sub>VAC(ANGLE)</sub>   | Dimmer angle detect threshold  | Sweep I <sub>VAC</sub>                           |      | 66    |      | μA   |
| I <sub>VAC(HOLD)</sub>    | HOLD FET turn-on threshold     | Sweep $I_{VAC}$ , $V_{FLT2} = 0 V$               |      | 95    |      | μA   |
| I <sub>FF</sub>           | Feedforward source current     | $V_{GATE} = VCC, I_{VAC} = 100 \ \mu A$          |      | 10    |      | μA   |
| DIMMING DECODER C         | IRCUIT (FLT1, FLT2)            |                                                  |      |       |      |      |
| FLT1 <sub>(HIGH)</sub>    | FLT1 voltage high              | FLT1 open                                        | 1.67 | 1.75  | 1.83 | V    |
| FLT2 <sub>(MIN)</sub>     | Minimum dimming decode voltage | V <sub>FLT2</sub> falling                        | 263  | 290   | 315  | mV   |
| G <sub>(DECODE)</sub>     | Decode gain, VINV/VFLT2        |                                                  |      | 0.877 |      |      |
| FLT2 <sub>HOLD(EN)</sub>  | HOLD circuit enable threshold  | V <sub>FLT2</sub> falling                        |      | 1     |      | V    |
| FLT2 <sub>HOLD(DIS)</sub> | HOLD circuit disable threshold | V <sub>FLT2</sub> rising                         |      | 1.2   |      | V    |
| HOLD CIRCUIT (HOLD)       |                                |                                                  |      |       |      |      |
| R <sub>DS(ON)</sub>       | HOLD MOSFET on-resistance      | $I_{VAC} = 50 \ \mu A, \ V_{FLT2} = 1 \ V$       |      | 24    |      | Ω    |
| PRE-REGULATOR GAT         | E BIAS CIRCUIT (BIAS)          | · · · · · · · · · · · · · · · · · · ·            |      |       |      |      |
| BIAS <sub>(HIGH)</sub>    | BIAS high voltage clamp        | VCC < VCC <sub>(UVLO)</sub>                      | 16.1 | 17.7  | 19.3 | V    |
| BIAS(LOW)                 | BIAS low voltage clamp         | VCC > VCC <sub>(UVLO)</sub>                      | 12.3 | 13.5  | 14.7 | V    |

# STRUMENTS

**EXAS** 

www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise specified  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ , VCC = 14V,  $V_{TSNS} = 1.75V$ ,  $V_{FLT2} = 1.75V$ ,  $V_{AUX} = 0.5V$ ,  $V_{INV} = 0V$ ,  $I_{VAC} = 100\mu$ A,  $I_{BIAS} = 100\mu$ A,  $C_{VCC} = 10\mu$ F,  $C_{COMP} = 0.047\mu$ F,  $R_{HLD} = 10k\Omega$ .

|                                     | PARAMETER                    | TEST CONDITIONS                                       | MIN      | TYP  | MAX   | UNIT |
|-------------------------------------|------------------------------|-------------------------------------------------------|----------|------|-------|------|
| CURRENT SENSE COM                   | IPARATOR (ISNS)              |                                                       |          |      |       |      |
| I <sub>SNS(TH)</sub>                | Current limit threshold      |                                                       | 239      | 275  | 305   | mV   |
| R <sub>ISNS(LEB)</sub>              | ISNS pull down impedance     |                                                       |          | 1.13 |       | kΩ   |
| t <sub>ISNS(LEB)</sub>              | Leading edge blanking time   |                                                       |          | 170  |       | ns   |
| ERROR AMPLIFIER (IN                 | V, COMP)                     | •                                                     | <u>.</u> |      | •     |      |
| V <sub>REF</sub>                    | Reference voltage            | V <sub>FLT2</sub> = 1.5 V, V <sub>TSNS</sub> = 1.75 V | 0.95     | 1    | 1.05  | V    |
| I <sub>INV(BIAS)</sub>              | Input bias current           | $V_{INV} = V_{REF}$                                   |          | 45   |       | nA   |
| G <sub>M</sub>                      | Transconductance             | $V_{COMP} = V_{REF}$                                  |          | 100  |       | µmho |
| 1                                   | Current source capacity      | $V_{INV} = 0 V$                                       |          | 77   | 104   | μA   |
| COMP                                | Current sink capacity        | $V_{INV} = 2V$                                        | 50       | 77   |       | μA   |
| COMP(LOW)                           | Minimum PWM ramp voltage     | $I_{VAC} = 110 \ \mu A, \ V_{INV} = 1 \ V$            |          | 280  |       | mV   |
| D <sub>(MAX)</sub>                  | Maximum duty cycle           | $I_{VAC} = 110 \ \mu A, \ V_{INV} = 0 \ V$            |          |      | 76.5% |      |
| VALLEY DETECT CIRC                  | UIT (AUX)                    |                                                       |          |      |       |      |
| AUX <sub>(OVP)</sub>                | Overvoltage protection       | V <sub>AUX</sub> rising                               | 1.67     | 1.75 | 1.83  | V    |
| t <sub>AUX(LEB)</sub>               | AUX leading edge blanking    |                                                       |          | 1.84 |       | μs   |
| I <sub>AUX(SOURCE)</sub>            | AUX source current           | $V_{AUX} = -0.3 V$                                    |          | 207  |       | μA   |
| t <sub>AUX(TO)</sub>                | Valley detect timeout        | V <sub>AUX</sub> = 1 V                                |          | 4    |       | μs   |
| PWM OSCILLATOR AN                   | ID FAULT TIMER               |                                                       |          |      |       |      |
| tosc                                | Oscillator period            |                                                       | 13.9     | 14.5 | 15.1  | μs   |
| t <sub>FAULT</sub>                  | Fault timer                  |                                                       |          | 812  |       | ms   |
| THERMAL FOLDBACK                    | (TSNS)                       |                                                       |          |      |       |      |
| T <sub>SNS(OC)</sub>                | Open circuit voltage         |                                                       | 1.67     | 1.75 | 1.83  | V    |
| T <sub>SNS(TH)</sub>                | Thermal foldback threshold   | V <sub>TSNS</sub> falling                             | 0.955    | 1    | 1.045 | V    |
| R <sub>TSNS</sub> <sup>(1)</sup>    | Internal pull-up resistor    | $T_J = 25^{\circ}C$                                   | 7.09     | 7.88 | 8.67  | kΩ   |
| THERMAL SHUTDOWN                    | 1                            | · · · · · · · · · · · · · · · · · · ·                 |          |      |       |      |
| T <sub>SD(TH)</sub> <sup>(2)</sup>  | Thermal shutdown temperature |                                                       |          | 165  |       | °C   |
| T <sub>SD(HYS)</sub> <sup>(2)</sup> | Thermal shutdown hysteresis  |                                                       |          | 25   |       | °C   |

(1) Resistance varies with junction temperature and has typical temperature coefficient of 25ppm/°C.

(2) Device performance at or near thermal shutdown temperature is not specified or assured.



www.ti.com

## DEVICE INFORMATION

#### FUNCTIONAL BLOCK DIAGRAM





#### **PIN CONFIGURATION**



#### PIN FUNCTIONS

| NO. | NAME | I/O | DESCRIPTION                                                                                                                                                                                                                                        |
|-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VAC  | I   | The current at this pin sets the input power level during normal operation. Connect through a resistor to rectified input line voltage.                                                                                                            |
| 2   | TSNS | I   | To implement thermal foldback, connect this pin to an external negative temperature coefficient (NTC) resistor.                                                                                                                                    |
| 3   | FLT1 | 0   | This pin is the output of angle sense comparator. Connect a series resistor from this pin to a capacitor to ground to establish the low pass filter bandwidth.                                                                                     |
| 4   | FLT2 | I   | Connect this pin to the output of low pass filter from FLT1 pin to enable dimming. This pin is an input to the internal dim decoder circuitry. For non-dimming applications connect this pin to TSNS.                                              |
| 5   | FF   | 0   | Connect a parallel resistor and capacitor from this pin to ground to filter twice the line frequency ripple. This is the output of the input voltage feedforward circuitry.                                                                        |
| 6   | INV  | I   | This pin is the input of the internal Gm error amplifier. To implement primary side power regulation, connect this to the FF. To implement secondary side current regulation, connect this pin to the output of opto-isolator circuit.             |
| 7   | COMP | I/O | Output of the Gm error amplifier. Connect a capacitor to ground set desired integral loop compensation bandwidth.                                                                                                                                  |
| 8   | GND  |     | Ground return                                                                                                                                                                                                                                      |
| 9   | ISNS | I   | Connect to the source of the switching MOSEFT and a resistor ground to sense transistor current. Overcurrent protection is engaged when the voltage exceeds 275mV threshold.                                                                       |
| 10  | GATE | 0   | This output provides the gate drive for the power switching MOSEFT.                                                                                                                                                                                |
| 11  | VCC  |     | This is the input to the internal pre-regulator. Connect a bypass capacitor to ground. This pin enables and disables general functions of the LM3447 using the UVLO feature. Device enters overvoltage protection mode when the voltage is >18.9V. |
| 12  | AUX  | I   | This pin is used to sense the auxiliary winding voltage and perform valley switching operation. Overvoltage protection is engaged when the voltage exceeds the threshold of 1.75V during off time.                                                 |
| 13  | HOLD |     | Connect to a holding resistor from the drain of the pre-regulator to this pin. The pin draws current during the zero crossings of the rectified input line voltage.                                                                                |
| 14  | BIAS |     | Connect to external pre-regulator transistor to enable startup. When VCC is below UVLO threshold the pin is clamped to 17.7V. After VCC crosses UVLO threshold the pin is clamped to 13.5V.                                                        |



#### www.ti.com

#### TYPICAL CHARACTERISTICS

 $\begin{array}{l} \text{Unless otherwise stated, } -40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ \text{V}_{\text{VCC}} = 14 \ \text{V}, \ \text{V}_{\text{TSNS}} = 1.75\text{V}, \ \text{V}_{\text{FLT2}} = 1.75\text{V}, \ \text{V}_{\text{AUX}} = 0.5\text{V}, \ \text{V}_{\text{INV}} = 0\text{V}, \\ \text{I}_{\text{VAC}} = 100 \ \mu\text{A}, \ \text{I}_{\text{BIAS}} = 100 \mu\text{A}, \ \text{C}_{\text{VCC}} = 10 \ \mu\text{F}, \ \text{C}_{\text{COMP}} = 0.047 \ \mu\text{F} \end{array}$ 





Figure 6. Feedforward Source Current (IFF) vs. VAC Current (IVAC)

Texas Instruments

www.ti.com









Figure 17. Feedforward Source Current (IFF) vs. **Junction Temperature** 

SNOSC65 A - APRIL 2012 - REVISED MAY 2012



Figure 18. Typical Primary Side Power Regulated Flyback LED Driver

#### **APPLICATION INFORMATION**

#### DESCRIPTION

LM3447 is an AC-DC power factor correction (PFC) controller for phase-cut dimmer compatible LED lighting applications. The device incorporates an innovative primary side input power regulation technique for controlling the LED light output over a wide input AC voltage and ambient temperature range. Operating LEDs with constant power allows the controller to compensates for the LED forward voltage variations caused by temperature modulation and LED aging. This also provides improved lamp lumen output maintenance and higher luminous efficacy.

Smooth, flicker free LED dimming is performed by varying the power regulation set-point based on the dimmer phase angle. The device includes internal angle detection and decoding circuitry to accurately interpret the phase angle from a forward phase (leading edge) and reverse phase (trailing edge) based dimmers Power factor correction (PFC) with low input current total harmonic distortion (THD) is maintained by forcing discontinuous conduction mode (DCM) using a trimmed internal oscillator and valley detect circuitry.

These features, along with LED open circuit and short circuit protection, LED thermal foldback and cycle-by-cycle FET overcurrent protection, make the LM3447 an ideal device for implementing a compact single stage isolated Flyback AC-DC LED driver for 5–30W power output range. In addition, it is also possible to configure LM3447 with minor modifications to control SEPIC and Cúk based dimmable AC-DC PFC LED drivers. In this datasheet, a discussion of the LM3447 functionality is presented using a typical Flyback LED driver circuit, as shown in Figure 18.



SNOSC65 A - APRIL 2012-REVISED MAY 2012



Figure 19. (a) Bias Circuit and (b) Typical Startup Waveforms

The LM3447 is designed to achieve instant turn-on using an external linear regulator circuit, shown in Figure 19 (a). The start-up sequence is internally controlled by the BIAS voltage and VCC undervoltage lockout (UVLO) circuit and is illustrated in Figure 19 (b). The BIAS input is a low current voltage clamp circuit that provides a reference to the linear pass transistor,  $Q_{PASS}$ . The clamp circuit current is set by connecting resistor,  $R_{BS}$ , between the input rectified AC voltage,  $V_{REC}$  and BIAS. When power is applied, the BIAS voltage set to 17.7V and the capacitor,  $C_{VCC}$  is rapidly charged by transistor  $Q_{PASS}$ . Resistor  $R_{HLD1}$  is used to limit the maximum allowable current, based on the safe operating area (SOA) rating of the transistor. The LM3447 starts operating when VCC exceeds the UVLO rising threshold of 10.5V, after which the BIAS voltage is reduced to 13.5V. The GATE drive output is enabled when the COMP voltage exceeds the minimum internal PWM ramp threshold of 280mV. As the output voltage,  $V_{OUT}$ , increases, the bootstrap circuit based on an auxiliary winding of the transformer is energized and begins delivering power to the device. At any time, if VCC falls below 7.5V the device enters a UVLO state forcing BIAS to step back to 17.7V to initiate a new start-up sequence. The switching of BIAS voltage between two thresholds, 17.7V to 13.5V, is performed in association with a large VCC UVLO hysteresis of 3V to allow for a larger variation in auxiliary output voltage.

The key waveforms illustrating the bias circuit operation and start-up sequence under dimming are shown in Figure 20. The impact of phase-cut dimming on BIAS,  $V_{OUT}$  and VCC behavior is highlighted. The chopping of the input voltage by an external dimmer causes the output voltage,  $V_{OUT}$ , to vary along with LED current. As VCC voltage tracks the output voltage,  $V_{OUT}$ , it too fluctuates based on the dimming command. At low dimming levels, UVLO is engaged as VCC falls below 7.5V and the BIAS switches to 17.7V, initiating a start-up sequence. The BIAS behavior interacts with the external dimmer circuit, causing the device to enter into a re-start condition, where VCC fluctuates between UVLO high and low thresholds. With this mode of operation, the LM3447 is capable of providing quick response to any changes in the dimming command. In the case where the external dimmer is switched off, VCC is discharged and all of the device operation is ceased. A new start-up cycle is initiated, when the dimmer is switched on and the device responds in the manner illustrated in Figure 19 (b).

Texas Instruments

www.ti.com

#### SNOSC65 A - APRIL 2012 - REVISED MAY 2012



Figure 20. Typical Waveforms and Start-up Sequence Under Dimming Conditions

The value of capacitor  $C_{VCC}$  is critical design parameter as it determines VCC ripple voltage during dimming operation. A X7R ceramic capacitor with value ranging from 22µF to 47µF and 25V voltage rating is recommended for  $C_{VCC}$  as trade-off between size and performance in space constraint applications. At low dimming levels, large VCC voltage ripple and  $Q_{PASS}$  threshold voltage variations can intefere with smooth dimming performance. An external zener doide,  $D_{ZBS}$ , can be placed in series with BIAS to boost VCC voltage and eliminate any observable dimming discontinuities. A low power zener doide ( 200mW) with reverse breakdown voltage ranging from 1.8V to 4.5V is recommended for most dimming application.

VCC OVERVOLTAGE PROTECTION



Figure 21. VCC Overvoltage Protection Circuit

The LM3447 has a built-in overvoltage protection (OVP) mode to protect VCC from exceeding its ABS MAX rating under fault conditions. The VCC voltage is monitored by a comparator with a rising threshold of 18.9V and 175mV of hysteresis. Upon detecting an overvoltage condition, GATE is pulled low for duration of 812ms, determined by the internal fault timer. On clearance of the fault, the timer is disabled and normal device operation resumes. An optional damping resistor,  $R_{DAMP}$  in series with the auxiliary winding can be used to prevent transformer leakage current from peak charging  $C_{VCC}$  and false triggering the OVP circuit. Based on the magnitude of leakage inductance a resistor of  $10\Omega$  to  $47\Omega$  should provide proper damping.



#### POWER FACTOR CORRECTION





Power factor correction is performed by operating the Flyback converter in discontinuous conduction mode (DCM). In this mode, the peak primary current,  $I_{P(PK)}$  is given by

$$I_{P(PK)} = \frac{v_{REC}(t)}{L_{M}} DT_{S} = \frac{\|v_{in}(t)\|}{L_{M}} DT_{S}, \text{ for}$$
(1)  
$$v_{in}(t) = V_{IN(PK)} sin(\frac{2\pi}{T_{L}} t),$$
(2)

where  $v_{IN}(t)$  is the input voltage,  $v_{REC} = ||v_{in}||$  is the rectified input voltage,  $L_M$  is the transformer magnetizing inductance referred to the primary winding, D is the duty cycle,  $T_S$  is the switching period and  $T_L$  is the line period. For a fixed switching frequency controller, if duty cycle D, is held constant over a line cycle, then the peak primary current,  $I_{P(PK)}$ , varies in proportion to input voltage,  $v_{IN}(t)$ , as shown in Figure 22 (a). The resulting input current,  $I_{IN}$ , is obtained by averaging the area under primary current,  $I_P$ , shown in Figure 22 (b),

$$i_{in}(t) = \text{Average } (I_{P})|_{T_{S}} = \frac{1}{2} \frac{v_{in}(t)}{L_{M}} D^{2} T_{S},$$
(3)

is sinusoidal and in-phase with input voltage,  $v_{IN}(t)$ . As a result, the DCM Flyback converter behaves much like a resistor and exhibits a power factor close to unity.

The input power,  $P_{IN(AVG)}$  drawn by the Flyback PFC is derived by averaging the product of input voltage,  $v_{in}(t)$  and input current,  $i_{in}(t)$ , over half line cycle  $T_L/2$ ,

$$P_{IN(AVG)} = \frac{2}{T_L} \int_{0}^{T_L/2} v_{in}(t) \times i_{in}(t) dt = \frac{2}{T_L} \int_{0}^{T_L/2} \frac{1}{2} \frac{V_{IN(PK)}^2 D^2 T_S}{L_M} \sin^2(\frac{2\pi}{T_L} t) dt;$$

$$P_{IN(AVG)} = \frac{1}{4} \frac{V_{IN(PK)}^2 D^2 T_S}{L_M} = \frac{V_{IN(RMS)}^2}{\left(\frac{2L_M}{D^2 T_S}\right)} = \frac{V_{IN(RMS)}^2}{R_e}; R_e = \frac{2L_M}{D^2 T_S},$$
(4)
(4)

The low frequency behavior of the DCM Flyback is defined by an effective resistance, R<sub>e</sub>. The expression for average input power is given by Equation 5 and is based on R<sub>e</sub> and the input RMS voltage V<sub>IN(RMS)</sub>. For a single stage Flyback PFC driver, the output power, P<sub>OUT</sub>, delivered to the LED load is a function of the converter efficiency,  $\eta_{FLY}$ , and is given by

$$P_{OUT} = \eta_{FLY} P_{IN}.$$

The average LED current through the string with forward voltage drop  $V_{LED} = V_{OUT}$  is

(6)

$$I_{\text{LED}(\text{AVG})} = \frac{P_{\text{OUT}(\text{AVG})}}{V_{\text{OUT}}} = \eta_{\text{FLY}} \frac{P_{\text{IN}(\text{AVG})}}{V_{\text{OUT}}} = \eta_{\text{FLY}} \frac{V_{\text{IN}(\text{RMS})}^2}{V_{\text{OUT}}R_e}$$

The LED current will have a ripple component varying at twice line frequency due to the PFC operation. The magnitude of the ripple component is based on the energy storage capacitor connected in parallel with the LED string at the output of Flyback PFC. In typical application, a low voltage aluminum electrolytic bulk capacitor is used as an energy storage device and is connected across the LED string to limit the ripple current within an acceptable range.

#### INPUT POWER REGULATION AND INPUT VOLTAGE FEEDFORWARD CONTROL

Using the LM3447, it is possible to regulate the LED current by implementing a control scheme using the duty cycle, D, as the control variable. The duty cycle is generated using an internal GM error-amplifier and a fixed frequency, triggered ramp generator, as shown in Figure 23. This technique should not be confused with other current mode control schemes where switch current, I<sub>SW</sub>, is used for control.

With the LM3447, LED current can be directly controlled using a series sense resistor and a conventional closedloop feedback control scheme. Typically, for systems that need galvanic isolation between primary and secondary sides of the transformer, feedback control is complicated and expensive as it requires an additional signal processing amplifier and an opto-isolator. For improved luminous efficacy and simplicity, the LM3447 incorporates an innovative primary side input power regulation scheme based on input voltage feedforward control techniques. By commanding input power, the DCM Flyback PFC output is matched with the LED load characteristics to achieve indirect control of LED string current. The feedforward loop, consisting of input voltage sensing circuitry, the G<sub>M</sub> error amplifier and PWM comparator, is able to reject any input voltage disturbance by adjusting the duty cycle, thus achieving tight line regulation.



Figure 23. Feedforward Control Circuit

The reference power level,  $P_{IN}$ , for the LM3447, is set choosing resistors,  $R_{FF}$  and  $R_{AC}$ , based on the magnetizing inductance,  $L_M$ , the internal reference voltage,  $V_{REF}$ , the switching frequency,  $f_S$  and the feedforward gain,  $G_{FF}$ , such that

$$\frac{\mathsf{R}_{\mathsf{FF}}}{\mathsf{R}_{\mathsf{AC}}} = \frac{\pi}{4} \frac{\mathsf{G}_{\mathsf{FF}}\mathsf{V}_{\mathsf{REF}}}{\sqrt{\mathsf{L}_{\mathsf{M}}\mathsf{P}_{\mathsf{IN}}f_{\mathsf{S}}}}$$

The feedforward gain,  $G_{FF} = I_{VAC}/I_{FF} = 10$  and internal reference voltage  $V_{REF} = 1$  V.

(8)

(7)

www.ti.com



For the above relationship to be valid and for PFC, it is necessary to ensure that the energy in the magnetizing inductor,  $L_M$ , is reset every switching cycle and the power stage operates in DCM for the reference power level,  $P_{IN}$ , over the entire range of input voltages. Based on this constraint, the transformer magnetizing inductor should be chosen as

$$L_{M} \leq \frac{V_{REF}}{4P_{IN}f_{S}\left(\frac{1}{nV_{OUT}} + \frac{1}{V_{REC}(PK,MIN)}\right)^{2}},$$

(9)

where n is the transformer primary to secondary turns-ratio,  $V_{OUT} = V_{LED}$  is the LED string voltage and  $V_{REC(PK,MIN)}$  is the minimum peak rectified input voltage. For the LM3447 internal circuit implementation, shown in Figure 23, the reference voltage,  $V_{REF} = 1V$  and the feedforward gain,  $G_{FF} = 10$ . To ensure a robust design and to reject manufacturing variations, a margin of 2% to 10% should be provided when designing the transformer for magnetizing inductance calculated using Equation 9.

A small capacitor,  $C_{FF}$  is connected in parallel with the resistor  $R_{FF}$ , to create a low pass filter that can attenuate twice the line frequency component from the sensed input voltage. It is recommended to set the filter pole frequency between 10–12Hz to provide 20dB attenuation, such that

$$C_{FF} \ge \frac{1}{2\pi (10 \text{ Hz} - 12 \text{ Hz})R_{FF}},$$
 (10)

Slow integral compensation is achieved by placing a compensation capacitor  $C_{COMP}$  at the output of the  $G_M$  amplifier. A capacitor value ranging from 4.7µF to 10µF is recommended to achieve a low bandwidth loop of 1Hz to 10Hz, based on the power level and transient response.



#### AUX CIRCUIT AND VALLEY DETECT

Figure 24. (a) AUX Circuit; (b) Valley Switching Waveforms



www.ti.com

Valley switching is implemented by connecting the transformer auxiliary winding to the AUX input of LM3447 through a resistor divider network,  $R_{AUX1}$  and  $R_{AUX2}$ , as shown in Figure 24 (a). The valley level is detected by monitoring the current sourced out of the AUX pin when the voltage at the auxiliary winding of the transformer is negative with respect to the GND node. The voltage at this node is clamped at approximately 100mV by the internal circuitry to protect the device during negative voltage excursions of the auxiliary winding. The waveforms in Figure 24(b) illustrate the sequence of events that have to occur for the LM3447 to initiate a new switching cycle.

An internal 14.5µs timer is started at the same time as the switching FET ( $Q_{SW}$ ) is turned on. This 14.5µs timer, set by the internal ramp rise time, is used to set the maximum frequency. After this timer expires the switching FET (QSW) is allowed to turn back on if a valley is detected (VAL) or the 4µs ( $t_{AUX(TO)}$ ) catch timer expires. The catch timer starts immediately after the Ramp signal drops and sets the lowest operating frequency.

The particular valley (1<sup>st</sup>, 2<sup>nd</sup>...) in the ringing waveform, where the switch is enabled is a function of the input voltage and varies over the half line cycle. As a result, the AUX circuit shows increased sensitivity where the valley detect signal, VAL, overlaps the Ramp period. Here, the switching point is observed to randomly jump between two adjacent valleys, causing a discrete change in the switching period. Such perturbations in switching frequency cause the switching ripple component of the input current to increase and interfere with phase dimming performance. Therefore, valley switching is disabled and hard switching operation with fixed Ramp period is initiated on detection of external phase dimmers, as shown in Figure 25. The valley switching operation is controlled by the FLT2 input. The operation is disabled when the VFLT2 falls below 1V and is enabled again when it rises above 1.2V. A 200mV hysteresis is provided for noise immunity.

A second function of AUX pin is to program the output overvoltage protection or open-LED detection feature. The output voltage is monitored by sampling the voltage at the auxiliary winding. The voltage is sampled after a fixed delay of 1.84 $\mu$ s, from the falling edge of the GATE drive signal. The leading edge blanking circuit helps reject the voltage transients caused by the leakage energy of the transformer thus preventing false tripping of OVP. The fault condition is detected when the AUX voltage exceeds the internal threshold,  $V_{AUX(OVP)}$  (1.75V). In the case of an overvoltage fault, the switch is turned off for 812ms before attempting to restart the circuit. During this fault period, the compensation capacitor ( $C_{COMP}$ ) is discharged, and the control loop is disabled. When the fault is cleared, the 812ms fault timer is disengaged and the control loop is activated to resume normal operation.



Figure 25. Waveforms Illustrating Valley Switching Enable and Disable Sequence

The sizing of resistor  $R_{AUX1}$  and  $R_{AUX2}$  govern the AUX circuit behavior. Resistor  $R_{AUX1}$  is also used to limit the maximum source current from the AUX pin to 200µA and is based on the maximum input voltage and the transformer primary to auxiliary turns-ratio;



SNOSC65 A - APRIL 2012 - REVISED MAY 2012

$$R_{AUX1} = \frac{N_A}{N_P} \frac{V_{REC(PK,MAX)}}{200 \times 10^{-6}},$$
(11)

Resistor  $R_{AUX2}$  is then selected to set the desired output overvoltage threshold,  $V_{OUT(OVP)}$  based on the secondary to auxiliary turns-ratio

$$R_{AUX2} = \left(\frac{1.75}{\frac{N_A}{N_S}V_{OUT(OVP)} - 1.75}\right)R_{AUX1},$$

(12)

\_M3447

It is necessary to select the transformer's secondary to auxiliary turns-ratio ( $N_A/N_S$ ) to ensure that  $V_{AUX(OVP)}$  is tripped before VCC<sub>(OVP)</sub>.

#### CURRENT SENSE AND OVERCURRENT PROTECTION



Figure 26. Current Sense Circuit

The LM3447 provides switch overcurrent and LED short circuit protection by sensing the current through the switching transistor,  $Q_{SW}$  via a series connected sense resistor,  $R_{SN}$ , as shown in Figure 26. At the beginning of each switching cycle, the Leading Edge Blanking (LEB) circuit pulls the ISNS input low for approximately 170ns. This prevents false tripping of the protection circuit due to voltage spikes caused by switch turn on transients. The cycle-by-cycle current limit is realized by comparing the sensed voltage at ISNS with the internal 275mV overcurrent protection threshold. When the sense voltage exceeds 275mV, the switch is immediately turned off for a duration of 812ms, set by the fault timer and the COMP capacitor,  $C_{COMP}$  is discharged. Under fault conditions, the LM3447 enters a hiccup mode, attempting to restart the circuit after a duration of 812ms. Upon clearance of the fault, normal operation resumes.

The overcurrent limit is set by selecting the sense resistor,  $R_{SN}$ . It is typical to limit the switch current to two times the maximum peak primary current,  $I_{P(PK,MAX)}$ , where

$$I_{P(PK, MAX)} = 2 \sqrt{\frac{P_{IN}T_S}{L_M}},$$

Copyright © 2012, Texas Instruments Incorporated

and

$$R_{SN} = \frac{275 \times 10^{-3}}{2I_{P(PK,MAX)}}$$
(14)

For R<sub>SN</sub> It is recommended to use a film type SMD resistor, with power rating greater than P<sub>SN</sub> and with low ESL.

## ANGLE DETECT CIRCUIT



Figure 27. Phase Angle Detection and HOLD Current Circuit

The LM3447 uses the input voltage,  $V_{REC}$ , to detect the conduction phase angle. Figure 27 shows the LM3447 angle detect circuit, where the input voltage,  $V_{REC}$ , is scaled by the current mirror circuits and re-generated across an internal 42k $\Omega$  resistor. This replica of the input voltage is compared with internal 280mV reference to obtain the conduction information. The resulting PWM signal, with its on-time proportional to the conduction period, is buffered and supplied through the FLT1 pin, as shown in Figure 28. To match the external phase dimmer characteristics with the LM3447 decoding circuit and prevent EMI filter capacitors from interfering with dimming operation, it is necessary to select an angle detection threshold,  $V_{ADET(TH)}$ . This threshold can then be programmed using the resistor,  $R_{AC}$ , such that

$$\mathsf{R}_{\mathsf{AC}} = \frac{\mathsf{V}_{\mathsf{ADET}}}{\mathsf{I}_{\mathsf{VAC}(\mathsf{ANGLE})}} = \frac{\mathsf{V}_{\mathsf{ADET}}}{66 \times 10^{-6}}.$$

For best results, set  $V_{ADET(TH)}$  as follows:

- 25V to 40V for 120V systems
- 50V to 80V for 230V systems

Resistor  $R_{AC}$  should also limit the VAC current under worst case operating conditions. The value of  $R_{AC}$  should be optimized to meet both angle detect,  $V_{ADET}$ , and VAC current,  $I_{VAC}$  constraints.

(15)

www.ti.com



#### HOLD CURRENT CIRCUIT

The LM3447 incorporates an efficient hold current circuit to enhance compatibility with TRIAC based leading edge dimmers. Holding current from an external dimmer is drawn before the Flyback PFC circuit through the pass transistor,  $Q_{PASS}$  and limited by resistors  $R_{HLD1}$  and  $R_{HLD2}$ , as shown in Figure 27. It should be noted that the additional current drawn has no effect on the rectified input voltage and therefore does not interfere with the input power regulation control scheme.



Figure 28. Angle Detection Circuit and Hold Current Circuit Operation

To provide high efficiency, the hold circuit is enabled only when the presence of an external dimmer is detected based on the FLT2 input. The  $EN_{HOLD}$  signal is asserted and hold operation is permitted when  $V_{FLT2}$  falls below 1V. The hold operation is halted when  $V_{FLT2}$  rises above 1.2V. During dimming, the hold current is drawn during the interval when rectified input voltage is below the  $V_{HOLD(TH)}$ , based on the external resistor  $R_{AC}$ . The FET turn-on is controlled by an internal comparator with a reference of 400mV (higher than angle detect reference), such that hold current is always asserted before angle detect threshold  $V_{ADET(TH)}$ . The hold circuit operation is summarized in Figure 28. The hold trun-on threshold,  $V_{HOLD(TH)}$  is given by

$$V_{\text{HOLD(TH)}} = R_{\text{AC}} I_{\text{VAC(HOLD)}} = 95 \times 10^{-6} R_{\text{AC}}.$$
(16)

The hold current is based on the BIAS voltage and set by the sum of resistors R<sub>HLD1</sub> and R<sub>HLD2</sub>,

$$I_{HOLD} = \frac{13.5 - V_{GS(PASS)}}{(R_{HLD1} + R_{HLD2})}.$$
(17)

In selecting the hold current level, it is critical to consider its impact on the average power dissipation and the operating junction temperature of pass transistor,  $Q_{PASS}$  under worst case operating conditions. The current should be limited to a safe value based on the pass transistor specifications or the ABS MAX rating of LM3447 (70mA). For best performance, it is recommended to set the hold current magnitude between 5mA and 20mA. A capacitor,  $C_{HLD}$  of 2.2µF to 10µF, from  $R_{HLD2}$  to GND is connected to limit the rate of change of input current ( $di_{in}/dt$ ) caused by the step insertion of holding current. This prevents TRIAC based dimmers from misfiring at low dimming level.

#### ANGLE DECODING CIRCUIT AND DIMMING

The LM3447 incorporates a linear decoding circuit that translates the sensed conduction angle into an internal dimming command,  $V_{DIM}$ . The conduction angle information, represented by the PWM signal at FLT1 output, is processed by an external low pass filter consisting of resistor,  $R_{FLT}$  and capacitor,  $C_{FLT}$ , which attenuates the twice line frequency component from the signal. The resulting analog signal at FLT2 is converted into the dimming command by a linear analog processing circuit. The piecewise linear relationship between the FLT2 input and the dimming command is shown graphically in Figure 29.

Copyright © 2012, Texas Instruments Incorporated



FXAS

www.ti.com

The dimming command,  $V_{\text{DIM}}$  is

- held constant at 1V for  $V_{FLT2}$  ranging from 1.75V to 1.45V (conduction angle 180° to 150°)
- linearly varied with gain of 0.877 for V<sub>FLT2</sub> ranging from 1.45V to 280mV (conduction angle 150° to 30°)
- saturated at 13mV for V<sub>FLT2</sub> lower than 280mV (conduction angle less than 30°)



Figure 29. Relationship Between  $V_{FLT2}$  and  $V_{DIM}$ 

The relationship implemented by the angle decoding circuit is designed to map the non-linear power behavior of external phase dimmer circuits and enhance Flyback PFC power stage compatibility.

Under normal operating conditions, the dimming command,  $V_{DIM}$  is translated into a reference voltage,  $V_{REF}$ , where  $V_{REF} = V_{DIM}$ . As dimming progresses, the input power commanded by the feedforward loop is modulated in accordance with  $V_{REF}$ . This causes the output power and hence the LED current to vary based on the input conduction angle. Using this feedforward control scheme and the internal angle decoding circuit of the LM3447, it is possible to achieve monotonic, smooth and flicker free dimming with a dimming ratio of more than 50:1.

#### THERMAL FOLDBACK CIRCUIT

Thermal protection is necessary to prevent the LEDs and other power supply components from sustaining damage when operated at elevated ambient temperatures. A thermal foldback circuit is incorporated into the LM3447 to limit the maximum operating temperature of the LEDs by scaling the output power based on the heatsink temperature. The LED temperature is sensed using an external NTC resistor,  $R_{NTC}$ , connected between the TSNS pin and GND, as shown in Figure 30(a). The thermal protection is engaged when the TSNS voltage decreases below the thermal foldback threshold voltage,  $V_{TSNS(TH)}$ , of 1V. The power is scaled by adjusting the reference voltage,  $V_{REF}$ , based on the thermal foldback output voltage,  $V_{TFB}$ , according to the relationship shown in Figure 30(b). The resistor value,  $R_{NTC(BK)}$ , at which the device enters thermal protection is fixed by the internal 7.88k $\Omega$  pull-up resistor and the TSNS reference voltage,  $V_{TSNS(REF)}$  and is given by

$$R_{\rm NTC} = \frac{7.88 \text{ k}\Omega}{V_{\rm TSNS(REF)} - V_{\rm TSNS(TH)}} = 10.5 \text{ k}\Omega$$
(18)

The temperature break-point,  $T_{BK}$  and rate-of-change (slope) are governed by the non-linear characteristics of the NTC resistor,  $R_{NTC}$ , given by its  $\beta$ -value. To achieve a break-point temperature,  $T_{BK}$ , the NTC resistor,  $R_{NTC}$  should selected as

$$R_{NTC(T_{o})} = \frac{R_{NTC(BK)}}{exp\left[\beta\left(\frac{1}{T_{BK}} - \frac{1}{T_{o}}\right)\right]}.$$



where,  $T_o$  is the room temperature in Kelvin, and  $R_{NTC(To)}$  is the NTC value at room temperature. A temperature break-point ranging from 70°C (343K) to 90°C (363K) can be achieved by selecting an NTC resistance ranging from 100k $\Omega$  to 220k $\Omega$  and  $\beta$ -value of 3500K to 4500K.



Figure 30. Thermal Foldback

The precedence between the thermal foldback input,  $V_{TFB}$  and the dimming input,  $V_{DIM}$ , is decided by the reference generator circuit. This allows dimming operation to be performed when thermal protection is engaged. Dimming operation is allowed when the input power demanded by the decoder circuit,  $V_{DIM}$ , is lower than the maximum power limit set by the thermal protection circuit,  $V_{TFB}$ . This feature provides optimal lamp utilization under adverse operating conditions.

#### OUTPUT BULK CAPACITOR

The output bulk capacitor,  $C_{BULK}$ , is required to store energy during the input voltage zero crossing interval and limit twice the line frequency ripple component flowing through the LEDs. The value of output capacitor is given by

$$C_{\text{BULK}} \geq \frac{P_{\text{IN}}}{2\pi f_{\text{L}} R_{\text{LED}} V_{\text{OUT}} I_{\text{LED}(\text{RIP})}},$$
(20)

where,  $R_{LED}$  is the dynamic resistance of LED string,  $I_{LED(RIP)}$  is the average to peak LED ripple current and  $f_L$  is line frequency. In typical applications, the solution size becomes a limiting factor and dictates the maximum dimensions of the bulk capacitor. When selecting an electrolytic capacitor, manufacturer recommended de-rating factors should be applied based on the worst case capacitor ripple current, output voltage and operating temperature to achieve the desired operating lifetime.

It is essential to provide a minimum load at the output of the PFC to discharge the capacitor after the power is switched off or during LED open circuit failures. A  $20k\Omega$  resistor, R<sub>O</sub>, is recommended for best performance.

Т

Г

## DESIGN PROCEDURE<sup>(1)(2)</sup>

| STEP | VARIABLE                                         | DESCRIPTION                                                                                                                                     |
|------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | P <sub>IN</sub>                                  | $P_{IN} = \frac{V_{OUT}I_{LED}}{I_{IED}}$                                                                                                       |
|      |                                                  | η <sub>FLY</sub>                                                                                                                                |
|      |                                                  | where                                                                                                                                           |
|      |                                                  | $V_{OUT} = V_{LED} = Typical LED string voltage,$                                                                                               |
|      |                                                  | I <sub>LED</sub> is the average LED current,                                                                                                    |
|      |                                                  | $\eta_{\text{TOT}} = \eta_{\text{EMI}} \times \eta_{\text{FLY}},$                                                                               |
|      |                                                  | $\eta_{TOT}$ is the LED driver efficiency, $\eta_{EMI}$ is the EMI input filter efficiency and $\eta_{FLY}$ is the Flyback PFC efficiency.      |
| 2    | D <sub>MAX</sub>                                 | $0.4 < D_{MAX} < 0.5$                                                                                                                           |
|      |                                                  | where DMAX is the maximum allowable Elyhack DEC duty avala                                                                                      |
| 2    | n·1                                              |                                                                                                                                                 |
| 5    | 11. 1                                            | $n = \frac{D_{MAX}}{V_{REC}(PK,MIN)},$                                                                                                          |
|      |                                                  | 1 – D <sub>MAX</sub> V <sub>OUT</sub>                                                                                                           |
|      |                                                  | $V_{SW} = nV_{OUT} + V_{REC(PK,MAX)} + V_{OS}$ and $V_{SW}$ < Maximum FET (Q1) breakdown voltage.                                               |
|      |                                                  | where                                                                                                                                           |
|      |                                                  | $V_{\text{PEC(PK MNN)}}$ is the minimum peak rectified input voltage.                                                                           |
|      |                                                  | V <sub>REC(PK,MAX)</sub> is the maximum peak rectified input voltage,                                                                           |
|      |                                                  | V <sub>IN(RMS,MIN)</sub> is the minimum input RMS voltage,                                                                                      |
|      |                                                  | V <sub>IN(RMS,MAX</sub> ) is the maximum input RMS voltage,<br>V <sub>SW</sub> is the switch drain to source voltage.                           |
|      |                                                  | V <sub>OS</sub> is the overshoot voltage because of leakage inductance.                                                                         |
| 4    | L <sub>M</sub>                                   |                                                                                                                                                 |
|      |                                                  | $L_{\rm M} \simeq \left( 1 \qquad 1 \qquad \right)^2$                                                                                           |
|      |                                                  | $4P_{IN}f_{S}$ $\frac{1}{N}$ $+\frac{1}{N}$                                                                                                     |
|      |                                                  | (""OUT "REC(PK,MIN))                                                                                                                            |
|      |                                                  | where $V_{i}$ is the interpol reference voltage: $V_{i} = 1V_{i}$                                                                               |
|      |                                                  | $v_{REF}$ is the fixed switching frequency: $f_{e} = 70$ kHz.                                                                                   |
| 5    |                                                  |                                                                                                                                                 |
| Ū    | ·F(FK,WAA)                                       | $ I_{\text{P/PKMAX}}\rangle = 2\sqrt{\frac{ \Gamma_{\text{N}} ^{2}}{2}},$                                                                       |
|      |                                                  | V L <sub>M</sub>                                                                                                                                |
|      |                                                  | where                                                                                                                                           |
|      |                                                  | $T_S$ is the switching period, $T_S = 1/f_S$                                                                                                    |
| 8    | N <sub>P</sub> , N <sub>A</sub> , N <sub>S</sub> | Transformer Design                                                                                                                              |
|      |                                                  | Core geometry (EE, PQ, RM)                                                                                                                      |
|      |                                                  | Bobbin (UL Class B or Class F)                                                                                                                  |
|      |                                                  | $L_M$ is the magnetizing inductance referred to primary side<br>n:1 = N <sub>p</sub> :N <sub>s</sub> , primary to secondary winding turns-ratio |
|      |                                                  | VCC                                                                                                                                             |
|      |                                                  | $N_A = \frac{1}{V_{OUT}}N_S$ , where $N_A$ is the auxiliary winding turns                                                                       |
|      |                                                  | $B_{MAX}$ < 0.3T, where $B_{MAX}$ is the maximum operating flux density corresponding to $I_{P(PK,MAX)}$                                        |
|      |                                                  |                                                                                                                                                 |

(1) See the Electrical Characteristics Table for all constants and measured values, unless otherwise noted.

(2) See Figure 18 for all component locations in the Design Procedure Table.

www.ti.com



SNOSC65 A - APRIL 2012 - REVISED MAY 2012

| STEP | VARIABLE                              | DESCRIPTION                                                                                                         |
|------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| 6    | R <sub>AC</sub>                       |                                                                                                                     |
|      |                                       | $R_{AC} - \frac{1}{I_{VAC(ANGLE)}}$                                                                                 |
|      |                                       | where                                                                                                               |
|      |                                       | V <sub>ADET</sub> is the angle detection voltage;                                                                   |
|      |                                       | 25V to 40V for 120V system                                                                                          |
|      |                                       | 50V to 80V for 230V system                                                                                          |
|      |                                       | $I_{VAC(ANGLE)}$ is the angle detection threshold,                                                                  |
|      |                                       | and $\frac{\sqrt{R_{EC}(PK,MAX)}}{R_{AC}} \le 500 \mu\text{A}$                                                      |
| 7    | R <sub>FF</sub>                       | $R_{FF} = \frac{\pi}{4} \frac{G_{FF} V_{REF}}{\sqrt{L_{M} P_{IN} f_{S}}} R_{AC},$                                   |
|      |                                       | where $G_{rr}$ is the gain of Feedforward circuit: $G_{rr} = 10$                                                    |
| 8    | CFF                                   |                                                                                                                     |
|      | - 11                                  | $C_{FF} \leq \frac{1}{2\pi (10 \text{ Hz} - 12 \text{ Hz})R_{FF}},$                                                 |
| 9    | C <sub>COMP</sub>                     | $4.7\mu F \le C_{COMP} \le 10\mu F$                                                                                 |
| 10   | Q <sub>PASS</sub> , R <sub>HLD1</sub> | $V_{\text{DS}(\text{PASS})} = 1.2 V_{\text{REC}(\text{PK}, \text{MAX})},$                                           |
|      |                                       | $P = V_{BIAS(HIG)} - V_{GS(PASS)}$                                                                                  |
|      |                                       | HLD1 - I<br>SOA(PASS)                                                                                               |
|      |                                       | where                                                                                                               |
|      |                                       | $V_{GS(PASS)}$ is the drain to source withstand voltage of pass transistor, $Q_{PASS}$ ,                            |
| 11   | P                                     | I <sub>SOA(PASS)</sub> is the maximum current through pass transistor based on safe operating area characteristics. |
| 11   | R <sub>BS</sub>                       | $R_{BS} = \frac{V_{REC(PKMAX)}}{I}$                                                                                 |
|      |                                       | BAS                                                                                                                 |
|      |                                       | where,<br>Investishe BIAS current and Invest 500 µA                                                                 |
| 12   | RALLY1, RALLY2                        |                                                                                                                     |
|      | NOXE NOXE                             | $R_{AUX1} = \frac{A}{N_{\rm p}} \frac{100(14000 + 10^6)}{200 + 10^6},$                                              |
|      |                                       |                                                                                                                     |
|      |                                       | 1 75                                                                                                                |
|      |                                       | $ \mathbf{R}_{AUX2} = \left  \frac{1}{\mathbf{N}_{A}} \right   \mathbf{R}_{AUX1} ,$                                 |
|      |                                       | $\left(\frac{-1}{N_{s}}V_{OUT(OVP)}-1.75\right)$                                                                    |
|      |                                       | where,                                                                                                              |
|      |                                       | V <sub>OUT(OVP)</sub> is the maximum output voltage under OVP condition                                             |
| 13   | R <sub>SN</sub>                       | $R_{SN} = \frac{275 \times 10^{-5}}{10^{-5}}$                                                                       |
|      |                                       | 2I <sub>P(PK,MAX)</sub>                                                                                             |
| 14   | $R_{FLT}, C_{FLT}$                    | $R_{FLT} = 280 \text{ k}\Omega, C_{FLT} = 0.1 \mu\text{F}$                                                          |
| 15   | R <sub>HOLD</sub>                     | $R = \frac{13.5 - V_{GS(PASS)}}{I_{SS}} - R$                                                                        |
|      |                                       | HLD2 HLD1<br>HOLD                                                                                                   |
|      |                                       | where,                                                                                                              |
|      |                                       | I <sub>HOLD</sub> is the holding current drawn through the external phase dimmer circuit                            |



Page

SNOSC65 A - APRIL 2012-REVISED MAY 2012

| STEP | VARIABLE                           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16   | R <sub>NTC</sub>                   | $R_{NTC(T_o)} = \frac{R_{NTC(BK)}}{\exp\left[\beta\left(\frac{1}{T_{BK}} - \frac{1}{T_o}\right)\right]},$                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |                                    | where,<br>$R_{NTC(BK)} = 10.5 \text{ k}\Omega$ , is the fixed break point resistance,<br>$T_{BK}$ is the break point temperature in Kelvin,<br>$T_{O}$ is the room temperature in Kelvin,<br>$R_{NTC(To)}$ is the manufacturer specified NTC resistance at room temperature,<br>$\beta$ is the NTC resistor characteristics specified by the manufacturer.                                                                                                                                                                       |
| 17   | C <sub>BULK</sub> , R <sub>O</sub> | $\begin{array}{ll} C_{\text{BULK}} & \leq & \displaystyle \frac{P_{\text{IN}}}{2\pi f_{\text{L}}R_{\text{LED}}V_{\text{OUT}}I_{\text{LED}(\text{RIP})}}, \\ \text{where,} \\ I_{\text{LED}(\text{RIP})} \text{ is the average to peak magnitude of twice the line frequency current ripple through LED,} \\ R_{\text{LED}} \text{ is the dynamic resistance of the LED string,} \\ f_{\text{L}} \text{ is the line frequency} \\ R_{\text{O}} = 20 \ \text{k}\Omega, \ \text{is the recommended bleeder resistance} \end{array}$ |

## **REVISION HISTORY**

#### Changes from Original (April 2012) to Revision A

Changed the device From: Product Preview To: Production ......1

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated