

## LM3526 Dual Port USB Power Switch and Over-Current Protection

Check for Samples: LM3526

## **FEATURES**

- Compatible with USB1.1 and USB 2.0
- 1 ms Fault Flag Delay Filters Hot-Plug Events
- Smooth Turn-on Eliminates In-rush Induced Voltage Drop
- **UL Recognized Component: REF# 205202**
- **1A Nominal Short Circuit Output Current Protects PC Power Supplies**
- Thermal Shutdown Protects Device in Direct **Short Condition**
- 500mA Minimum Continuous Load Current
- Small SOIC-8 package minimizes board space
- 2.7V to 5.5V Input Voltage Range
- 140 mΩ Max. Switch Resistance
- 1 µA Max. Standby Current
- 200 µA Max. Operating Current
- **Under-voltage Lockout (UVLO)**

### **APPLICATIONS**

- **Universal Serial Bus (USB) Root Hubs** including Desktop and Notebook PC
- **USB Monitor Hubs**
- Other Self-Powered USB Hub Devices
- **High Power USB Devices Requiring In-rush** Limiting
- **General Purpose High Side Switch Applications**

### DESCRIPTION

The LM3526 provides Universal Serial Bus standard power switch and over-current protection for all host port applications. The dual port device is ideal for Notebook and desktop PC's that supply power to more than one port.

A 1 ms delay on the fault flag output prevents erroneous overcurrent reporting caused by in-rush currents during hot-plug events.

The dual stage thermal protection circuit in the LM3526 provides individual protection to each switch and the entire device. In a short-circuit/over-current event, the switch dissipating excessive heat is turned off, allowing the second switch to continue to function uninterrupted.

The LM3526 accepts an input voltage between 2.7V and 5.5V allowing use as a device-based in-rush current limiter for 3.3V USB peripherals, as well as Root and Self-Powered Hubs at 5.5V. The Enable inputs accept both 3.3V and 5.0V logic thresholds.

The small size, low R<sub>ON</sub>, and 1 ms fault flag delay make the LM3526 a good choice for root hubs as well as per-port power control in embedded and standalone hubs.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **Typical Operating Circuit and Connection Diagram**



Figure 1. LM3526-H



Figure 2. LM3526-L

www.ti.com

# Absolute Maximum Ratings(1)(2)

| Supply Voltage                                | -0.3V to 6V   |
|-----------------------------------------------|---------------|
| Output Voltage                                | -0.3V to 6V   |
| Voltage at All Other Pins                     | -0.3V to 5.5V |
| Power Dissipation $(T_A = 25^{\circ}C)^{(3)}$ | 700 mW        |
| $T_{\text{JMAX}}^{(3)}$                       | 150°C         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Electrical specifications do not apply when operating the device beyond its rated operating conditions.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub> (Maximum junction temperature), θ<sub>JA</sub> (junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>DMAX</sub> = (T<sub>JMAX</sub> ¬ T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, which ever is lower. θ<sub>JA</sub> = 150°C/W.

## **Operating Ratings**

| 1 0 0                                   |                 |
|-----------------------------------------|-----------------|
| Supply Voltage Range                    | 2.7V to 5.5V    |
| Operating Ambient Range                 | -40°C to 85°C   |
| Operating Junction Temperature Range    | −40°C to 125°C  |
| Storage Temperature Range               | −65°C to +150°C |
| Lead Temperature (Soldering, 5 seconds) | 260°C           |
| ESD Rating <sup>(1)</sup>               | 2kV             |
| ESD Rating Output Only                  | 8kV             |

<sup>(1)</sup> The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. Enable pin ESD threshold is 1.7kV.

## **DC Electrical Characteristics**

Limits in standard typeface are for  $T_J$  = 25°C, and limits in **boldface** type apply over the full operating temperature range. Unless otherwise specified:  $V_{IN}$  = 5.0V,  $V_{\overline{EN}}$  = 0V (LM3526-L) or  $V_{EN}$  =  $V_{IN}$  (LM3526-H).

| Symbol               | Parameter                              | Conditions                                                                                                                                    | Min  | Тур               | Max           | Units |  |
|----------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|---------------|-------|--|
| D                    | On Resistance                          | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 500mA, each switch                                                                                   |      | 100               | 140           | mΩ    |  |
| R <sub>ON</sub>      | On Resistance                          | V <sub>IN</sub> = 2.7V, I <sub>OUT</sub> = 500mA, each switch                                                                                 |      | 110               | 180           | 11122 |  |
| I <sub>OUT</sub>     | OUT pins continuous output current     | Each Output                                                                                                                                   | 0.5  |                   |               | А     |  |
| I <sub>SC</sub>      | Short Circuit Output Current           | Each Output (enable into Load) <sup>(1)</sup>                                                                                                 |      |                   |               | Α     |  |
|                      |                                        | V <sub>OUT</sub> = 4.0V                                                                                                                       | 0.5  | 1.2               | 1.9           |       |  |
|                      |                                        | V <sub>OUT</sub> = 0.1V                                                                                                                       |      | 1                 | 1.5           |       |  |
| OC <sub>THRESH</sub> | Over-current Threshold                 |                                                                                                                                               |      | 2.2               | 3.2           | Α     |  |
| I <sub>LEAK</sub>    | OUT pins Output Leakage<br>Current     | V <sub>EN</sub> = V <sub>IN</sub> (LM3526-L)<br>V <sub>EN</sub> = 0V (LM3526-H)                                                               |      | 0.01              | 10            | μA    |  |
|                      |                                        | $I_{FO} = 10 \text{ mA}, V_{IN} = 5.0 \text{V}$                                                                                               |      | 10                | 25            |       |  |
| R <sub>FO</sub>      | FLAG Output Resistance                 | $I_{FO} = 10 \text{ mA}, V_{IN} = 3.3 \text{V}$                                                                                               |      | 11                | 35            | Ω     |  |
|                      |                                        | $I_{FO} = 10 \text{ mA}, V_{IN} = 2.7 \text{V}$                                                                                               |      | 12                | 40            |       |  |
| I <sub>EN</sub>      | EN/EN Leakage Current                  | $V_{EN}/V_{EN} = 0V$ or $V_{EN}/V_{EN} = V_{IN}$                                                                                              | -0.5 |                   | 0.5           | μΑ    |  |
| $V_{IH}$             | EN/EN Input Logic High                 | See <sup>(2)</sup>                                                                                                                            | 2.4  | 1.9               |               | V     |  |
| V <sub>IL</sub>      | EN/EN Input Logic Low                  | See <sup>(2)</sup>                                                                                                                            |      | 1.7               | 0.8           | V     |  |
| V <sub>UVLO</sub>    | Under-Voltage Lockout<br>Threshold     |                                                                                                                                               |      | 1.8               |               | V     |  |
| I <sub>DDOFF</sub>   | Supply Current                         | Switch-Off<br>−40°C ≤ T <sub>J</sub> ≤ 85°C                                                                                                   |      | 0.2               | 1<br><b>2</b> | μA    |  |
| I <sub>DDON</sub>    | Supply Current                         | Switch-On                                                                                                                                     |      | 115               | 200           | μΑ    |  |
| Th <sub>SD</sub>     | Over-temperature Shutdown<br>Threshold | T <sub>J</sub> Increasing, with no shorted output T <sub>J</sub> Increasing, with shorted output (s) T <sub>J</sub> Decreasing <sup>(1)</sup> |      | 150<br>145<br>135 |               | °C    |  |

<sup>(1)</sup> Thermal Shutdown will protect the device from permanent damage.

Product Folder Links: LM3526

<sup>(2)</sup> For LM3526-L, OFF is  $\overline{\mathsf{EN}} \ge 2.4\mathsf{V}$  and ON is  $\overline{\mathsf{EN}} \le 0.8\mathsf{V}$ . For LM3526-H, OFF is  $\overline{\mathsf{EN}} \le 0.8\mathsf{V}$  and ON is  $\overline{\mathsf{EN}} \ge 2.4\mathsf{V}$ .



## **DC Electrical Characteristics (continued)**

Limits in standard typeface are for  $T_J$  = 25°C, and limits in **boldface** type apply over the full operating temperature range. Unless otherwise specified:  $V_{IN}$  = 5.0V,  $V_{\overline{EN}}$  = 0V (LM3526-L) or  $V_{EN}$  =  $V_{IN}$  (LM3526-H).

| Symbol          | Parameter                  | Conditions      | Min | Тур  | Max | Units |
|-----------------|----------------------------|-----------------|-----|------|-----|-------|
| I <sub>FH</sub> | Error Flag Leakage Current | $V_{flag} = 5V$ |     | 0.01 | 1   | μΑ    |

## **AC Electrical Characteristics**

Limits in standard typeface are for  $T_J = 25^{\circ}C$ , and limits in **boldface** type apply over the full operating temperature range. Unless otherwise specified:  $V_{IN} = 5.0V$ .

|                  | V                         |                  |     |     |     |       |
|------------------|---------------------------|------------------|-----|-----|-----|-------|
| Symbol           | Parameter                 | Conditions       | Min | Тур | Max | Units |
| t <sub>r</sub>   | OUT Rise Time             | $R_L = 10\Omega$ |     | 100 |     | μs    |
| t <sub>f</sub>   | OUT Fall Time             | $R_L = 10\Omega$ |     | 5   |     | μs    |
| t <sub>ON</sub>  | Turn on Delay, EN to OUT  | $R_L = 10\Omega$ |     | 150 |     | μs    |
| t <sub>OFF</sub> | Turn off Delay, EN to OUT | $R_L = 10\Omega$ |     | 5   |     | μs    |
| t <sub>OC</sub>  | Over Current Flag Delay   | $R_L = 0$        |     | 1   |     | ms    |

### TYPICAL APPLICATION CIRCUIT

#### PIN DESCRIPTIONS

| Pin Number | Pin Name                                         | Pin Function                                                                                                                                             |
|------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4       | ENA, ENB<br>(LM3526-L)<br>ENA, ENB<br>(LM3526-H) | Enable (Input): Logic-compatible enable inputs.                                                                                                          |
| 2, 3       | FLAG A<br>FLAG B                                 | Fault Flag (Output): Active-low, open-drain outputs. Indicates overcurrent, UVLO or thermal shutdown. *See Application Information for more information. |
| 6          | GND                                              | Ground                                                                                                                                                   |
| 7          | IN                                               | Supply Input: This pin is the input to the power switch and the supply voltage for the IC.                                                               |
| 8, 5       | OUT A<br>OUT B                                   | Switch Output: These pins are the outputs of the high side switch.                                                                                       |



Figure 3. Typical Application Circuit

Product Folder Links: LM3526



## **Typical Performance Characteristics**

 $V_{IN}$  = 5.0V,  $I_L$  = 500 mA,  $T_A$  = 25°C unless otherwise specified.















## **Typical Performance Characteristics (continued)**

 $V_{IN}$  = 5.0V,  $I_L$  = 500 mA,  $T_A$  = 25°C unless otherwise specified.





Time (100 ms/Div)

Figure 12.



<sup>\*</sup> Output is shorted to Ground through a 100 m $\Omega$  resistor Figure 14.







Figure 15.



## **Typical Performance Characteristics (continued)**

 $V_{IN}$  = 5.0V,  $I_L$  = 500 mA,  $T_A$  = 25°C unless otherwise specified.



Figure 16.



Figure 17.



20 ms/Div



Figure 19.



Figure 20.

 $<sup>^{\</sup>star}$  Port A is shorted to GND through a 100  $m\Omega$  resistor Figure 18.



#### FUNCTIONAL DESCRIPTION

The LM3526-H and LM3526-L are high side P-Channel switches with active-high and active-low enable inputs, respectively. Fault conditions turn-off and inhibit turn-on of the output transistor and activate the open-drain error flag transistor sinking current to the ground.

### **INPUT AND OUTPUT**

IN (Input) is the power supply connection to the control circuitry and the source of the output MOSFET.

OUT (Output) is the connection to the drain of the output MOSFET. In a typical application circuit, current flows through the switch from IN to OUT towards the load.

If  $V_{OUT}$  is greater than  $V_{IN}$  when the switch is enabled, current will flow from OUT to IN since the MOSFET is bidirectional.

### THERMAL SHUTDOWN

The LM3526 is internally protected against excessive power dissipation by a two-stage thermal protection circuit. If the device temperature rises to approximately 145°C, the thermal shutdown circuitry turns off any switch that is current limited. Non-overloaded switches continue to function normally. If the die temperature rises above 150°C, both switches are turned off and both fault flag outputs are activated. Hysteresis ensures that a switch turned off by thermal shutdown will not be turned on again until the die temperature is reduced to 135°C. Shorted switches will continue to cycle off and on, due to the rising and falling die temperature, until the short is removed.

### UNDERVOLTAGE LOCKOUT

UVLO prevents the MOSFET switch from turning on until input voltage exceeds 1.8V (typical).

If input voltage drops below 1.8V (typical), UVLO shuts off the MOSFET switch and signals the fault flag. UVLO functions only when device is enabled.

### **CURRENT LIMIT**

The current limit circuit is designed to protect the system supply, the MOSFET switches and the load from damage caused by excessive currents. The current limit threshold is set internally to allow a minimum of 500 mA through the MOSFET but limits the output current to approximately 1.0A typical.

### **FAULT FLAG**

The fault flag is an open-drain output capable of sinking 10 mA load current to typically 100 mV above ground.

A parasitic diode exists between the flag pins and  $V_{IN}$  pin. Pulling the flag pins to voltages higher than  $V_{IN}$  will forward bias this diode and will cause an increase in supply current. This diode will also clamp the voltage on the flag pins to a diode drop above  $V_{IN}$ .

The fault flag is active (pulled low) when any of the following conditions are present: under-voltage, current limit, or thermal shutdown.

A 1ms (typ.) delay in reporting the fault condition prevents erroneous fault flags and eliminates the need for an external RC delay network.

## **Application Information**

#### **FILTERING**

The USB specification indicates that "no less than 120  $\mu$ F tantalum capacitors" must be used on the output of each downstream port. This bulk capacitance provides the short-term transient current needed during a hot plugin. Current surges caused by the input capacitance of the down stream device could generate undesirable EMI signals. Ferrite beads in series with all power and ground lines are recommended to eliminate or significantly reduce EMI.

In selecting a ferrite bead, the DC resistance of the wire used must be kept to a minimum to reduce the voltage drop.

Product Folder Links: LM3526



A 0.01  $\mu$ F ceramic capacitor is recommended on each port directly between the  $V_{bus}$  and ground pins to prevent EMI damage to other components during the hot-detachment.

Adequate capacitance must be connected to the input of the device to limit the input voltage drop during a hotplug event to less than 330 mV. For a few tens of  $\mu$ s, the host must supply the in-rush current to the peripheral, charging its bulk capacitance to  $V_{bus}$ . This current is initially supplied by the input capacitor. A 33  $\mu$ F 16V tantalum capacitor is recommended.

In choosing the capacitors, special attention must be paid to the Effective Series Resistance, ESR, of the capacitors to minimize the IR drop across the capacitor's ESR.

#### SOFT START

To eliminate the upstream voltage droop caused by the high in-rush current drawn by the output capacitors, the maximum in-rush current is internally limited to 1.5A.

#### TRANSIENT OVER-CURRENT DELAY

High transient current is also generated when the switch is enabled and large values of capacitance at the output have to be rapidly charged. The in-rush currents created could exceed the short circuit current limit threshold of the device forcing it into the current limit mode. The capacitor is charged with the maximum available short circuit current set by the LM3526. The duration of the in-rush current depends on the size of the output capacitance and load current. Since this is not a valid fault condition, the LM3526 delays the generation of the fault flag for 1 ms. If the condition persists due to other causes such as a short, a fault flag is generated after a 1 ms delay has elapsed.

The LM3526's 1 ms delay in issuing the fault flag is adequate for most applications. If longer delays are required, an RC filter as shown in Figure 21 may be used.



Figure 21.

## **PCB LAYOUT CONSIDERATIONS**

In order to meet the USB requirements for voltage drop, droop and EMI, each component used in this circuit must be evaluated for its contribution to the circuit performance. The PCB layout rules and guidelines must be followed.

- Place the switch as close to the USB connector as possible. Keep all V<sub>bus</sub> traces as short as possible and use at least 50-mil, 1 ounce copper for all V<sub>bus</sub> traces. Solder plating the traces will reduce the trace resistance.
- Avoid vias as much as possible. If vias are used, use multiple vias in parallel and/or make them as large as possible.
- Place the output capacitor and ferrite beads as close to the USB connector as possible.
- If ferrite beads are used, use wires with minimum resistance and large solder pads to minimize connection resistance.

Product Folder Links: LM3526





Figure 22. Self-Powered Hub Per-Port Voltage Drop

## **Typical Applications**



Figure 23. Dual-Port USB Self-Powered Hub



Figure 24. Soft-Start Application (Single port shown)





Figure 25. In-rush Current-limit Application

## SNVS054E -FEBRUARY 2000-REVISED MARCH 2013



## **REVISION HISTORY**

| Cł | nanges from Revision D (March 2013) to Revision E  | Pa | ıge |
|----|----------------------------------------------------|----|-----|
| •  | Changed layout of National Data Sheet to TI format |    | 11  |

www.ti.com 23-Dec-2023

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| LM3526M-H/NOPB   | ACTIVE | SOIC         | D                  | 8    | 95             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 3526<br>M-H          | Samples |
| LM3526M-L/NOPB   | ACTIVE | SOIC         | D                  | 8    | 95             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 3526<br>M-L          | Samples |
| LM3526MX-H/NOPB  | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 3526<br>M-H          | Samples |
| LM3526MX-L/NOPB  | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 3526<br>M-L          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

www.ti.com 23-Dec-2023

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3526MX-H/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM3526MX-L/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Dec-2023



## \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3526MX-H/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM3526MX-L/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Dec-2023

## **TUBE**



## \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM3526M-H/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LM3526M-L/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated