LM359 Dual, High Speed, Programmable, Current Mode (Norton) Amplifiers

Check for Samples: LM359

FEATURES
- User Programmable Gain Bandwidth Product, Slew Rate, Input Bias Current, Output Stage Biasing Current and Total Device Power Dissipation
- High Gain Bandwidth Product ($I_{SET} = 0.5$ mA)
  - 400 MHz for $A_V = 10$ to 100
  - 30 MHz for $A_V = 1$
- High Slew Rate ($I_{SET} = 0.5$ mA)
  - 60 V/μs for $A_V = 10$ to 100
  - 30 V/μs for $A_V = 1$
- Current Differencing Inputs Allow High Common-Mode Input Voltages
- Operates from a Single 5V to 22V Supply
- Large Inverting Amplifier Output Swing, 2 mV to $V_{CC} - 2V$
- Low Spot Noise, 6 nV/√Hz, for $f > 1$ kHz

APPLICATIONS
- General Purpose Video Amplifiers
- High Frequency, High Q Active Filters
- Photo-Diode Amplifiers
- Wide Frequency Range Waveform Generation Circuits
- All LM3900 AC Applications Work to Much Higher Frequencies

DESCRIPTION
The LM359 consists of two current differencing (Norton) input amplifiers. Design emphasis has been placed on obtaining high frequency performance and providing user programmable amplifier operating characteristics. Each amplifier is broadbanded to provide a high gain bandwidth product, fast slew rate and stable operation for an inverting closed loop gain of 10 or greater. Pins for additional external frequency compensation are provided. The amplifiers are designed to operate from a single supply and can accommodate input common-mode voltages greater than the supply.

Typical Application

Connection Diagram

- $A_V = 20$ dB
- $-3$ dB bandwidth = 2.5 Hz to 25 MHz
- Differential phase error < 1° at 3.58 MHz
- Differential gain error < 0.5% at 3.58 MHz

Figure 1. PDIP/SOIC Package
Top View
See Package Number D0014A or NFF0014A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td></td>
<td>22 VDC or ±11 VDC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Dissipation(3)</td>
<td>D Package</td>
<td>1 W</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>NFF Package</td>
<td>750 mW</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum TJ</td>
<td>D Package</td>
<td>+150°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>NFF Package</td>
<td>+125°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance</td>
<td>D Package θJA</td>
<td>147°C/W still air</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>NFF Package θJA</td>
<td>110°C/W with 400 linear feet/min air flow</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100°C/W still air</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>75°C/W with 400 linear feet/min air flow</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Currents, IIN(+) or IIN(−)</td>
<td></td>
<td>10 mA DC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Set Currents, ISET(IN) or ISET(OUT)</td>
<td></td>
<td>2 mA DC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td></td>
<td>0°C to +70°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td></td>
<td>−65°C to +150°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lead Temperature</td>
<td>(Soldering, 10 sec.)</td>
<td>260°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Soldering Information</td>
<td>PDIP Package</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Soldering (10 sec.)</td>
<td>260°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SOIC Package</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Infrared (15 sec.)</td>
<td>215°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>220°C</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. “Absolute Maximum Ratings” indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits.
2. If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
3. See Figure 22.

### Electrical Characteristics

$I_{SET(IN)} = I_{SET(OUT)} = 0.5$ mA, $V_{supply} = 12$ V, $T_A = 25$°C unless otherwise noted

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Open Loop Voltage</td>
<td>$V_{supply} = 12$ V, $R_L = 1k$, $f = 100$ Hz</td>
<td>62</td>
<td>72</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Gain</td>
<td>$T_A = 125$°C</td>
<td>68</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Bandwidth Unity Gain</td>
<td>$R_{IN} = 1$ kΩ, $C_{comp} = 10$ pF</td>
<td>15</td>
<td>30</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Gain Bandwidth Product, Gain of 10 to 100</td>
<td>$R_{IN} = 500$Ω to 200Ω</td>
<td>200</td>
<td>400</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>Unity Gain</td>
<td>30</td>
<td></td>
<td></td>
<td>V/μs</td>
</tr>
<tr>
<td></td>
<td>Gain of 10 to 100</td>
<td>60</td>
<td></td>
<td></td>
<td>V/μs</td>
</tr>
<tr>
<td>Amplifier to Amplifier Coupling</td>
<td>$f = 100$ Hz to 100 kHz, $R_L = 1k$</td>
<td>−80</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Mirror Gain(1)</td>
<td>at 2 mA $I_{IN}(+)$. $I_{SET} = 5$ μA, $T_A = 25$°C</td>
<td>0.9</td>
<td>1.0</td>
<td>1.1</td>
<td>μA/μA</td>
</tr>
<tr>
<td></td>
<td>at 0.2 mA $I_{IN}(+)$. $I_{SET} = 5$ μA Over Temp.</td>
<td>0.9</td>
<td>1.0</td>
<td>1.1</td>
<td>μA/μA</td>
</tr>
<tr>
<td></td>
<td>at 20 μA $I_{IN}(+)$. $I_{SET} = 5$ μA Over Temp.</td>
<td>0.9</td>
<td>1.0</td>
<td>1.1</td>
<td>μA/μA</td>
</tr>
<tr>
<td>ΔMirror Gain(1)</td>
<td>at 20 μA to 0.2 mA $I_{IN}(+)$. $I_{SET} = 5$ μA Over Temp.</td>
<td>3</td>
<td>5</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>Inverting Input, $T_A = 25$°C</td>
<td>8</td>
<td>15</td>
<td>30</td>
<td>μA</td>
</tr>
<tr>
<td></td>
<td>Over Temp.</td>
<td>30</td>
<td></td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td>Input Resistance (βre)</td>
<td>Inverting Input</td>
<td>2.5</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>Output Resistance (βre)</td>
<td>$I_{OUT} = 15$ mA rms, $f = 1$ MHz</td>
<td>3.5</td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
</tbody>
</table>

1. Mirror gain is the current gain of the current mirror which is used as the non-inverting input. $A = \frac{I_{out}}{I_{in}}$. ΔMirror Gain is the % change in $A$ for two different mirror currents at any given temperature.
Electrical Characteristics (continued)

I_{SET(IN)} = I_{SET(OUT)} = 0.5 mA, V_{supply} = 12V, T_{A} = 25°C unless otherwise noted

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Voltage Swing (R_L = 600Ω)</td>
<td>V_{OUT} High</td>
<td>9.5</td>
<td>10.3</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>V_{OUT} Low</td>
<td>2</td>
<td>50</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Output Currents</td>
<td>Source</td>
<td>16</td>
<td>40</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Sink (Linear Region)</td>
<td>4.7</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Sink (Overdriven)</td>
<td>1.5</td>
<td>3</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Supply Current</td>
<td>Non-Inverting Input Grounded, R_L = ∞</td>
<td>18.5</td>
<td>22</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Power Supply Rejection (2)</td>
<td>f = 120 Hz, I_{IN}(+) Grounded</td>
<td>40</td>
<td>50</td>
<td></td>
<td>dB</td>
</tr>
</tbody>
</table>

(2) See Figure 15 and Figure 16.
**Typical Performance Characteristics**

- **Open Loop Gain**
  - Figure 2.
  - Note: Shaded area refers to LM359

- **Gain Bandwidth Product**
  - Figure 3.

- **Slew Rate**
  - Figure 4.

- **Gain and Phase**
  - Figure 5.

- **Feedback Gain**
  - Figure 6.

- **Figure 7.**
  - Gain and Phase
  - Feedback Gain = -100
  - Set Current (mA) vs Frequency (MHz)
Typical Performance Characteristics (continued)

Inverting Input Bias Current

![Graph 1](image1)

**Figure 8.**

Inverting Input Bias Current

![Graph 2](image2)

**Figure 9.**

Note: Shaded area refers to LM359

Mirror Gain

![Graph 3](image3)

**Figure 10.**

Note: Shaded area refers to LM359

Mirror Gain

![Graph 4](image4)

**Figure 11.**

Note: Shaded area refers to LM359

Mirror Current

![Graph 5](image5)

**Figure 12.**

Note: Shaded area refers to LM359

Mirror Current

![Graph 6](image6)

**Figure 13.**

Note: Shaded area refers to LM359
Typical Performance Characteristics (continued)

Supply Current

Figure 14.

Supply Rejection

Figure 15.

Output Sink Current

Figure 17.

Output Swing

Figure 18.

Output Impedance

Figure 19.
Typical Performance Characteristics (continued)

**Amplifier to Amplifier Coupling (Input Referred)**

![Figure 20. Amplifier to Amplifier Coupling (Input Referred)](image)

**Noise Voltage**

![Figure 21. Noise Voltage](image)

**Maximum Power Dissipation**

![Figure 22. Maximum Power Dissipation](image)

*Note: Shaded area refers to LM359J/LM359N*
APPLICATION HINTS

The LM359 consists of two wide bandwidth, decompensated current differencing (Norton) amplifiers. Although similar in operation to the original LM3900, design emphasis for these amplifiers has been placed on obtaining much higher frequency performance as illustrated in Figure 23.

This significant improvement in frequency response is the result of using a common-emitter/common-base (cascode) gain stage which is typical in many discrete and integrated video and RF circuit designs. Another versatile aspect of these amplifiers is the ability to externally program many internal amplifier parameters to suit the requirements of a wide variety of applications in which this type of amplifier can be used.

![Figure 23. DC BIASING](image)

**DC BIASING**

The LM359 is intended for single supply voltage operation which requires DC biasing of the output. The current mirror circuitry which provides the non-inverting input for the amplifier also facilitates DC biasing the output. The basic operation of this current mirror is that the current (both DC and AC) flowing into the non-inverting input will force an equal amount of current to flow into the inverting input. The mirror gain \( A_I \) specification is the measure of how closely these two currents match. For more details see TI Application Note AN-72 (Literature Number SNOA666).

DC biasing of the output is accomplished by establishing a reference DC current into the (+) input, \( I_{IN}(+) \), and requiring the output to provide the (−) input current. This forces the output DC level to be whatever value necessary (within the output voltage swing of the amplifier) to provide this DC reference current, Figure 24.

![Figure 24.](image)

\[
\begin{align*}
V_{O(DC)} &= V_{BE(-)} + I_{FB} R_f \\
I_{FB} &= I_{IN(+)} A_I + I_d(-) \\
I_d(-) &= \frac{V^+ - V_{BE(+)}}{R_b} \\
I_d(-) \text{ is the inverting input bias current}
\end{align*}
\]
The DC input voltage at each input is a transistor $V_{BE}(\approx 0.6 \ V_{DC})$ and must be considered for DC biasing. For most applications, the supply voltage, $V^*$, is suitable and convenient for establishing $I_{IN}(+)$. The inverting input bias current, $I_b(-)$, is a direct function of the programmable input stage current (see OPERATING CURRENT PROGRAMMABILITY ($I_{SET}$)) and to obtain predictable output DC biasing set $I_{IN}(+) \geq 10I_b(-)$.

The following figures illustrate typical biasing schemes for AC amplifiers using the LM359:

**Figure 25. Biasing an Inverting AC Amplifier**

$$A_{V(AC)} = \frac{R_f}{R_s}$$

$$V_{o(DC)} = V_{BE}(-) + R_i \left[ \frac{V^* - V_{BE}(+)}{R_o} + I_b(-) \right]$$

**Figure 26. Biasing a Non-Inverting AC Amplifier**

$$A_{V(AC)} = \frac{R_f}{R_s + R_o}$$

$$V_{o(DC)} = V_{BE}(-) + R_i \left[ \frac{V^* - V_{BE}(+)}{R_o} + I_b(-) \right]$$

**Figure 27. nV$_{BE}$ Biasing**

$$A_{V(AC)} = \frac{R_f}{R_s}$$

$$V_{o(DC)} = V_{BE}(-) \left[ 1 + \frac{R_i}{R_o} \right] + I_b(-)R_f$$
The $nV_{BE}$ biasing configuration is most useful for low noise applications where a reduced input impedance can be accommodated (see Typical Applications section).

**OPERATING CURRENT PROGRAMMABILITY ($I_{SET}$)**

The input bias current, slew rate, gain bandwidth product, output drive capability and total device power consumption of both amplifiers can be simultaneously controlled and optimized via the two programming pins $I_{SET(OUT)}$ and $I_{SET(IN)}$.

$I_{SET(OUT)}$

The output set current ($I_{SET(OUT)}$) is equal to the amount of current sourced from pin 1 and establishes the class A biasing current for the Darlington emitter follower output stage. Using a single resistor from pin 1 to ground, as shown in Figure 28, this current is equal to:

$$I_{SET(OUT)} = \frac{V^+ - V_{BE}}{R_{SET(OUT)} + 500\Omega}$$

The output set current can be adjusted to optimize the amount of current the output of the amplifier can sink to drive load capacitance and for loads connected to $V^+$. The *maximum output sinking current is approximately 10 times $I_{SET(OUT)}$. This set current is best used to reduce the total device supply current if the amplifiers are not required to drive small load impedances.

$I_{SET(IN)}$

The input set current $I_{SET(IN)}$ is equal to the current flowing into pin 8. A resistor from pin 8 to $V^+$ sets this current to be:

$$I_{SET(IN)} = \frac{V^+ - V_{BE}}{R_{SET(IN)} + 500\Omega}$$

$I_{SET(IN)}$ is most significant in controlling the AC characteristics of the LM359 as it directly sets the total input stage current of the amplifiers which determines the maximum slew rate, the frequency of the open loop dominant pole, the input resistance of the (-) input and the biasing current $I_b(-)$. All of these parameters are significant in wide band amplifier design. The input stage current is approximately 3 times $I_{SET(IN)}$ and by using this relationship the following first order approximations for these AC parameters are:
where \( C_{\text{comp}} \) is the total capacitance from the compensation pin (pin 3 or pin 13) to ground, \( A_{\text{VOL}} \) is the low frequency open loop voltage gain in \( \text{V/V} \) and an ambient temperature of 25°C is assumed (\( K_T/q = 26 \text{ mV} \) and \( \beta_{\text{typ}} = 150 \)). \( I_{\text{SET(IN)}} \) also controls the DC input bias current by the expression:

\[
I_B(-) = \frac{3I_{\text{SET}}}{\beta} = \frac{I_{\text{SET}}}{50} \text{ for NPN } \beta = 150
\]

which is important for DC biasing considerations.

The total device supply current (for both amplifiers) is also a direct function of the set currents and can be approximated by:

\[
I_{\text{supply}} \approx 27 \times I_{\text{SET(OUT)}} + 11 \times I_{\text{SET(IN)}}
\]

with each set current programmed by individual resistors.

**PROGRAMMING WITH A SINGLE RESISTOR**

Operating current programming may also be accomplished using only one resistor by letting \( I_{\text{SET(IN)}} = I_{\text{SET(OUT)}} \). The programming current is now referred to as \( I_{\text{SET}} \) and it is created by connecting a resistor from pin 1 to pin 8 (Figure 30).

\[
I_{\text{SET}} = \frac{V^+ - 2V_{\text{BE}}}{R_{\text{SET}} + 1 \text{k}\Omega} \text{ where } V_{\text{BE}} \approx 0.6V
\]

This configuration does not affect any of the internal set current dependent parameters differently than previously discussed except the total supply current which is now equal to:

\[
I_{\text{supply}} \approx 37 \times I_{\text{SET}}
\]

Care must be taken when using resistors to program the set current to prevent significantly increasing the supply voltage above the value used to determine the set current. This would cause an increase in total supply current due to the resulting increase in set current and the maximum device power dissipation could be exceeded. The set resistor value(s) should be adjusted for the new supply voltage.

One method to avoid this is to use an adjustable current source which has voltage compliance to generate the set current as shown in Figure 31.
This circuit allows $I_{SET}$ to remain constant over the entire supply voltage range of the LM359 which also improves power supply ripple rejection as illustrated in the Typical Performance Characteristics. It should be noted, however, that the current through the LM334 as shown will change linearly with temperature but this can be compensated for (see LM334 data sheet).

Pin 1 must never be shorted to ground or pin 8 never shorted to $V^+$ without limiting the current to 2 mA or less to prevent catastrophic device failure.

CONSIDERATIONS FOR HIGH FREQUENCY OPERATION

The LM359 is intended for use in relatively high frequency applications and many factors external to the amplifier itself must be considered. Minimization of stray capacitances and their effect on circuit operation are the primary requirements. The following list contains some general guidelines to help accomplish this end:

1. Keep the leads of all external components as short as possible.
2. Place components conducting signal current from the output of an amplifier away from that amplifier’s non-inverting input.
3. Use reasonably low value resistances for gain setting and biasing.
4. Use of a ground plane is helpful in providing a shielding effect between the inputs and from input to output. Avoid using vector boards.
5. Use a single-point ground and single-point supply distribution to minimize crosstalk. Always connect the two grounds (one from each amplifier) together.
6. Avoid use of long wires (> 2") but if necessary, use shielded wire.
7. Bypass the supply close to the device with a low inductance, low value capacitor (typically a 0.01 μF ceramic) to create a good high frequency ground. If long supply leads are unavoidable, a small resistor (≈10Ω) in series with the bypass capacitor may be needed and using shielded wire for the supply leads is also recommended.

COMPENSATION

The LM359 is internally compensated for stability with closed loop inverting gains of 10 or more. For an inverting gain of less than 10 and all non-inverting amplifiers (the amplifier always has 100% negative current feedback regardless of the gain in the non-inverting configuration) some external frequency compensation is required because the stray capacitance to ground from the (-) input and the feedback resistor add additional lagging phase within the feedback loop. The value of the input capacitance will typically be in the range of 6 pF to 10 pF for a reasonably constructed circuit board. When using a feedback resistance of 30 kΩ or less, the best method of compensation, without sacrificing slew rate, is to add a lead capacitor in parallel with the feedback resistor with a value on the order of 1 pF to 5 pF as shown in Figure 32.
Another method of compensation is to increase the effective value of the internal compensation capacitor by adding capacitance from the COMP pin of an amplifier to ground. An external 20 pF capacitor will generally compensate for all gain settings but will also reduce the gain bandwidth product and the slew rate. These same results can also be obtained by reducing $I_{SET(IN)}$ if the full capabilities of the amplifier are not required. This method is termed over-compensation.

Another area of concern from a stability standpoint is that of capacitive loading. The amplifier will generally drive capacitive loads up to 100 pF without oscillation problems. Any larger C loads can be isolated from the output as shown in Figure 33. Over-compensation of the amplifier can also be used if the corresponding reduction of the GBW product can be afforded.

In most applications using the LM359, the input signal will be AC coupled so as not to affect the DC biasing of the amplifier. This gives rise to another subtlety of high frequency circuits which is the effective series inductance (ESL) of the coupling capacitor which creates an increase in the impedance of the capacitor at high frequencies and can cause an unexpected gain reduction. Low ESL capacitors like solid tantalum for large values of C and ceramic for smaller values are recommended. A parallel combination of the two types is even better for gain accuracy over a wide frequency range.

**AMPLIFIER DESIGN EXAMPLES**

The ability of the LM359 to provide gain at frequencies higher than most monolithic amplifiers can provide makes it most useful as a basic broadband amplification stage. The design of standard inverting and non-inverting amplifiers, though different than standard op amp design due to the current differencing inputs, also entail subtle design differences between the two types of amplifiers. These differences will be best illustrated by design examples. For these examples a practical video amplifier with a passband of 8 Hz to 10 MHz and a gain of 20 dB will be used. It will be assumed that the input will come from a 75Ω source and proper signal termination will be considered. The supply voltage is 12 V$_{DC}$ and single resistor programming of the operating current, $I_{SET}$, will be used for simplicity.
AN INVERTING VIDEO AMPLIFIER

1. Basic circuit configuration:
2. Determine the required $I_{SET}$ from the characteristic curves for gain bandwidth product. $\text{GBW}_{\text{MIN}} = 10 \times 10 \text{ MHz} = 100 \text{ MHz}$ For a flat response to 10 MHz a closed loop response to two octaves above 10 MHz (40 MHz) will be sufficient.

$$\text{Actual GBW} = 10 \times 40 \text{ MHz} = 400 \text{ MHz} \quad I_{SET} \text{ required} = 0.5 \text{ mA}$$

3. Determine maximum value for $R_f$ to provide stable DC biasing

$$I_{V(\text{MIN})} \geq 10 \times \frac{3 \times I_{SET}}{\beta} = \frac{100 \text{ mA}}{10 \text{ k}\Omega} = 10 \text{ k}\Omega$$

Optimum output DC level for maximum symmetrical swing without clipping is: $V_{oDC\text{(opt)}} = \frac{(V^+ - 3 \times V_{BE}) - 2 \text{ mV}}{2}$

$$R_f(\text{MAX}) = \frac{V_{oDC\text{(opt)}} - V_{BE\text{(MIN)}}}{I_{V(\text{MIN})}} = \frac{5.1V - 0.6V}{100 \mu A} = 45 \text{ k}\Omega$$

This value should not be exceeded for predictable DC biasing.

4. Select $R_s$ to be large enough so as not to appreciably load the input termination resistance: $R_s \geq 750 \Omega$ Let $R_s = 750 \Omega$

5. Select $R_f$ for appropriate gain: $A_V = -\frac{R_f}{R_s}$; so $R_f = 10 \times R_s = 7.5 \text{ k}\Omega$

7.5 kΩ is less than the calculated $R_f(\text{MAX})$ so DC predictability is insured.

6. Since $R_f = 7.5k$, for the output to be biased to 5.1 V $\text{DC}$, the reference current $I_{IN(+)}$ must be: $I_{IN(+)} = \frac{5.1V - V_{BE\text{(MIN)}}}{R_f} = \frac{5.1V - 0.6V}{7.5 \text{ k}\Omega} = 600 \mu A$

Now $R_b$ can be found by:

$$R_b = \frac{V^+ - V_{BE\text{(MIN)}}}{I_{IN(+)}} = \frac{12 - 0.6}{600 \mu A} = 19 \text{ k}\Omega$$

7. Select $C_i$ to provide the proper gain for the 8 Hz minimum input frequency:

$$C_i \geq \frac{1}{2 \pi R_b \cdot \text{l}_{\text{low}}} = \frac{1}{2 \pi \times (750\Omega) \times (8 \text{ Hz})} = 26 \mu F$$

A larger value of $C_i$ will allow a flat frequency response down to 8 Hz and a 0.01 μF ceramic capacitor in parallel with $C_i$ will maintain high frequency gain accuracy.

8. Test for peaking of the frequency response and add a feedback “lead” capacitor to compensate if necessary.
Figure 34. Final Circuit Using Standard 5% Tolerance Resistor Values

\[ V_{o(DC)} = 5.1V \]
Differential phase error < 1° for 3.58 MHz \( f_{IN} \)
Differential gain error < 0.5% for 3.58 MHz \( f_{IN} \)
\( f_{-3\,\text{dB}} \) low = 2.5 Hz

Figure 35. Circuit Performance

A NON-INVERTING VIDEO AMPLIFIER

For this case several design considerations must be dealt with.

- The output voltage (AC and DC) is strictly a function of the size of the feedback resistor and the sum of AC and DC "mirror current" flowing into the (+) input.
- The amplifier always has 100% current feedback so external compensation is required. Add a small (1 pF–5 pF) feedback capacitance to leave the amplifier's open loop response and slew rate unaffected.
- To prevent saturating the mirror stage the total AC and DC current flowing into the amplifier's (+) input should be less than 2 mA.
- The output's maximum negative swing is one diode above ground due to the \( V_{BE} \) diode clamp at the (−) input.
DESIGN EXAMPLE

\( e_{\text{IN}} = 50 \text{ mV (MAX)}, f_{\text{IN}} = 10 \text{ MHz (MAX)}, \) desired circuit \( BW = 20 \text{ MHz}, A_V = 20 \text{ dB}, \) driving source impedance = 75Ω, \( V^+ = 12\text{V}. \)

1. Basic circuit configuration:
2. Select \( I_{\text{SET}} \) to provide adequate amplifier bandwidth so that the closed loop bandwidth will be determined by \( R_f \) and \( C_f \). To do this, the set current should program an amplifier open loop gain of at least 20 dB at the desired closed loop bandwidth of the circuit. For this example, an \( I_{\text{SET}} \) of 0.5 mA will provide 26 dB of open loop gain at 20 MHz which will be sufficient. Using single resistor programming for \( I_{\text{SET}} \):

\[
R_{\text{SET}} = \frac{V^+ - 2V_{\text{BE}} - 1 \text{ kΩ}}{I_{\text{SET}}} = 20.6 \text{ kΩ}
\]

3. Since the closed loop bandwidth will be determined by \( R_f \) and \( C_f \left(f_{\text{3 dB}} = \frac{1}{2\pi R_f C_f}\right) \) to obtain a 20 MHz bandwidth, both \( R_f \) and \( C_f \) should be kept small. It can be assumed that \( C_f \) can be in the range of 1 pF to 5 pF for carefully constructed circuit boards to insure stability and allow a flat frequency response. This will limit the value of \( R_f \) to be within the range of:

\[
\frac{1}{2\pi \text{5 pF} \text{20 MHz}} \leq \frac{1}{2\pi \text{1 pF} \text{20 MHz}} \leq \frac{1}{R_f} \leq \frac{1}{2\pi \text{1 pF} \text{20 MHz}}
\]

Also, for a closed loop gain of +10, \( R_f \) must be 10 times \( R_s + r_e \) where \( r_e \) is the mirror diode resistance.
4. So as not to appreciably load the 75Ω input termination resistance the value of \( (R_s + r_e) \) is set to 750Ω.
5. For \( A_v = 10; R_f \) is set to 7.5 kΩ.

\[
V_{\text{DC(opt)}} = \frac{V_{\text{O(MAX)}} - V_{\text{O(MIN)}}}{2} = \frac{(12 - 1.8)\text{V} - 0.6\text{V}}{2} + 0.6\text{V} = 5.4\text{V}_{\text{DC}}
\]

6. The optimum output DC level for symmetrical AC swing is:

\[
I_{\text{FB}} = \frac{V_{\text{DC(opt)}} - V_{\text{BE(-)}}}{R_f} = \frac{5.4\text{V} - 0.6\text{V}}{7.5\text{kΩ}}
\]

7. The DC feedback current must be:

\[
= 640\text{ μA} = I_{\text{IN}(+)}
\]

DC biasing predictability will be insured because 640 μA is greater than the minimum of \( I_{\text{SET}}/5 \) or 100 μA.
8. For gain accuracy the total AC and DC mirror current should be less than 2 mA. For this example the maximum AC mirror current will be:

\[
R_s + r_e = \frac{\pm 50 \text{ mV}}{750\text{kΩ}} \approx \pm 66 \text{ μA}
\]

therefore the total mirror current range will be 574 μA to 706 μA which will insure gain accuracy.

9. \( R_b \) can now be found:

\[
R_b = \frac{V^+ - V_{\text{BE(+)}}}{I_{\text{IN}(+)}} = \frac{12 - 0.6}{640 \text{ μA}} = 17.8 \text{kΩ}
\]

10. Since \( R_s + r_e \) will be 750Ω and \( r_e \) is fixed by the DC mirror current to be:

\[
f_e = \frac{K_T}{q I_{\text{IN}(+)}} = \frac{26 \text{ mV}}{640 \text{ μA}} = 40\Omega \text{ at 25°C}
\]

\( R_s \) must be 750Ω–40Ω or 710Ω which can be a 680Ω resistor in series with a 30Ω resistor which are standard 5% tolerance resistor values.
11. As a final design step, \( C_i \) must be selected to pass the lower passband frequency corner of 8 Hz for this example. \( C_i = \frac{1}{2\pi (R_b + r_o) f_{low}} = \frac{1}{2\pi (750\Omega)(8\text{ Hz})} = 26.5\ \mu\text{F} \). A larger value may be used and a 0.01 \( \mu\text{F} \) ceramic capacitor in parallel with \( C_i \) will maintain high frequency gain accuracy.

![Figure 36. Final Circuit Using Standard 5% Tolerance Resistor Values](image)

\[ V_{O(DC)} = 5.4\text{V} \]
\[ \text{Differential phase error} < 0.5^\circ \]
\[ \text{Differential gain error} < 2\% \]
\[ f_{-3\ dB \ low} = 2.5\text{ Hz} \]

![Figure 37. Circuit Performance](image)

**GENERAL PRECAUTIONS**

The LM359 is designed primarily for single supply operation but split supplies may be used if the negative supply voltage is well regulated as the amplifiers have no negative supply rejection.

The total device power dissipation must always be kept in mind when selecting an operating supply voltage, the programming current, \( I_{SET} \), and the load resistance, particularly when DC coupling the output to a succeeding stage. To prevent damaging the current mirror input diode, the mirror current should always be limited to 10 mA, or less, which is important if the input is susceptible to high voltage transients. The voltage at any of the inputs must not be forced more negative than −0.7V without limiting the current to 10 mA.

The supply voltage must never be reversed to the device; however, plugging the device into a socket backwards would then connect the positive supply voltage to the pin that has no internal connection (pin 5) which may prevent inadvertent device failure.
Typical Applications

DC Coupled Inputs

- Eliminates the need for an input coupling capacitor
- Input DC level must be stable and can exceed the supply voltage of the LM359 provided that maximum input currents are not exceeded.
• R1 and C2 provide additional filtering of the negative biasing supply

Figure 41. nV_{BE} Biasing with a Negative Supply

Figure 42. Typical Input Referred Noise Performance
• FET input voltage mode op amp
  • For $A_V = +1; BW = 40$ MHz, $S_r = 60$ V/$\mu$s; $C_C = 51$ pF
  • For $A_V = +11; BW = 24$ MHz, $S_r = 130$ V/$\mu$s; $C_C = 5$ pF
  • For $A_V = +100; BW = 4.5$ MHz, $S_r = 150$ V/$\mu$s; $C_C = 2$ pF
  • $V_{OS}$ is typically $<$25 mV; 100$\Omega$ potentiometer allows a $V_{OS}$ adjust range of $\approx$ ±200 mV
  • Inputs must be DC biased for single supply operation

**Figure 43. Adding a JFET Input Stage**

D1 ~ RCA N-Type Silicon P-I-N Photodiode
• Frequency response of greater than 10 MHz
• If slow rise and fall times can be tolerated the gate on the output can be removed. In this case the rise and the fall time of the LM359 is 40 ns.
• $T_{POL} = 45$ ns, $T_{PDH} = 50$ ns ~ $T^2_L$ output

**Figure 44. Photo Diode Amplifier**
1 MHz – 3 dB bandwidth with gain of 10 and 0 dbm into 600Ω
0.3% distortion at full bandwidth; reduced to 0.05% with bandwidth of 10 kHz
Will drive $C_L = 1500 \, \text{pF}$ with no additional compensation, $\pm 0.01 \, \mu F$ with $C_{comp} = 180 \, \text{pF}$
70 dB signal to noise ratio at 0 dbm into 600Ω, 10 kHz bandwidth

Figure 45. Balanced Line Driver
• CMRR is adjusted for max at expected CM input signal

\[ V_{\text{OL}}(\text{DC}) = \frac{R_4}{R_3} (V_+ - \phi) \text{ where } \phi = 0.6V \]

\[ A_V = \frac{R_4}{R_1} \text{ for } R_1 = R_2 \]

• Wide bandwidth
• 70 dB CMRR typ
• Wide CM input voltage range

**Figure 46. Difference Amplifier**

\[ f_0 = \frac{V_{\text{IN}} - \phi}{4C\Delta VR_1} \]

where: R2 = 2R1
\[ \phi = \text{amplifier input voltage} = 0.6V \]
\[ \Delta V = \text{DM7414 hysteresis, typ 1V} \]

• 5 MHz operation
• \( T^2 \) L output

**Figure 47. Voltage Controlled Oscillator**
• Up to 5 MHz operation
• T^2L compatible input

All diodes = 1N914

Figure 48. Phase Locked Loop
Output is TTL compatible
Frequency is adjusted by R1 & C (R1 ≪ R2)

Figure 49. Squarewave Generator

Output is TTL compatible
Duty cycle is adjusted by R1
Frequency is adjusted by C
f = 1 MHz
Duty cycle = 20%

Figure 50. Pulse Generator
Figure 51. Crystal Controlled Sinewave Oscillator

- The high speed of the LM359 allows the center frequency $f_0$ product of the filter to be: $f_0 \times Q_o \leq 5$ MHz
- The above filter(s) maintain performance over wide temperature range
- One half of LM359 acts as a true non-inverting integrator so only 2 amplifiers (instead of 3 or 4) are needed for the biquad filter structure

Figure 52. High Performance 2 Amplifier Biquad Filter(s)
Table 1. DC Biasing Equations for $V_{01(DC)} = V_{02(DC)} = V^*/2$

<table>
<thead>
<tr>
<th>Type</th>
<th>Equation</th>
</tr>
</thead>
<tbody>
<tr>
<td>I</td>
<td>$2 \frac{V_{INDC}}{V^*(R_Q)} + \frac{1}{R} + \frac{1}{R_O} = \frac{2}{R_Q} \cdot R_1 = 2R$</td>
</tr>
<tr>
<td>II</td>
<td>$\frac{1}{R} \cdot \frac{1}{R_O} = 2 \cdot R_1 = 2R$</td>
</tr>
<tr>
<td>III</td>
<td>$\frac{1}{R} \cdot \frac{1}{R_Q} = \frac{2}{R_Q} \cdot \frac{1}{R_1} = \frac{2}{R}$</td>
</tr>
</tbody>
</table>

Table 2. Analysis and Design Equations

<table>
<thead>
<tr>
<th>Type</th>
<th>$V_{O1}$</th>
<th>$V_{O2}$</th>
<th>$C_i$</th>
<th>$R_1$</th>
<th>$R_2$</th>
<th>$R_3$</th>
<th>$Q_o$</th>
<th>$f_2$ (notch)</th>
<th>$H_{o(LP)}</th>
<th>H_{o(BP)}</th>
<th>H_{o(HP)}</th>
<th>H_{o(BR)}</th>
</tr>
</thead>
<tbody>
<tr>
<td>I</td>
<td>BP</td>
<td>LP</td>
<td>0</td>
<td>$R_{O_2}$</td>
<td>$=\frac{1}{\sqrt{2\pi RC}}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
</tr>
<tr>
<td>II</td>
<td>HP</td>
<td>BP</td>
<td>$C_i$</td>
<td>$=\frac{1}{\sqrt{2\pi RC}}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td></td>
</tr>
<tr>
<td>III</td>
<td>Notch/BR</td>
<td>0</td>
<td>$C_i$</td>
<td>$=\frac{1}{\sqrt{2\pi RC}}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td>$R_{O_2}$</td>
<td></td>
</tr>
</tbody>
</table>

Figure 53. Triangle Waveform Generator

V2 output is TTL compatible
R2 adjusts for symmetry of the triangle waveform
Frequency is adjusted with R5 and C
## REVISION HISTORY

<table>
<thead>
<tr>
<th>Changes from Revision D (March 2013) to Revision E</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Changed layout of National Data Sheet to TI format</td>
<td>27</td>
</tr>
</tbody>
</table>
### Packaging Information

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM359M/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>55</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>0 to 70</td>
<td>LM359M</td>
<td></td>
</tr>
<tr>
<td>LM359MX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>0 to 70</td>
<td>LM359M</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp**: The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish**: Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

### TAPE DIMENSIONS

<table>
<thead>
<tr>
<th>A0</th>
<th>B0</th>
<th>K0</th>
<th>W</th>
<th>P1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension designed to accommodate the component width</td>
<td>Dimension designed to accommodate the component length</td>
<td>Dimension designed to accommodate the component thickness</td>
<td>Overall width of the carrier tape</td>
<td>Pitch between successive cavity centers</td>
</tr>
</tbody>
</table>

### REEL DIMENSIONS

- **Reel Diameter**: Denotes the diameter of the reel.
- **Reel Width (W1)**

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Q1**: Quadrant 1
- **Q2**: Quadrant 2
- **Q3**: Quadrant 3
- **Q4**: Quadrant 4

*All dimensions are nominal.

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM359MX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.5</td>
<td>9.35</td>
<td>2.3</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
<tr>
<td>Device</td>
<td>Package Type</td>
<td>Package Drawing</td>
<td>Pins</td>
<td>SPQ</td>
<td>Length (mm)</td>
<td>Width (mm)</td>
<td>Height (mm)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>--------------</td>
<td>--------------</td>
<td>-----------------</td>
<td>------</td>
<td>-----</td>
<td>-------------</td>
<td>------------</td>
<td>-------------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LM359MX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:

A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

⚠️ Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

⚠️ Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AB.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC–7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC–7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated