LM3687 Step-Down DC-DC Converter with Integrated Low Dropout Regulator and Startup Mode

Check for Samples: LM3687

FEATURES
DC-DC Converter:
• 750mA Maximum Load Capability
• 1.8MHz PWM Fixed Switching Frequency (Typ.)
• Automatic PFM/PWM Mode Switching
• 27µA typ. Quiescent Current
• Internal Synchronous Rectification for High Efficiency
• Internal Soft Start
Dual Rail Linear Regulator:
• Startup Mode
• Load Transients < 25mVpeak Typ.
• Line Transients < 1mVpeak Typ.
• Very Low Dropout Voltage: 82mV Typ. at 350mA Load Current
• 0.7V ≤ V_{IN_LIN} ≤ 4.5V
• 10µA Typical I_{Q} from V_{IN_LIN}
• 350mA Maximum Load Capability

Combined Common Features:
• 65µA typical Quiescent Current from V_{BATT} if Both Regulators are Enabled
• 750mA Maximum Combined Load Capability in Post Regulation Setup (DC-DC 400mA + Linear Regulator 350mA)
• 1100mA Maximum Total Load Capability in Independent Mode of Operation (DC-DC: 750mA, Linear Regulator: 350mA)
• Operates from a Single Li-Ion Cell or 3 Cell NiMH/NiCd Batteries
• Only Four Tiny Surface-Mount External Components Required (One Inductor, Three Ceramic Capacitors)
• Small 9-Bump DSBGA Package
• Over-Temperature, Current Overload and Under-Voltage Protection

APPLICATIONS
• Mobile Phones
• Hand-Held Radios
• Personal Digital Assistants
• Palm-top PCs
• Portable Instruments
• Battery Powered Devices

DESCRIPTION
The LM3687 is a step-down DC-DC converter with an integrated low dropout Linear Regulator optimized for powering ultra-low voltage circuits from a single Li-Ion cell or 3 cell NiMH/NiCd batteries. It provides a dual output with fixed output voltages and combined load current up to 750mA in post regulation mode or 1100mA in independent mode of operation, over an input voltage range from 2.7V to 5.5V. There are several different fixed output voltage combinations available (refer to Voltage Options).

The Linear Regulator being driven from the fixed output voltage of the buck converter (post regulation) translates to high efficiency.

The device offers superior features and performance for mobile phones and similar portable applications with complex power management systems. Automatic intelligent switching between PWM low-noise and PFM low-current mode offers improved efficiency over the full load current range. During full-power operation, a fixed-frequency 1.8MHz (typ.) PWM mode drives loads from ~80mA to 750mA max. Hysteretic PFM mode extends the battery life through reduction of the quiescent current during light loads and system standby.

The LM3687 also features internal protection against over-temperature, current overload and under-voltage conditions.
DESCRIPTION (CONTINUED)

Two enable pins allow the separate operation of either the DC-DC or the Linear Regulator alone or both. If the power input voltage for the Linear Regulator \(V_{\text{IN, LIN}}\) is not sufficiently high (e.g. the DC-DC converter is not enabled or starting up) a startup LDO supplies the Linear Regulator Output from \(V_{\text{BATT}}\) for 50mA rated load current (Startup Mode). If \(V_{\text{IN, LIN}}\) is at the required voltage level, the startup LDO is deactivated and the main regulator provides 350mA output current. In shutdown mode (Enable pins pulled low) the device turns off and reduces battery consumption to 0.1µA (typ.).

The LM3687 is available in a tiny, lead-free (NO PB) 9-bump DSBGA package. A high switching frequency of 1.8MHz (typ.) allows the use of tiny surface-mount components. Only four external components -one inductor and three ceramic capacitors- are required.

Typical Application Circuit

![Figure 1. Typical Application Circuit: Linear Regulator as Post Regulator](image1)

![Figure 2. Typical Application Circuit: Independent Mode of Operation](image2)

Connection Diagram
Figure 3. Connection Diagram 9-Bump Thin DSBGA Package
Top View
(See Package Number YZR0009BBA)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>PGND</td>
<td>Power Ground pin</td>
</tr>
<tr>
<td>A2</td>
<td>SGND</td>
<td>Signal Ground pin</td>
</tr>
<tr>
<td>A3</td>
<td>V_{OUT_LIN}</td>
<td>Voltage Output of the linear regulator</td>
</tr>
<tr>
<td>B1</td>
<td>SW</td>
<td>Switching Node Connection to the internal PFET switch and NFET synchronous rectifier</td>
</tr>
<tr>
<td>B2</td>
<td>EN_{DCDC}</td>
<td>Enable Input for the DC-DC converter. The DC-DC converter is in shutdown mode if voltage at this pin is &lt; 0.4V and enabled if &gt; 1.0V. Do not leave this pin floating. Please see Enable Combinations.</td>
</tr>
<tr>
<td>B3</td>
<td>V_{IN_LIN}</td>
<td>Power Supply Input for the linear regulator</td>
</tr>
<tr>
<td>C1</td>
<td>V_{BATT}</td>
<td>Power Supply for the DC-DC output stage and internal circuitry. Connect to the input filter capacitor (see Typical Application Circuit).</td>
</tr>
<tr>
<td>C2</td>
<td>FB_{DCDC}</td>
<td>Feedback Analog Input for the DC-DC converter. Connect directly to the output filter capacitor.</td>
</tr>
<tr>
<td>C3</td>
<td>EN_{LIN}</td>
<td>Enable Input for the linear regulator. The linear regulator is in shutdown mode if voltage at this pin is &lt; 0.4V and enabled if &gt; 1.0V. Do not leave this pin floating. Please see Enable Combinations.</td>
</tr>
</tbody>
</table>
Voltage Options

<table>
<thead>
<tr>
<th>DC-DC Converter Output:</th>
<th>Linear Regulator Output:</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{OUT_DCDC}$</td>
<td>$V_{OUT_LIN}$</td>
</tr>
<tr>
<td>1.80V</td>
<td>1.50V</td>
</tr>
<tr>
<td>1.80V</td>
<td>1.20V</td>
</tr>
<tr>
<td>1.80V $^{(1)}$</td>
<td>1.30V $^{(1)}$</td>
</tr>
</tbody>
</table>

(1) For availability of these or other output voltage combinations please contact your local Texas Instruments sales office.

Enable Combinations

<table>
<thead>
<tr>
<th>EN_DCDC</th>
<th>EN_LIN</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>No Outputs</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Linear Regulator enabled only $^{(1)}$</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>DC-DC converter enabled only</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>DC-DC converter and linear regulator active $^{(1)}$</td>
</tr>
</tbody>
</table>

(1) Startup Mode

Startup Mode:

$V_{IN\_LIN}$ must be higher than $V_{OUT\_LIN\,(NOM)} + 200$ mV in order to enable the main regulator ($I_{MAX} = 350$ mA).

If $V_{IN\_LIN} < V_{OUT\_LIN\,(NOM)} + 100$ mV (100 mV hysteresis), the startup LDO ($I_{MAX} = 50$ mA) is active, supplied from $V_{BATT}$.

For example in the typical post regulation application the LDO will remain in startup mode until the DC-DC converter has ramped up its output voltage.

$\Delta$ These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings $^{(1)(2)(3)}$

| $V_{IN\_LIN}$, $V_{BATT}$ pins: Voltage to GND, $V_{IN\_LIN}$ $V_{BATT}$ | -0.2V to 6.0V |
| $V_{IN\_LIN}$ Pin to $V_{BATT}$ Pin | 0.2V |
| Enable pins, Feedback pin, SW pin | (GND-0.2V) to $V_{BATT}\pm0.2V$ with 6.0V max |
| Continuous Power Dissipation $^{(4)}$ | Internally Limited |
| Junction Temperature ($T_{J\_MAX}$) | 150°C |
| Storage Temperature Range | -65°C to + 150°C |
| Package Peak Reflow Temperature (Pb-free, 10-20 sec.) $^{(5)}$ | 260°C |
| ESD Rating $^{(6)}$ | |
| Human Body Model: | 2.0kV |
| Machine Model: | 200V |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All voltages are with respect to the potential at the SGND pin.

(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(4) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at $T_{J} = 160$°C (typ.) and disengages at $T_{J} = 140$°C (typ.).

(5) For detailed soldering specifications and information, please refer to Application Note 1112: DSBGA Wafer Level Chip Scale Package SNVA009.

(6) The Human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin. (MIL-STD-883 3015.7)
Operating Ratings (1)(2)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Typical</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage Range $V_{BATT}$</td>
<td>$2.7\text{V to } 5.5\text{V} \in [V_{\text{OUT LIN(NOM)}} + 1.5\text{V} \text{ and } V_{\text{OUT DCDC(NOM)}} + 1.0\text{V}]$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range $V_{IN_LIN}$</td>
<td>$(V_{\text{OUT LIN(NOM)}} + 0.25\text{V}) \text{ to } 4.5\text{V}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Junction Temperature ($T_J$) Range</td>
<td>$-30 \degree C \text{ to } +125 \degree C$</td>
<td>$-30 \degree C \text{ to } +125 \degree C$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ambient Temperature ($T_A$) Range</td>
<td>$-30 \degree C \text{ to } +125 \degree C$</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All voltages are with respect to the potential at the SGND pin.

(3) The battery input voltage range recommended for ideal applications performance for the specified output voltages is given as follows: $V_{BATT} = 2.7\text{V to } 5.5\text{V}$ for $1.0\text{V} < V_{\text{OUT DCDC}} < 1.8\text{V}$; $V_{BATT} = (V_{\text{OUT DCDC}} + 1\text{V}) \text{ to } 5.5\text{V}$ for $1.8\text{V} \leq V_{\text{OUT DCDC}} \leq 1.875\text{V}$.

(4) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature ($T_{A\_MAX}$) is dependent on the maximum operating junction temperature ($T_{J\_MAX\_OP}$ = 125$\degree$C), the maximum power dissipation of the device in the application ($P_{D\_MAX}$), and the junction-to ambient thermal resistance of the part/package in the application ($\theta_{JA}$), as given by the following equation: $T_{A\_MAX} = T_{J\_MAX\_OP} - (\theta_{JA} \times P_{D\_MAX})$.

Thermal Properties

Junction-to-Ambient Thermal Resistance ($\theta_{JA}$), for 4 layer board $^{(1)}$

| DSBGA 9 | $70 \degree C/W$ |

(1) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high power dissipation exists, special attention must be paid to thermal dissipation issues in board design.

Electrical Characteristics: DC-DC Converter $^{(1)(2)(3)}$

Typical values and limits appearing in standard typeface are for $T_A = 25 \degree C$. Limits appearing in boldface type apply over the full operating temperature range: $-30 \degree C \leq T_J \leq +125 \degree C$. Unless otherwise noted, $V_{IN\_LIN} = V_{\text{OUT LIN(NOM)}} + 0.3\text{V}$, $V_{BATT} = 3.6\text{V}$, $I_{\text{OUT LIN}} = 1\text{mA}$, $V_{\text{EN DCDC}} = V_{\text{EN LIN}} = V_{BATT}$, $C_{VBATT} = 4.7\mu\text{F}$, $C_{\text{VOUT DCDC}} = 10\mu\text{F}$, $C_{\text{VOUT LIN}} = 2.2\mu\text{F}$, $C_{\text{VIN LIN}} = 1.0\mu\text{F}$, $L = 2.2\mu\text{H}$.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Typical</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{FB_DCDC}$</td>
<td>Feedback Voltage Accuracy</td>
<td>PWM Mode</td>
<td></td>
<td>-2.5</td>
<td>+2.5</td>
</tr>
<tr>
<td>$R_{DS_ON(P)}$</td>
<td>Pin-Pin Resistance for PFET</td>
<td></td>
<td>280</td>
<td>500</td>
<td>mΩ</td>
</tr>
<tr>
<td>$R_{DS_ON(N)}$</td>
<td>Pin-Pin Resistance for NFET</td>
<td></td>
<td>200</td>
<td>400</td>
<td>mΩ</td>
</tr>
<tr>
<td>$I_{\text{LIM DCDC}}$</td>
<td>Switch Peak Current Limit</td>
<td>Open loop $^{(4)}$</td>
<td>1172</td>
<td>994</td>
<td>1380</td>
</tr>
<tr>
<td>$F_{OSC}$</td>
<td>Internal Oscillator Frequency</td>
<td>PWM Mode</td>
<td>1.8</td>
<td>1.3</td>
<td>2.3</td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.

(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: $V_{BATT} = 3.6\text{V}$ and $T_A = 25 \degree C$.

(3) The parameters in the electrical characteristic table are tested at $V_{BATT} = 3.6\text{V}$ unless otherwise specified. For performance over the input voltage range refer to datasheet curves.

(4) Refer to datasheet curves for closed loop data and its variation with regards to supply voltage and temperature. Electrical Characteristic table reflects open loop data (FB=0V and current drawn from SW pin ramped up until cycle by cycle current limit is activated). Closed loop current limit is the peak inductor current measured in the application circuit by increasing output current until output voltage drops by 10%.
### Electrical Characteristics: Linear Regulator, Normal Mode\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Typ</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(\Delta V_{\text{OUT LIN}} / V_{\text{OUT LIN}(\text{NOM})})</td>
<td>Output Voltage Accuracy</td>
<td>In startup and normal mode</td>
<td></td>
<td>-1.5</td>
<td>±2.0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1.5</td>
<td>±2.0</td>
</tr>
<tr>
<td>(\Delta V_{\text{OUT LIN}} / \Delta V_{\text{IN LIN}})</td>
<td>Line Regulation Error</td>
<td></td>
<td></td>
<td>0.3</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2.0</td>
<td>mV/V</td>
</tr>
<tr>
<td>(\Delta V_{\text{OUT LIN}} / \Delta V_{\text{BATT}})</td>
<td>Load Regulation Error</td>
<td></td>
<td></td>
<td>0.5</td>
<td>3.1</td>
</tr>
<tr>
<td>(V_{\text{DO VIN LIN}})</td>
<td>Output Voltage Dropout</td>
<td>(I_{\text{OUT LIN}} = 1\text{mA to 350mA})</td>
<td>85</td>
<td>200</td>
<td>mV/mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>42</td>
<td>100</td>
</tr>
<tr>
<td>(I_{\text{Q VIN LIN}})</td>
<td>Quiescent Current into (V_{\text{IN LIN}})</td>
<td>(I_{\text{OUT LIN}} = 0\text{mA})</td>
<td>10</td>
<td>28</td>
<td>(\mu A)</td>
</tr>
<tr>
<td>(I_{\text{SC LIN}})</td>
<td>Output Current into (V_{\text{IN LIN}})</td>
<td>(V_{\text{OUT LIN}} = 0\text{V})</td>
<td>0.1</td>
<td>1</td>
<td>(\mu A)</td>
</tr>
<tr>
<td>(E_{\text{N}})</td>
<td>Output Noise linear regulator</td>
<td>(10\text{Hz} - 100\text{kHz})</td>
<td>100</td>
<td></td>
<td>(\mu V_{\text{RMS}})</td>
</tr>
<tr>
<td>(\Delta V_{\text{OUT LIN}})</td>
<td>Dynamic line transient response (V_{\text{IN LIN}})</td>
<td>(V_{\text{IN LIN}} = V_{\text{OUT LIN}(\text{NOM})} + 0.3\text{V to})</td>
<td>(\pm 1)</td>
<td></td>
<td>mVp</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{OUT LIN}(\text{NOM})} + 0.9\text{V})</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{IN LIN}} = V_{\text{OUT LIN}(\text{NOM})} + 1.5\text{V to})</td>
<td>(\pm 15)</td>
<td></td>
<td>mVp</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{OUT LIN}(\text{NOM})} + 2.1\text{V})</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(I_{\text{TR}, \text{TF}} = 10\mu\text{s})</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(\Delta V_{\text{OUT LIN}})</td>
<td>Dynamic load transient response (V_{\text{BATT}})</td>
<td>(V_{\text{BATT}} = V_{\text{OUT LIN}(\text{NOM})} + 1.5\text{V}) to</td>
<td>(\pm 30)</td>
<td></td>
<td>mVp</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{OUT LIN}(\text{NOM})} + 2.1\text{V})</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(I_{\text{TR}, \text{TF}} = 10\mu\text{s})</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.
(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: \(V_{\text{BATT}} = 3.6\text{V}\) and \(T_A = 25\text{°C}\).
(3) Dropout voltage is defined as the input to output voltage differential at which the output voltage falls to 100mV below the nominal output voltage.
(4) This specification does not apply if the battery voltage \(V_{\text{BATT}}\) needs to be decreased below the minimum operating limit of 2.7V.

### Electrical Characteristics: Startup LDO\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Typical</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(I_{\text{OUT}})</td>
<td>Rated output current</td>
<td>(V_{\text{OUT LIN}} = 0\text{V})</td>
<td>50</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>(I_{\text{SC LIN}})</td>
<td>Output Current (short circuit)</td>
<td>(V_{\text{OUT LIN}} = 0\text{V})</td>
<td>100</td>
<td>50</td>
<td>mA</td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.
(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: \(V_{\text{BATT}} = 3.6\text{V}\) and \(T_A = 25\text{°C}\).
### Electrical Characteristics: System Parameters Supply\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter Description</th>
<th>Conditions</th>
<th>Typical Conditions</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>IQ(_{V_BATT})</td>
<td>Quiescent current into (V_BATT)</td>
<td>(I_{OUT_DCDC} = 0) mA, DC-DC is not switching (FB(<em>{DCDC}) forced higher than (V</em>{OUT_DCDC}))</td>
<td></td>
<td>Min: 27, Max: 60</td>
<td>(\mu A)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(EN_LIN = ) high, (EN_DCDC = ) low</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(EN_LIN = ) high, (EN_DCDC = ) high</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Shutdown current into (V_BATT)</td>
<td>(V_{EN_DCDC} = V_{EN_LIN} = 0) V</td>
<td></td>
<td>Min: 0.1, Max: 5</td>
<td>(\mu A)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(-30^\circ C \leq T_J \leq +85^\circ C)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.
(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: \(V_{BATT} = 3.6\) V and \(T_A = 25^\circ C\).

### Electrical Characteristics: Under-Voltage Protection\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter Description</th>
<th>Conditions</th>
<th>Typical</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{BATT_UVP})</td>
<td>Under-Voltage Lockout</td>
<td></td>
<td>2.41</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{BATT_EN})</td>
<td>System Enable Voltage</td>
<td></td>
<td>2.65</td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.
(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: \(V_{BATT} = 3.6\) V and \(T_A = 25^\circ C\).

### Electrical Characteristics: Enable Pins (\(EN\_DCDC\), \(EN\_LIN\))\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter Description</th>
<th>Conditions</th>
<th>Typical</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(I_{EN})</td>
<td>Enable pin input current</td>
<td></td>
<td>0.01</td>
<td></td>
<td>(\mu A)</td>
</tr>
<tr>
<td>(V_{IH})</td>
<td>Logic High voltage level</td>
<td></td>
<td>1.0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{IL})</td>
<td>Logic Low voltage level</td>
<td></td>
<td>0.4</td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.
(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: \(V_{BATT} = 3.6\) V and \(T_A = 25^\circ C\).

### Electrical Characteristics: Thermal Protection\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter Description</th>
<th>Conditions</th>
<th>Typical</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(T_{SHDN})</td>
<td>Thermal-Shutdown Temperature</td>
<td>(3)</td>
<td>160</td>
<td></td>
<td>(^\circ C)</td>
</tr>
<tr>
<td>(\Delta T_{SHDN})</td>
<td>Thermal-Shutdown Hysteresis</td>
<td></td>
<td>20</td>
<td></td>
<td>(^\circ C)</td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.
(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: \(V_{BATT} = 3.6\) V and \(T_A = 25^\circ C\).
(3) The DC-DC converter will only enter thermal shutdown from PWM mode. At light loads (present for PFM mode), no significant contribution to the power dissipation is added by the DC-DC converter.
Electrical Characteristics: External Components, Recommended Specification

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Value</th>
<th>Limit</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>C_{VOUT_LIN}</td>
<td>Output Capacitance for linear regulator</td>
<td>V_{IN_LIN} is biased separately, not by V_{OUT_DCDC} (no C_{VIN_LIN} needed for post regulation application)</td>
<td>2.2</td>
<td>1.5</td>
<td>10</td>
</tr>
<tr>
<td>C_{VIN_LIN}</td>
<td>Input Capacitance for linear regulator</td>
<td></td>
<td>1.0</td>
<td>0.47</td>
<td>µF</td>
</tr>
<tr>
<td>C_{VBATT}</td>
<td>Input Capacitance for DC-DC converter</td>
<td></td>
<td>4.7</td>
<td></td>
<td>µF</td>
</tr>
<tr>
<td>C_{VOUT_DCDC}</td>
<td>DC-DC converter output filter capacitor</td>
<td></td>
<td>10</td>
<td></td>
<td>µF</td>
</tr>
<tr>
<td>C_{ESR}</td>
<td>ESR of all capacitors</td>
<td></td>
<td>0.003</td>
<td>0.300</td>
<td>Ω</td>
</tr>
<tr>
<td>L</td>
<td>Inductance</td>
<td></td>
<td></td>
<td>0.003</td>
<td>0.300</td>
</tr>
<tr>
<td>I_{SAT}</td>
<td></td>
<td></td>
<td>1.6</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>DCR</td>
<td></td>
<td></td>
<td>200</td>
<td></td>
<td>mΩ</td>
</tr>
</tbody>
</table>

(1) All voltages are with respect to the potential at the SGND pin.
(2) Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Unless otherwise specified, conditions for typ. specifications are: V_{BATT} = 3.6V and T_A = 25°C.
(3) The capacitor tolerance should be 30% or better over temperature. The full operating conditions for the application should be considered when selecting a suitable capacitor to ensure that the minimum value of capacitance is always met. Recommended capacitor type is X7R. However, dependent on application, X5R, Y5V, and Z5U can also be used. The shown minimum limit represents real minimum capacitance, including all tolerances and must be maintained over temperature and dc bias voltage (See CAPACITOR CHARACTERISTICS).

BLOCK DIAGRAM

Figure 4. Simplified Block Diagram
**Typical Performance Characteristics**

Unless otherwise specified, typical application (post regulation), $V_{BATT} = 3.6V$, $T_A = 25°C$, enable pins tied to $V_{BATT}$, $V_{OUT_{DCDC}} = 1.8V$, $V_{OUT_{LIN}} = 1.2V$

**Figure 5.** $I_{Q_{V BATT}}$ vs. $V_{BATT}$, LDO disabled

**Figure 6.** $I_{Q_{V BATT}}$ vs. $V_{BATT}$, both enabled

**Figure 7.** $V_{OUT_{DCDC}}$ vs. $I_{OUT_{DCDC}}$

**Figure 8.** $V_{OUT_{LIN}}$ vs. $I_{OUT_{LIN}}$

**Figure 9.** $V_{OUT_{DCDC}}$ vs. Temperature

**Figure 10.** $V_{OUT_{LIN}}$ vs. Temperature

---

Copyright © 2007–2013, Texas Instruments Incorporated

Product Folder Links: LM3687

Submit Documentation Feedback
Typical Performance Characteristics (continued)

Unless otherwise specified, typical application (post regulation), \( V_{\text{BATT}} = 3.6 \text{V}, T_A = 25^\circ \text{C}, \) enable pins tied to \( V_{\text{BATT}}, V_{\text{OUT\_DCDC}} = 1.8 \text{V}, V_{\text{OUT\_LIN}} = 1.2 \text{V} \)

**Efficiency DC-DC vs. Output Current**

**LDO disabled**

Startup into no load

Figure 12.

Startup into load

Figure 13.

\( V_{\text{BATT}} \) Line Transient Response (PWM Mode)

Figure 14.

Load Transient Response DC-DC (PWM Mode: 100mA to 750mA)

Figure 16.
Typical Performance Characteristics (continued)

Unless otherwise specified, typical application (post regulation), $V_{BATT} = 3.6\text{V}$, $T_A = 25^\circ\text{C}$, enable pins tied to $V_{BATT}$, $V_{OUT\_DCDC} = 1.8\text{V}$, $V_{OUT\_LIN} = 1.2\text{V}$.

**Load Transient Response DC-DC**

(PFM Mode: 1mA to 50mA)

- $V_{OUT\_LIN}$
- $V_{OUT\_DCDC}$
- $I_{OUT\_DCDC}$
- 5 mV/DIV
- 20 mV/DIV

AC Coupled

40 $\mu\text{s}$/DIV

**Load Transient Response Linear Regulator**

(0mA to 350mA)

- $V_{OUT\_LIN}$
- $I_{OUT\_LIN}$
- $V_{OUT\_DCDC}$
- 10 mV/DIV
- 20 mV/DIV

AC Coupled

400 $\mu\text{s}$/DIV

**Mode Change by Load Transients**

(PFM to PWM)

- $V_{SW}$
- $V_{OUT\_DCDC}$
- $I_{OUT\_DCDC}$
- 2 V/DIV
- 50 mV/DIV

AC Coupled

4 $\mu\text{s}$/DIV

**Mode Change by Load Transients**

(PWM to PFM)

- $V_{SW}$
- $V_{OUT\_DCDC}$
- $I_{OUT\_DCDC}$
- 2 V/DIV
- 50 mV/DIV

AC Coupled

4 $\mu\text{s}$/DIV

**Output Ripple PFM Mode**

- $V_{OUT\_LIN}$
- $I_{OUT\_LIN}$
- $V_{OUT\_DCDC}$
- Both Outputs:
- 10 mV/DIV
- 200 mA/DIV
- AC Coupled
- BW = 1 GHz

$V_{SW}$

1.0 $\mu\text{s}$/DIV

**Output Ripple PWM Mode**

- $V_{BATT}$
- $V_{BATT}$
- $V_{OUT\_DCDC}$
- $V_{OUT\_LIN}$
- Both Outputs:
- 100 mV/DIV
- 10 mV/DIV
- AC Coupled
- BW = 1 GHz

$V_{SW}$

100 $\mu\text{s}$/DIV

**Figure 17.**

**Figure 18.**

**Figure 19.**

**Figure 20.**

**Figure 21.**

**Figure 22.**
OPERATION DESCRIPTION

DEVICE INFORMATION

The LM3687 incorporates a high efficiency synchronous switching step-down DC-DC converter and a very low dropout linear regulator.

The DC-DC converter delivers a constant voltage from a single Li-Ion battery and input voltage rails from 2.7V to 5.5V to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, it has the ability to deliver up to 750mA load current depending on the input voltage, output voltage, ambient temperature and the inductor chosen.

The linear regulator delivers a constant voltage biased from V_{IN,LIN} power input - typically the output voltage of the DC-DC converter is used (post regulation) - with a maximum load current of 350mA.

Two enable pins allow the independent control of the two outputs. Shutdown mode turns off the device, offering the lowest current consumption (I_{SHUTDOWN} = 0.1 µA typ).

Besides the shutdown feature, for the DC-DC converter there are two more modes of operation depending on the current required:

- PWM Operation, and
- PFM Operation.

The device operates in PWM mode at load current of approximately 80 mA or higher. Lighter load currents cause the device to automatically switch into PFM for reduced current consumption (I_{Q,VBATT} = 27 µA typ) and a longer battery life.

Additional features include soft-start, startup mode of the linear regulator, under-voltage protection, current overload protection, and over-temperature protection.

As shown in Typical Application Circuit, only four external surface-mount components are required for implementation - one inductor and three ceramic capacitors.

An internal reference generates 1.8V biasing an internal resistive divider to create a reference voltage range from 0.45V to 1.8V (in 50mV steps) for the linear regulator (depending on the output voltage setting defined in the fab) and the 0.5V reference used for the DC-DC converter.

The Under-voltage lockout feature enables the device to startup once V_{BATT} has reached 2.65V typically and turns the device off if V_{BATT} drops below 2.41V typically.

NOTE

In the case that the DC-DC converter is switched off while the Linear Regulator is still enabled, an overshoot of up to 150mV might appear at V_{OUT,LIN}, if all of the following conditions are present:

- high V_{BATT}
- down ramp on V_{IN,LIN} of greater than 100mV/16us taking the Linear Regulator into dropout
- light load on Linear Regulator

DC-DC CONVERTER OPERATION

During the first part of each switching cycle, the control block in the LM3687 turns on the internal PFET switch. This allows current to flow from the input V_{BATT} through the switch pin SW and the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of \((V_{BATT} - V_{OUT,DCDC}) / L\), by storing energy in the magnetic field.

During the second part of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of \((- V_{OUT,DCDC} / L\).

The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.
The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

**PWM Operation**

During PWM (Pulse Width Modulation) operation the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve good load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependency, feed forward inversely proportional to the input voltage is introduced.

While in PWM mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is turned on and the inductor current ramps up until the duty-cycle-comparator trips and the control logic turns off the switch. The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.

![Figure 23. Typical PWM Operation](image)

**Internal Synchronous Rectification**

While in PWM mode, the DC-DC converter uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

**Current Limiting**

A current limit feature allows the LM3687 to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 1172 mA (typ). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold. This allows the inductor current more time to decay, thereby preventing runaway.

**PFM Operation**

At very light load, the DC-DC converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency. The part automatically transitions into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

- The NFET current reaches zero.
- The peak PMOS switch current drops below the $I_{\text{MODE}}$ level, (typically $I_{\text{MODE}} < 36 \text{mA} + \frac{V_{\text{BATT}}}{35 \Omega}$ ).
During PFM operation, the DC-DC converter positions the output voltage slightly higher than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparators sense the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between ~0.6% and ~1.7% above the nominal PWM output voltage. If the output voltage is below the ‘high’ PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage reaches the ‘high’ PFM threshold or the peak current exceeds the $I_{PFM}$ level set for PFM mode. The typical peak current in PFM mode is: $I_{PFM} = 134mA + \frac{V_{BATT}}{23\Omega}$.

Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the ‘high’ PFM comparator threshold (see Figure 25), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the ‘high’ PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this ‘sleep’ mode is 27µA (typ), which allows the part to achieve high efficiency under extremely light load conditions.

If the load current should increase during PFM mode (see Figure 25) causing the output voltage to fall below the ‘low2’ PFM threshold, the part will automatically transition into fixed-frequency PWM mode.

When $V_{BATT} = 2.7V$ the part transitions from PWM to PFM mode at ~30mA output current and from PFM to PWM mode at ~80mA, when $V_{BATT} = 3.6V$, PWM to PFM transition happens at ~60mA and PFM to PWM transition happens at ~90mA, when $V_{BATT} = 5.5V$, PWM to PFM transition happens at ~100mA and PFM to PWM transition happens at ~125mA.

Figure 24. Typical PFM Operation
High PFM Threshold
\[ \approx 1.017 \times \text{Vout} \]
Low1 PFM Threshold
\[ \approx 1.006 \times \text{Vout} \]

**PFM Mode at Light Load**
- PFET on until PFM limit reached
- NFET on drains conductor current until \( I_{\text{inductor}} = 0 \)
- High PFM Voltage Threshold reached, go into sleep mode
- Low PFM Threshold, turn on PFET
- Current load increases, draws Vout towards Low2 PFM Threshold
- Low2 PFM Threshold, switch back to PWM mode
- PWM Mode at Moderate to Heavy Loads

**Soft Start**
The DC-DC converter has a soft-start circuit that limits in-rush current during start-up. During start-up the switch current limit is increased in steps. Soft start is activated only if EN_DCDC goes from logic low to logic high after \( V_{\text{BATT}} \) reaches 2.7V. Soft start is implemented by increasing switch current limit in steps of 85mA, 170mA, 340mA and 1120mA (typical switch current limit). The start-up time thereby depends on the output capacitor and load current demanded at start-up. Typical start-up times with a 10\( \mu \)F output capacitor and 750mA load is 455\( \mu \)s and with 1mA load is 180\( \mu \)s.

**LINEAR REGULATOR OPERATION**
In the typical post regulation application the power input voltage \( V_{\text{IN\_LIN}} \) for the linear regulator is generated by the DC-DC converter. Using a buck converter to reduce the battery voltage to a lower input voltage for the linear regulator translates to higher efficiency and lower power dissipation.

It's also possible to operate the linear regulator independent of the DC-DC converter output voltage either from \( V_{\text{BATT}} \) or a different source. In this case it's important that \( V_{\text{IN\_LIN}} \) does not exceed \( V_{\text{BATT}} \) at any time. \( V_{\text{BATT}} \) is needed for the linear regulator as well, it supplies internal circuitry.

An input capacitor of 1\( \mu \)F at \( V_{\text{IN\_LIN}} \) needs to be added if no other filter or bypass capacitor is present in the \( V_{\text{IN\_LIN}} \) path.

**Startup Mode**
If the linear regulator is enabled (logic high at EN\_LIN), the power input voltage \( V_{\text{IN\_LIN}} \) is continuously compared to the nominal output voltage of the linear regulator \( V_{\text{OUT\_LIN}} \).

If \( V_{\text{IN\_LIN}} > V_{\text{OUT\_LIN\(\text{NOM}\)}} + 200\text{mV} \) the main regulator is active, offering a rated output current of 350mA and supplied by \( V_{\text{IN\_LIN}} \).

If \( V_{\text{IN\_LIN}} < V_{\text{OUT\_LIN\(\text{NOM}\)}} + 100\text{mV} \) the startup LDO is active, providing a reduced rated output current of 50mA typical, supplied by \( V_{\text{BATT}} \). Between these two levels a hysteresis of 100mV is established. This feature is intended to enable the supply of loads at the output of the linear regulator while the output of the DC-DC converter is still ramping up.
In the typical post regulation application with both enable pins connected to \( V_{BATT} \) and \( V_{IN\_LIN} \) supplied by \( V_{OUT\_DCDC} \), as an example, the linear regulator turns on in startup mode (\( I_{MAX} = 50\,mA \) supplied out of \( V_{BATT} \)). At the same time the DC-DC converter turns on, but \( V_{OUT\_DCDC} \) startup time is longer. The internal signal 'Mode Switch' monitors the voltage level of \( V_{IN\_LIN} \). Once \( V_{IN\_LIN} > V_{OUT\_LIN}(NOM) + 200\,mV \), the linear regulator changes to normal mode (\( I_{MAX} = 350\,mA \)) supplied out of \( V_{IN\_LIN} \). If \( V_{IN\_LIN} \) drops below \( V_{OUT\_LIN}(NOM) + 100\,mV \) the linear regulator switches back to startup mode.

**Figure 26. Startup Sequence, \( V_{EN\_DCDC} = V_{EN\_LIN} = V_{BATT} \)**

**Current Limiting**

The LM3687 incorporates also a current limit feature for the linear regulator to protect itself and external components during overload conditions at \( V_{OUT\_LIN} \). In the event of a peak over-current condition at \( V_{OUT\_LIN} \) the output current through the NFET pass device will be limited.

**Application Hints**

**INDUCTOR SELECTION**

There are two main considerations when choosing an inductor: the inductor should not saturate, and the inductor current ripple should be small enough to achieve the desired output voltage ripple. Different saturation current rating specifications are followed by different manufacturers so attention must be given to details. Saturation current ratings are typically specified at 25°C. However, ratings at the maximum ambient temperature of application should be requested from the manufacturer. The minimum value of inductance to guarantee good performance is 1.76\( \mu \)H at \( I_{LIM\,(typ)} \) dc current over the ambient temperature range. Shielded inductors radiate less noise and should be preferred. There are two methods to choose the inductor saturation current rating.

**Method 1**

The saturation current should be greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as:
\[ I_{\text{SAT}} > I_{\text{OUT, DCDC MAX}} + I_{\text{RIPPLE}} \]  

where  
\[ I_{\text{SAT}} > I_{\text{OUTMAX}} + I_{\text{RIPPLE}} \]

where  
\[ I_{\text{RIPPLE}} = \left( \frac{V_{\text{BATT}} - V_{\text{OUT}}}{2 \times L} \right) \times \left( \frac{V_{\text{OUT}}}{V_{\text{BATT}}} \right) \times \left( \frac{1}{f} \right) \]

where  
- \( I_{\text{RIPPLE}} \): average to peak inductor current  
- \( I_{\text{OUT, DCDC MAX}} \): maximum load current (750mA)  
- \( V_{\text{BATT}} \): maximum input voltage in application  
- \( L \): minimum inductor value including worst case tolerances (30% drop can be considered for method 1)  
- \( f \): minimum switching frequency (1.3MHz)  

**Method 2**

A more conservative and recommended approach is to choose an inductor that has a saturation current rating greater than the maximum current limit of 1380mA.

A 2.2 \( \mu \)H inductor with a saturation current rating of at least 1380mA is recommended for most applications. The inductor’s resistance should be less than 0.3\( \Omega \) for good efficiency. Table 1 lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor could be considered. For noise critical applications, a toroidal or shielded bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise shielded inductor, in the event that noise from low-cost bobbin models is unacceptable.

**Table 1. Suggested Inductors and their Suppliers**

<table>
<thead>
<tr>
<th>Model</th>
<th>Vendor</th>
<th>Dimensions LxWxH (mm)</th>
<th>DCR (max)</th>
</tr>
</thead>
<tbody>
<tr>
<td>NR3015T2R2M</td>
<td>Taiyo Yuden</td>
<td>3.0 x 3.0 x 1.5</td>
<td>72m( \Omega )</td>
</tr>
<tr>
<td>LPS3015-222ML</td>
<td>Coilcraft</td>
<td>3.0 x 3.0 x 1.5</td>
<td>110m( \Omega )</td>
</tr>
<tr>
<td>DO3314-222MX</td>
<td>Coilcraft</td>
<td>3.3 x 3.3 x 1.4</td>
<td>200m( \Omega )</td>
</tr>
</tbody>
</table>

**EXTERNAL CAPACITORS**

As is common with most regulators, the LM3687 requires external capacitors to ensure stable operation. The LM3687 is specifically designed for portable applications requiring minimum board space and the smallest size components. These capacitors must be correctly selected for good performance.

**INPUT CAPACITOR SELECTION**

\( V_{\text{BATT}} \)

A ceramic input capacitor of 4.7 \( \mu \)F, 6.3V is sufficient for most applications. Place the input capacitor as close as possible to the \( V_{\text{BATT}} \) pin of the device. A larger value may be used for improved input voltage filtering. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. The minimum input capacitance to guarantee good performance is 2.2\( \mu \)F at 3V dc bias; 1.5\( \mu \)F at 5V dc bias including tolerances and over ambient temperature range. The input filter capacitor supplies current to the PFET switch of the LM3687 DC-DC converter in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor’s low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select a capacitor with sufficient ripple current rating. The input current ripple can be calculated as:
\[ I_{\text{RMS}} = I_{\text{OUTMAX}} \times \sqrt{\frac{V_{\text{OUT}}}{V_{\text{BATT}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{BATT}}} + \frac{r^2}{12}\right)} \]

\[ r = \frac{(V_{\text{BATT}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{L \times f \times I_{\text{OUTMAX}} \times V_{\text{BATT}}} \]

The worst case is when \( V_{\text{BATT}} = 2 \times V_{\text{OUT}} \)

\( V_{\text{IN,LIN}} \)

If the linear regulator is used as post regulation no additional capacitor is needed at \( V_{\text{IN,LIN}} \) as the output filter capacitor of the DC-DC converter is close by and therefore sufficient.

In case of independent use, a 1.0µF ceramic capacitor is recommended at \( V_{\text{IN,LIN}} \) if no other filter capacitor is present in the \( V_{\text{IN,LIN}} \) supply path. This capacitor must be located a distance of not more than 1 cm from the \( V_{\text{IN,LIN}} \) input pin and returned to a clean analogue ground. Any good quality ceramic, tantalum, or film capacitor may be used at this input.

**Important**

Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at this input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application.

The ESR (Equivalent Series Resistance) of this input capacitor should be in the range of 3mΩ to 300mΩ. The tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will remain \( \geq 470nF \) over the entire operating temperature range.

**OUTPUT CAPACITOR**

\( V_{\text{OUT,DCDC}} \)

A ceramic output capacitor of 10 µF, 6.3V is sufficient for most applications. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC bias characteristics vary from manufacturer to manufacturer and dc bias curves should be requested from them as part of the capacitor selection process.

The minimum output capacitance to guarantee good performance is 5.75µF at 1.8V DC bias including tolerances and over ambient temperature range. The output filter capacitor smoothes out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and by the \( R_{\text{ESR}} \) and can be calculated as:

Voltage peak-to-peak ripple due to capacitance can be expressed as follow:

\[ V_{\text{PP-C}} = \frac{I_{\text{RIPPLE}}}{4 \times f \times C} \]

Voltage peak-to-peak ripple due to ESR can be expressed as follow:

\[ V_{\text{PP-ESR}} = (2 \times I_{\text{RIPPLE}}) \times R_{\text{ESR}} \]

Because these two components are out of phase, the rms (root mean squared) value can be used to get an approximate value of peak-to-peak ripple. The peak-to-peak ripple voltage, rms value can be expressed as follow:

\[ V_{\text{PP-RMS}} = \sqrt{V_{\text{PP-C}}^2 + V_{\text{PP-ESR}}^2} \]
Note that the output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor ($R_{ESR}$). The $R_{ESR}$ is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part.

$V_{OUT\_LIN}$

The linear regulator is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types X7R, Z5U, or Y5V) in the 2.2µF range (up to 10µF) and with an ESR between 3mΩ to 300mΩ is suitable as $C_{OUT\_LIN}$ in the LM3687 application circuit.

This capacitor must be located a distance of not more than 1cm from the $V_{OUT\_LIN}$ pin and returned to a clean analogue ground. It is also possible to use tantalum or film capacitors at the device output, $V_{OUT\_LIN}$, but these are not as attractive for reasons of size and cost (see CAPACITOR CHARACTERISTICS).

CAPACITOR CHARACTERISTICS

The LM3687 is designed to work with ceramic capacitors on the outputs to take advantage of the benefits they offer. For capacitance values in the range of 1µF to 4.7µF, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1µF ceramic capacitor is in the range of 3mΩ to 40mΩ, which easily meets the ESR requirement for stability for the LM3687.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly, depending on the operating conditions and capacitor type.

In particular, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. The capacitance can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values will also show some decrease over time due to aging. The capacitor parameters are also dependant on the particular case size, with smaller sizes giving poorer performance figures in general. As an example, the graph below shows a comparison of different capacitor case sizes in a Capacitance vs. DC Bias plot. As shown in the graph, increasing the DC Bias condition can result in the capacitance value falling below the minimum recommended value. It is therefore recommended that the capacitor manufacturers’ specifications for the nominal value capacitor are consulted for all conditions, as some capacitor sizes (e.g. 0402) may not be suitable in the actual application.

![Graph Showing a Typical Variation In Capacitance vs. DC Bias](image_url)

The ceramic capacitor’s capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of -55°C to +125°C, will only vary the capacitance to within ±15%. The capacitor type X5R has a similar tolerance over a reduced temperature range of -55°C to +85°C. Many large value ceramic capacitors, larger than 1µF are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature varies from 25°C to 85°C. Therefore X7R is recommended over Z5U and Y5V in applications where the ambient temperature will change significantly above or below 25°C.
Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1µF to 4.7µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed. For the output capacitor of the DC-DC converter, please note that the output voltage ripple is dependent on the ESR of the output capacitor.

Table 2. Suggested Capacitors and their Suppliers

<table>
<thead>
<tr>
<th>Capacitance / µF</th>
<th>Model</th>
<th>Voltage Rating</th>
<th>Vendor</th>
<th>Type</th>
<th>Case Size / Inch (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10.0</td>
<td>C1608X5R0J106K</td>
<td>6.3V</td>
<td>TDK</td>
<td>Ceramic, X5R</td>
<td>0603 (1608)</td>
</tr>
<tr>
<td>4.7</td>
<td>C1608X5R1A475K</td>
<td>10V</td>
<td>TDK</td>
<td>Ceramic, X5R</td>
<td>0603 (1608)</td>
</tr>
<tr>
<td>2.2</td>
<td>C1608X5R1A225K</td>
<td>10V</td>
<td>TDK</td>
<td>Ceramic, X5R</td>
<td>0603 (1608)</td>
</tr>
<tr>
<td>1.0</td>
<td>C1005X5R1A105K</td>
<td>10V</td>
<td>TDK</td>
<td>Ceramic, X5R</td>
<td>0402 (1005)</td>
</tr>
</tbody>
</table>

POWER DISSIPATION AND DEVICE OPERATION

The permissible power dissipation for any package is a measure of the capability of the device to pass heat from the power source, the junctions of the IC, to the ultimate heat sink, the ambient environment. Thus the power dissipation is dependent on the ambient temperature and the thermal resistance across the various interfaces between the die and ambient air.

As stated in Operating Ratings, the allowable power dissipation for the device in a given package can be calculated using the equation:

\[
P_{\text{D,SYS}} = \frac{(T_{\text{J(MAX)}} - T_{\text{A}})}{\theta_{\text{JA}}} \tag{6}
\]

For the LM3687 there are two different main sources contributing to the systems power dissipation \(P_{\text{D,SYS}}\): the DC-DC converter \(P_{\text{D,DCDC}}\) and the linear regulator \(P_{\text{D,LIN}}\). Neglecting switching losses and quiescent currents these two main contributors can be estimated by the following equations:

\[
P_{\text{D,LIN}} = (V_{\text{IN,LIN}} - V_{\text{OUT,LIN}}) \times I_{\text{OUT,LIN}} \tag{7}
\]

\[
P_{\text{D,DCDC}} = I_{\text{OUT,DCDC}}^2 \times [(R_{\text{DS(on,P)}} \times D) + (R_{\text{DS(on,N)}} \times (1-D))] \tag{8}
\]

where

- duty cycle \(D = V_{\text{OUT,DCDC}} / V_{\text{BATT}}\).

As an example, assuming the typical post regulation application, the conversion from \(V_{\text{BATT}} = 3.6\)V to \(V_{\text{OUT,DCDC}} = 1.8\)V and further to \(V_{\text{OUT,LIN}} = 1.5\)V, at maximum load currents, results in following power dissipations:

\[
P_{\text{D,DCDC}} = (0.75A)^2 \times (0.38\Omega \times 1.8V / 3.6V + 0.25\Omega \times (1 - 1.8V / 3.6V)) = 177mW
\]

\[
P_{\text{D,LIN}} = (1.8V - 1.5V) \times 0.35A = 105mW
\]

\[
P_{\text{D,sys}} = 282mW
\]

With a \(\theta_{\text{JA}} = 70°C/W\) for the DSBGA 9 package this \(P_{\text{D,sys}}\) will cause a rise of the junction temperature \(T_{\text{J}}\) of:

\[
\Delta T_{\text{J}} = P_{\text{D,sys}} \times \theta_{\text{JA}} = 20K
\]

For the same conditions but the linear regulator biased from \(V_{\text{BATT}}\), this results in a \(P_{\text{D,LIN}}\) of 735mW, \(P_{\text{D,DCDC}} = 50mW\) (because \(I_{\text{OUT,DCDC}} = 400mA\)) and therefore an increase of \(T_{\text{J}}\) of 55K.

As lower total power dissipation translates to higher efficiency this example highlights the advantage of the post regulation setup.

NO-LOAD STABILITY

Both outputs of the LM3687 will remain stable and in regulation with no external load. This is an important consideration in some circuits, for example CMOS RAM keep-alive applications.
ENABLE OPERATION

The outputs of LM3687 may be switched ON or OFF by a logic input at the Enable pins, V_EN_DCDC and V_EN_LIN. A logic high (related to V_BATT) at these pins will turn the outputs on (for information on startup sequence please refer to Operation Description).

When both enable pins are low, the outputs are off (pins SW and V_OUT_LIN are high impedance) and the device typically consumes 0.1µA.

If the application does not require the Enable switching feature, the enable pins should be tied to V_BATT to keep the outputs permanently on.

To ensure proper operation, the signal source used to drive the enable inputs must be able to swing above and below the specified turn-on/off voltage thresholds listed in Electrical Characteristics: Enable Pins (EN_DCDC, EN_LIN), V_IL and VIH.

FAST TURN ON

For V_OUT_LIN fast turn-on is guaranteed by an optimized architecture allowing a fast ramp of the output voltage to reach the target voltage while the inrush current is controlled low at 120mA typical (for a C_OUT of 2.2µF; assuming V_IN_LIN is settled before enable happens).

SHORT-CIRCUIT PROTECTION

Both outputs of the LM3687 are short circuit protected and in the event of a peak over-current condition, the output current through the MOS transistors will be limited.

If the over-current condition exists for a longer time, the average power dissipation will increase depending on the input to output voltage differences until the thermal shutdown circuitry will turn off the MOS transistors.

Please refer to POWER DISSIPATION AND DEVICE OPERATION for calculations.

THERMAL-OVERLOAD PROTECTION

Thermal-Overload Protection limits the total power dissipation in the LM3687. When the junction temperature exceeds T_J = 160°C typ., the shutdown logic is triggered and the output MOS transistors are turned off, allowing the device to cool down. After the junction temperature dropped by 20°C (temperature hysteresis), the output MOS transistors are activated again. This results in a pulsed output voltage during continuous thermal-overload conditions.

As the DC-DC converter in PFM mode (low load current) does not contribute significantly to an increase of T_J, it is not turned off in case a thermal shutdown is initiated. If the DC-DC converter operates in PWM mode, the PMOS is turned off in case of a thermal shutdown.

The Thermal-Overload Protection is designed to protect the LM3687 in the event of a fault condition. For normal, continuous operation, do not exceed the absolute maximum junction temperature rating of T_J = +150°C (see Absolute Maximum Ratings).

REVERSE CURRENT PATH

There are two body diodes at the switch pin of the DC-DC converter. It is not allowed to pull the switch pin above V_BATT or below PGND by more than 200mV.

On the main linear regulator there is a bulk switching feature in place preventing the parasitic diode structures from conducting current. This feature is only active as long as any of the regulators is enabled.

For the startup LDO, V_OUT_LIN must not exceed V_BATT.

EVALUATION BOARDS

For availability of evaluation boards please refer to the Product Folder of LM3687 at www.ti.com. For information regarding evaluation boards, please refer to Application Note: AN-1647 SNVA249.
DSBGA PACKAGE ASSEMBLY AND USE

Use of the DSBGA package requires specialized board layout, precision mounting and careful re-flow techniques, as detailed in Application Note 1112 SNVA009. Refer to the section "Surface Mount Assembly Considerations". For best results in assembly, alignment ordinals on the PCB should be used to facilitate placement of the device. The pad style used with DSBGA package must be the NSMD (non-solder mask defined) type. This means that the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the soldermask and pad overlap, from holding the device off the surface of the board and interfering with mounting. See Application Note 1112 SNVA009 for specific instructions on how to do this. The 9-Bump package used for LM3687 has 300 micron solder balls and requires 275 micron pads for mounting on the circuit board. The trace to each pad should enter the pad with a 90° entry angle to prevent debris from being caught in deep corners. Initially, the trace to each pad should not exceed 183 micron, for a section approximately 183 micron long or longer, as a thermal relief. Then each trace should neck up or down to its optimal width. The important criteria is symmetry. This ensures the solder bumps on the LM3687 re-flow evenly and that the device solders level to the board. In particular, special attention must be paid to the pads for bumps A1, A2, C1 and B3, because PGND, SGND, V_BATT and V_IN_LIN are typically connected to large copper planes, inadequate thermal relief can result in late or inadequate re-flow of these bumps. The DSBGA package is optimized for the smallest possible size in applications with red or infrared opaque cases. Because the DSBGA package lacks the plastic encapsulation characteristic of larger devices, it is vulnerable to light. Backside metallization and/or epoxy coating, along with frontside shading by the printed circuit board, reduce this sensitivity. However, the package has exposed die edges. In particular, DSBGA devices are sensitive to light, in the red and infrared range, shining on the package’s exposed die edges.

BOARD LAYOUT CONSIDERATIONS

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability. Good layout for the LM3687 can be implemented by following a few simple design rules below. Refer to Figure 28 for top layer board layout.

1. Place the LM3687, inductor and filter capacitor close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Special care must be given to place the input filter capacitor very close to the V_BATT and PGND pin. Place the output capacitor of the linear regulator close to the output pin.

2. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor through the LM3687 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground through the LM3687 by the inductor to the output filter capacitor and then back through ground forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.

3. Connect the ground pins of the LM3687 and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then, connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the LM3687 by giving it a low impedance ground connection. Route SGND to the ground-plane by a separate trace.

4. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.

5. Route noise sensitive traces, such as the voltage feedback path (FB_DCDC), away from noisy traces between the power components. The voltage feedback trace must remain close to the LM3687 circuit and should be direct but should be routed opposite to noisy components. This reduces EMI radiated onto the DC-DC converter’s own voltage feedback trace. A good approach is to route the feedback trace on another layer and to have a ground plane between the top layer and layer on which the feedback trace is routed.

6. Place noise sensitive circuitry, such as radio IF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noise sensitive circuitry in the system can be reduced through distance.
In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board, arrange the CMOS digital circuitry around it (since this also generates noise), and then place sensitive preamplifiers and IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal pan and power to it is postregulated to reduce conducted noise, a good field of application for the on-chip low-dropout linear regulator.

Figure 28. Top Layer Board Layout
## REVISION HISTORY

### Changes from Revision A (April 2013) to Revision B

<table>
<thead>
<tr>
<th>Change Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed layout of National Data Sheet to TI format</td>
<td>23</td>
</tr>
</tbody>
</table>
# PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (6)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM3687TL-1812/NOPB</td>
<td>ACTIVE</td>
<td>DSBGA</td>
<td>YZR</td>
<td>9</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SNAGCU</td>
<td>Level-1-260C-UNLIM</td>
<td>-30 to 125</td>
<td>S9</td>
<td></td>
</tr>
<tr>
<td>LM3687TL-1815/NOPB</td>
<td>ACTIVE</td>
<td>DSBGA</td>
<td>YZR</td>
<td>9</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SNAGCU</td>
<td>Level-1-260C-UNLIM</td>
<td>-30 to 125</td>
<td>S9</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check [http://www.ti.com/productcontent](http://www.ti.com/productcontent) for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

### TAPE DIMENSIONS

<table>
<thead>
<tr>
<th>A0</th>
<th>Dimension designed to accommodate the component width</th>
</tr>
</thead>
<tbody>
<tr>
<td>B0</td>
<td>Dimension designed to accommodate the component length</td>
</tr>
<tr>
<td>K0</td>
<td>Dimension designed to accommodate the component thickness</td>
</tr>
<tr>
<td>W</td>
<td>Overall width of the carrier tape</td>
</tr>
<tr>
<td>P1</td>
<td>Pitch between successive cavity centers</td>
</tr>
</tbody>
</table>

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- Q1
- Q2
- Q3
- Q4

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM3687TL-1812/NOPB</td>
<td>DSBGA</td>
<td>YZR</td>
<td>9</td>
<td>250</td>
<td>178.0</td>
<td>8.4</td>
<td>1.7</td>
<td>1.7</td>
<td>0.76</td>
<td>4.0</td>
<td>8.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LM3687TL-1815/NOPB</td>
<td>DSBGA</td>
<td>YZR</td>
<td>9</td>
<td>250</td>
<td>178.0</td>
<td>8.4</td>
<td>1.7</td>
<td>1.7</td>
<td>0.76</td>
<td>4.0</td>
<td>8.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
**TAPE AND REEL BOX DIMENSIONS**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM3687TL-1812/NOPB</td>
<td>DSBGA</td>
<td>YZR</td>
<td>9</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM3687TL-1815/NOPB</td>
<td>DSBGA</td>
<td>YZR</td>
<td>9</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:  
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.

D: Max = 1.574 mm, Min = 1.514 mm
E: Max = 1.574 mm, Min = 1.514 mm
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and/or implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers’ applications and compliance of their applications (and of all TI products used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE INCLUDING BUT NOT LIMITED TO ANY PATENT RIGHTS OR ANY OTHER INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated