LM4916 Boomer® Audio Power Amplifier Series 1.5V, Mono 85mW BTL Output, 14mW Stereo Headphone Audio Amplifier

Check for Samples: LM4916

FEATURES

- Single-Cell 0.9V to 2.5V Battery Operation
- BTL Mode for Mono Speaker
- Single-Ended Headphone Operation with Coupling Capacitors
- Unity-Gain Stable
- "Click and Pop" Suppression Circuitry
- Active-Low Micropower Shutdown
- Low Current, Active-Low Mute Mode
- Thermal Shutdown Protection Circuitry

APPLICATIONS

- Portable One-Cell Audio Products
- Portable One-Cell Electronic Devices

KEY SPECIFICATIONS

- Mono-BTL Output Power
  - \( R_L=8\,\Omega \), \( V_{DD}=1.5V \), \( \text{THD+N}=1\% \), 85mW (typ)
- Stereo Headphone Output Power
  - \( R_L=16\,\Omega \), \( V_{DD}=1.5V \), \( \text{THD+N}=1\% \), 14mW (typ)
- Micropower Shutdown Current, 0.02µA (typ)
- Supply Voltage Operating Range, 0.9V<\( V_{DD}<2.5V \)
- PSRR 1kHz, \( V_{DD}=1.5V \), 66dB (typ)

Typical Application

**DESCRIPTION**

The unity gain stable LM4916 is both a mono differential output (for bridge-tied loads or BTL) audio power amplifier and a Single Ended (SE) stereo headphone amplifier. Operating on a single 1.5V supply, the mono BTL mode delivers 85mW into an 8Ω load at 1% THD+N. In Single Ended stereo headphone mode, the amplifier delivers 14mW per channel into a 16Ω load at 1% THD+N.

With the LM4916 packaged in the MM and WSON packages, the customer benefits include low profile and small size. These packages minimize PCB area and maximizes output power.

The LM4916 features circuitry that reduces output transients ("clicks" and "pops") during device turn-on and turn-off, an externally controlled, low-power consumption, active-low shutdown mode, and thermal shutdown. Boomer audio power amplifiers are designed specifically to use few external components and provide high quality output power in a surface mount package.
Connection Diagrams

Figure 2. VSSOP Package
See Package Number DGS0010A

Figure 3. WSON Package
See Package Number NGY0010A

Typical Connections

Figure 4. Typical Single Ended Output Configuration Circuit
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**ABSOLUTE MAXIMUM RATINGS**(1)(2)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>3.6V</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>−65°C to +150°C</td>
</tr>
<tr>
<td>Input Voltage</td>
<td>−0.3V to V&lt;sub&gt;DD&lt;/sub&gt; +0.3V</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>Internally limited</td>
</tr>
<tr>
<td>ESD Susceptibility</td>
<td>2000V</td>
</tr>
<tr>
<td>ESD Susceptibility</td>
<td>200V</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>150°C</td>
</tr>
<tr>
<td>Soldering Information</td>
<td>Small Outline Package Vapor Phase (60sec)</td>
</tr>
<tr>
<td></td>
<td>215°C</td>
</tr>
<tr>
<td></td>
<td>Infrared (15 sec)</td>
</tr>
<tr>
<td></td>
<td>220°C</td>
</tr>
<tr>
<td>Thermal Resistance</td>
<td>θ&lt;sub&gt;JA&lt;/sub&gt; (typ) DGS0010A</td>
</tr>
<tr>
<td></td>
<td>175°C/W</td>
</tr>
<tr>
<td></td>
<td>θ&lt;sub&gt;JA&lt;/sub&gt; (typ) NGY0010A</td>
</tr>
<tr>
<td></td>
<td>73°C/W</td>
</tr>
</tbody>
</table>

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) The maximum power dissipation is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub> and must be derated at elevated temperatures. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> − T<sub>A</sub>)/θ<sub>JA</sub>. For the LM4916, T<sub>JMAX</sub> = 150°C. For the θ<sub>JA</sub>s, please see the APPLICATION INFORMATION section or the ABSOLUTE MAXIMUM RATINGS section.

(4) Human body model, 100pF discharged through a 1.5kΩ resistor.


**OPERATING RATINGS**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature Range</td>
<td>T&lt;sub&gt;MIN&lt;/sub&gt; ≤ T&lt;sub&gt;A&lt;/sub&gt; ≤ T&lt;sub&gt;MAX&lt;/sub&gt;</td>
</tr>
<tr>
<td>Supply Voltage</td>
<td>0.9V ≤ V&lt;sub&gt;DD&lt;/sub&gt; ≤ 2.5V</td>
</tr>
</tbody>
</table>

(1) When operating on a power supply voltage of 0.9V, the LM4916 will not function below 0°C. At a power supply voltage of 1V or greater, the LM4916 will operate down to -40°C.
The following specifications apply for the circuit shown in Figure 38 operating with $V_{DD} = 1.5V$, unless otherwise specified. Limits apply for $T_A = 25°C$.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions</th>
<th>LM4916</th>
<th>Units (Limits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$</td>
<td>Supply Voltage$^{(5),(6)}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{IN} = 0V$, $I_O = 0A$, $R_L = \infty$</td>
<td>0.9 V (min)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{DD}$</td>
<td>2.5 V (max)</td>
<td></td>
</tr>
<tr>
<td>$I_{DD}$</td>
<td>Quiescent Power Supply Current</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{SHUTDOWN} = GND$</td>
<td>1.0 mA (max)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OS}$</td>
<td>0.02 μA (max)</td>
<td></td>
</tr>
<tr>
<td>$V_{OS}$</td>
<td>Output Offset Voltage</td>
<td>BTL</td>
<td>5 mV (max)</td>
</tr>
<tr>
<td></td>
<td>$V_{RIPPLE} = 200mV_{p-p}$</td>
<td>10 μV$_{RMS}$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$I_{MUTE}$</td>
<td>15 μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$PSRR$</td>
<td>62 dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{IH}$</td>
<td>0.7 V (min)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{IL}$</td>
<td>0.3 V (max)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$PSRR$</td>
<td>66 dB</td>
<td></td>
</tr>
</tbody>
</table>

1. Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.
2. All voltages are measured with respect to the ground (GND) pins unless otherwise specified.
3. Typicals are measured at 25°C and represent the parametric norm.
4. Datasheet min/max specification limits are specified by design, test, or statistical analysis.
5. When operating on a power supply voltage of 0.9V, the LM4916 will not function below 0°C. At a power supply voltage of 1V or greater, the LM4916 will operate down to -40°C.
6. Ripple on power supply line should not exceed 400mV$_{pp}$.
7. The quiescent power supply current depends on the offset voltage when a practical load is connected to the amplifier.
8. Output power is measured at the device terminals.
TYPICAL PERFORMANCE CHARACTERISTICS

THD+N vs Frequency

$V_{DD} = 1.5V, P_O = 5mW, R_L = 16\Omega$

BW < 80kHz, Single Ended Output

Figure 6.

THD+N vs Frequency

$V_{DD} = 1.5V, R_L = 8\Omega, P_O = 25mW$

BTL Output, $A_V = -1$

Figure 7.

THD+N vs Frequency

$V_{DD} = 1.2V, P_O = 5mW$

$R_L = 16\Omega$, Single Ended Output, $A_V = -1$

Figure 8.

THD+N vs Frequency

$V_{DD} = 1.2V, R_L = 8\Omega, P_O = 25mW$

BTL Output, $A_V = -1$

Figure 9.

THD+N vs Output Power

$V_{DD} = 1.5V, R_L = 16\Omega, f = 1kHz$

Single Ended Output, $A_V = -1$

Figure 10.

THD+N vs Output Power

$V_{DD} = 1.5V, R_L = 8\Omega, f = 1kHz$

BTL Output, $A_V = -1$

Figure 11.
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

**THD+N vs Output Power**

- **VDD = 1.2V, RL = 16Ω, f = 1kHz**
- **Single Ended Output, AV = -1**

**Output Power vs Supply Voltage**

- **f = 1kHz, RL = 16Ω**
- **Single Ended Output, AV = -1**

**Output Power vs Load Resistance**

- **VDD = 1.5V, f = 1kHz**
- **Single Ended Output, AV = -1**

- **BTL Output, AV = -1**

---

LM4916
SNAS179E – MAY 2003 – REVISED MAY 2013
www.ti.com

Figure 12.

Figure 13.

Figure 14.

Figure 15.

Figure 16.

Figure 17.
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Output Power vs Load Resistance
\( V_{DD} = 1.2 \text{V}, f = 1 \text{kHz} \)
Single Ended Output, \( A_V = -1 \)

Power Dissipation vs Output Power
\( f = 1 \text{kHz}, \text{THD+N} < 1\% \), \( A_V = -1 \)
Single Ended Output, Both Channels

Channel Separation
\( R_L = 16 \Omega, P_O = 5 \text{mW} \)
Single Ended Output, \( A_V = -1 \)

Power Supply Rejection Ratio
\( V_{DD} = 1.5 \text{V}, V_{RIPPLE} = 200 \text{mVPP} \)
\( R_L = 16 \Omega \), Single Ended Output
Input Terminated into 10Ω

Figure 18.

Figure 19.

Figure 20.

Figure 21.

Figure 22.

Figure 23.
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Power Supply Rejection Ratio

$V_{DD} = 1.5\text{V}, \ V_{RIPPLE} = 200\text{mVPp}$

$R_L = 8\Omega, \ BTL$

Input Terminated into 10Ω

![Figure 24.](image)

Figure 24.

Power Supply Rejection Ratio

$V_{DD} = 1.2\text{V}, \ V_{RIPPLE} = 200\text{mVPp}$

$R_L = 8\Omega, \ BTL$

Input Terminated into 10Ω

![Figure 25.](image)

Figure 25.

Frequency Response vs Input Capacitor Size

$V_{DD} = 1.5\text{V}, \ R_L = 8\Omega$

AV = -1, BW < 80kHz, Single Ended Output

![Figure 26.](image)

Figure 26.

Open Loop Frequency Response

$V_{DD} = 1.5\text{V}, \ No \ load$

![Figure 27.](image)

Figure 27.

Frequency Response vs Input Capacitor Size

$V_{DD} = 1.5\text{V}, \ R_L = 16\Omega$

AV = -1, BW < 80kHz, Single Ended Output

![Figure 28.](image)

Figure 28.

Submit Documentation Feedback

Copyright © 2003–2013, Texas Instruments Incorporated

Product Folder Links: LM4916
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Figure 30. Supply Voltage vs Supply Current

Figure 31. Clipping Voltage vs Supply Voltage

Figure 32. Noise Floor VDD = 1.5V, Single Ended Output 16Ω, 80kHz Bandwidth

Figure 33. Noise Floor VDD = 1.5V, BTL Output 8Ω, 80kHz Bandwidth

Figure 34. Shutdown Hysteresis Voltage VDD = 1.5V

Figure 35. Power Derating Curve VDD = 1.5V
APPLICATION INFORMATION

SINGLE ENDED (SE) CONFIGURATION EXPLANATION

As shown in Figure 4, the LM4916 has two operational amplifiers internally, which have externally configurable gain. The closed loop gain of the two configurable amplifiers is set by selecting the ratio of Rf to Ri. Consequently, the gain for each channel of the IC is

$$A_{VD} = -(R_f / R_i)$$  \hspace{1cm} (1)

When the LM4916 operates in Single Ended mode, coupling capacitors are used on each output (VoA and VoB) and the SE/BTL pin (Pin 8) is connected to ground. These output coupling capacitors blocks the half supply voltage to which the output amplifiers are typically biased and couples the audio signal to the headphones or other single-ended (SE) loads. The signal return to circuit ground is through the headphone jack's sleeve.

BRIDGED (BTL) CONFIGURATION EXPLANATION

As shown in Figure 5, the LM4916 has two internal operational amplifiers. The first amplifier's gain is externally configurable, while the second amplifier should be externally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by selecting the ratio of Rf to R1 while the second amplifier's gain should be fixed by the two external 20kΩ resistors. Figure 5 shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase by 180°. Consequently, the differential gain for the IC is

$$A_{VD} = 2 \times (R_f / R_i).$$ \hspace{1cm} (2)

By driving the load differentially through outputs Vo1 and Vo2, an amplifier configuration commonly referred to as "bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of the load is connected to ground. A bridge amplifier design has a few distinct advantages over the single-ended configuration. It provides a differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the AUDIO POWER AMPLIFIER DESIGN section.

A bridge configuration, such as the one used in LM4916, also creates a second advantage over single-ended amplifiers. Since the differential outputs, Vo1 and Vo2, are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, single-ended amplifier configuration.

MODE SELECT DETAIL

The LM4916 can be configured in either Single Ended or BTL mode (see Figure 4 and Figure 5). The default state of the LM4916 at power up is single ended. During initial power up or return from shutdown, the LM4916 must detect the correct mode of operation by sensing the status of the SE/BTL pin. When the bias voltage of the part ramps up to 60mV (as seen on the Bypass pin), an internal comparator detects the status of SE/BTL: and at 10mV, latches that value in place. Ramp up of the bias voltage will proceed at a different rate from this point on depending upon operating mode. BTL mode will ramp up about 11 times faster than Single Ended mode. Shutdown is not a valid command during this time period (T_Wu) and should not enabled to ensure a proper power on reset (POR) signal. In addition, the slew rate of VDD must be greater than 2.5V/ms to ensure reliable POR. Recommended power up timing is shown in Figure 39 along with proper usage of Shutdown and Mute. The mode-select circuit is suspended during Cb discharge time. The circuit shown in Figure 38 presents an applications solution to the problem of using different supply voltages with different turn-on times in a system with the LM4916. This circuit shows the LM4916 with a 25-50kΩ. Pull-up resistor connected from the shutdown pin to VDD. The shutdown pin of the LM4916 is also being driven by an open drain output of an external microcontroller.
on a separate supply. This circuit ensures that shutdown is disabled when powering up the LM4916 by either allowing shutdown to be high before the LM4916 powers on (the microcontroller powers up first) or allows shutdown to ramp up with $V_{DD}$ (the LM4916 powers up first). This will ensure the LM4916 powers up properly and enters the correct mode of operation. Please note that the SE/BTL pin (Pin 8) should be tied to GND for Single Ended mode, and to $V_{DD}$ for BTL mode.

**Figure 38. Recommended Circuit for Different Supply Turn-On Timing**

**Figure 39. Turn-On, Shutdown, and Mute Timing for Cap-Coupled Mode**
POWER DISSIPATION

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. Since the LM4916 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. The maximum power dissipation for a given BTL application can be derived from the power dissipation graphs or from Equation 3.

\[ P_{\text{DMAX}} = \frac{4 \times (V_{\text{DD}})^2}{(2\pi^2 R_L)} \] (3)

When operating in Single Ended mode, Equation 4 states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified output load.

\[ P_{\text{DMAX}} = \frac{(V_{\text{DD}})^2}{(2\pi^2 R_L)} \] (4)

Since the LM4916 has two operational amplifiers in one package, the maximum internal power dissipation point is twice that of the number that results from Equation 4. From Equation 4, assuming a 1.5V power supply and a 16Ω load, the maximum power dissipation point is 7mW per amplifier. Thus the maximum package dissipation point is 14mW.

The maximum power dissipation point obtained from either Equation 3 or Equation 4 must not be greater than the power dissipation that results from Equation 5:

\[ P_{\text{DMAX}} = \frac{(T_{\text{JMAX}} - T_A)}{\theta_{JA}} \] (5)

For package DGS0010A, \( \theta_{JA} = 175^\circ \text{C/W} \). \( T_{\text{JMAX}} = 150^\circ \text{C} \) for the LM4916. Depending on the ambient temperature, \( T_A \), of the system surroundings, Equation 5 can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation 3 or Equation 4 is greater than that of Equation 5, then either the supply voltage must be decreased, the load impedance increased or \( T_A \) reduced. For the typical application of a 1.5V power supply, with a 16Ω load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 146°C provided that device operation is around the maximum power dissipation point. Thus, for typical applications, power dissipation is not an issue.

Power dissipation is a function of output power and thus, if typical operation is not around the maximum power dissipation point, the ambient temperature may be increased accordingly. Refer to the Typical Performance Characteristics curves for power dissipation information for lower output powers.

EXPOSED-DAP PACKAGE PCB MOUNTING CONSIDERATIONS

The LM4916's exposed-DAP (die attach paddle) package (LD) provides a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane, and surrounding air.

The LD package should have its DAP soldered to a copper pad on the PCB. The DAP's PCB copper pad may be connected to a large plane of continuous unbroken copper. This plane forms a thermal mass, heat sink, and radiation area. Further detailed and specific information concerning PCB layout, fabrication, and mounting an LD (WSON) package is available from Texas Instruments' Package Engineering Group under application note AN-1187.

POWER SUPPLY BYPASSING

As with any amplifier, proper supply bypassing is important for low noise performance and high power supply rejection. The capacitor location on the power supply pins should be as close to the device as possible. Typical applications employ a battery (or 1.5V regulator) with 10µF tantalum or electrolytic capacitor and a ceramic bypass capacitor that aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the LM4916. A bypass capacitor value in the range of 0.1µF to 1µF is recommended.
MICRO POWER SHUTDOWN

The voltage applied to the SHUTDOWN pin controls the LM4916's shutdown function. Activate micro-power shutdown by applying a logic-low voltage to the SHUTDOWN pin. When active, the LM4916's micro-power shutdown feature turns off the amplifier's bias circuitry, reducing the supply current. The trigger point varies depending on supply voltage and is shown in the Shutdown Hysteresis Voltage graphs in the Typical Performance Characteristics section. The low 0.02μA (typ) shutdown current is achieved by applying a voltage that is as near as ground as possible to the SHUTDOWN pin. A voltage that is higher than ground may increase the shutdown current. There are a few ways to control the micro-power shutdown. These include using a single-pole, single-throw switch, a microprocessor, or a microcontroller. When using a switch, connect an external 100kΩ pull-up resistor between the SHUTDOWN pin and VDD. Connect the switch between the SHUTDOWN pin and ground. Select normal amplifier operation by opening the switch. Closing the switch connects the SHUTDOWN pin to ground, activating micro-power shutdown. The switch and resistor ensure that the SHUTDOWN pin will not float. This prevents unwanted state changes. In a system with a microprocessor or microcontroller, use a digital output to apply the control voltage to the SHUTDOWN pin. Driving the SHUTDOWN pin with active circuitry eliminates the pull-up resistor.

MUTE

When in single ended mode, the LM4916 also features a mute function that enables extremely fast turn-on/turn-off with a minimum of output pop and click with a low current consumption (≤20µA, typical). The mute function leaves the outputs at their bias level, thus resulting in higher power consumption than shutdown mode, but also provides much faster turn on/off times. Providing a logic low signal on the MUTE pin enables mute mode. Threshold voltages and activation techniques match those given for the shutdown function as well. Mute may not appear to function when the LM4916 is used to drive high impedance loads. This is because the LM4916 relies on a typical headphone load (16-32Ω) to reduce input signal feed-through through the input and feedback resistors. Mute attenuation can thus be calculated by the following formula:

\[ \text{Mute Attenuation (dB)} = 20 \log\left(\frac{R_L}{R_i + R_f}\right) \]

Parallel load resistance may be necessary to achieve satisfactory mute levels when the application load is known to be high impedance. The mute function, described above, is not necessary when the LM4916 is operating in BTL mode since the shutdown function operates quickly in BTL mode with less power consumption than mute. In these modes, the Mute signal is equivalent to the Shutdown signal. Mute may be enabled during shutdown transitions, but should not be toggled for a brief period immediately after exiting or entering shutdown. These brief time periods are labeled X1 (time after returning from shutdown) and X2 (time after entering shutdown) and are shown in the timing diagram given in Figure 39. X1 occurs immediately following a return from shutdown (TWU) and lasts 40ms±25%. X2 occurs after the part is placed in shutdown and the decay of the bias voltage has occurred (2.2*250kΩ*CB) and lasts for 100ms±25%. The timing of these transition periods relative to X1 and X2 is also shown in Figure 39. While in single ended mode, mute should not be toggled during these time periods, but may be toggled during the shutdown transitions or any other time the part is in normal operation. Failure to operate mute correctly may result in much higher click and pop values or failure of the device to mute at all.

PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4916 is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality. The LM4916 is unity-gain stable that gives the designer maximum system flexibility. The LM4916 should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1Vrms are available from sources such as audio codecs. Very large values should not be used for the gain-setting resistors. Values for Rf and Ri should be less than 1MΩ. Please refer to the section, AUDIO POWER AMPLIFIER DESIGN, for a more complete explanation of proper gain selection. Besides gain, one of the major considerations is the closed-loop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in Figure 4 and Figure 5. The input coupling capacitor, Ci, forms a first order high pass filter that limits low frequency response. This value should be chosen based on needed frequency response and turn-on time.
SELECTION OF INPUT CAPACITOR SIZE

Amplifying the lowest audio frequencies requires a high value input coupling capacitor, \( C_i \). A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the headphones used in portable systems have little ability to reproduce signals below 60Hz. Applications using headphones with this limited frequency response reap little improvement by using a high value input capacitor. In addition to system cost and size, turn on time is affected by the size of the input coupling capacitor \( C_i \). A larger input coupling capacitor requires more charge to reach its quiescent DC voltage. This charge comes from the output via the feedback. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on time can be minimized. A small value of \( C_i \) (in the range of 0.1\( \mu \)F to 0.47\( \mu \)F), is recommended.

Bypass Capacitor Value Selection

Besides minimizing the input capacitor size, careful consideration should be paid to value of \( C_B \), the capacitor connected to the BYPASS pin. Since \( C_B \) determines how fast the LM4916 settles to quiescent operation, its value is critical when minimizing turn-on pops. The slower the LM4916's outputs ramp to their quiescent DC voltage (nominally \( V_{DD}/2 \)), the smaller the turn-on pop. Choosing \( C_B \) equal to 4.7\( \mu \)F along with a small value of \( C_i \) (in the range of 0.1\( \mu \)F to 0.47\( \mu \)F), produces a click-less and pop-less shutdown function. As discussed above, choosing \( C_i \) no larger than necessary for the desired bandwidth helps minimize clicks and pops. This ensures that output transients are eliminated when power is first applied or the LM4916 resumes operation after shutdown.

Minimizing External Components

Operating the LM4916 at higher gain settings can minimize the use of external components. For instance, a BTL configuration with a gain setting greater than 8V/V (\( A_V > 8 \)) makes the output capacitor \( C_O \) unnecessary. For the Single Ended configuration, a gain setting greater than 4V/V (\( A_V > 4 \)) eliminates the need for output capacitor \( C_{O2} \) and output resistor \( R_O \), on each output channel.

If the LM4916 is operating with a lower gain setting (\( A_V < 4 \)), external components can be further minimized only in Single Ended mode. For each channel, output capacitor (\( C_{O2} \)) and output resistor (\( R_O \)) can be eliminated. These components need to be compensated for by adding a 7.5k\( \Omega \) resistor (\( R_C \)) between the input pin and ground pin on each channel (between Pin 1 and GND, and between Pin 5 and GND).

OPTIMIZING CLICK AND POP REDUCTION PERFORMANCE

The LM4916 contains circuitry that eliminates turn-on and shutdown transients ("clicks and pops"). For this discussion, turn-on refers to either applying the power supply voltage or when the micro-power shutdown mode is deactivated.

As the \( V_{DD}/2 \) voltage present at the BYPASS pin ramps to its final value, the LM4916's internal amplifiers are configured as unity gain buffers. An internal current source charges the capacitor connected between the BYPASS pin and GND in a controlled, linear manner. Ideally, the input and outputs track the voltage applied to the BYPASS pin. The gain of the internal amplifiers remains unity until the voltage on the bypass pin reaches \( V_{DD}/2 \). As soon as the voltage on the bypass pin is stable, the device becomes fully operational and the amplifier outputs are reconnected to their respective output pins. Although the BYPASS pin current cannot be modified, changing the size of \( C_B \) alters the device's turn-on time. There is a linear relationship between the size of \( C_B \) and the turn-on time. Here are some typical turn-on times for various values of \( C_B \):

<table>
<thead>
<tr>
<th>( C_B (\mu F) )</th>
<th>( T_{ON} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>117ms</td>
</tr>
<tr>
<td>0.22</td>
<td>179ms</td>
</tr>
<tr>
<td>0.47</td>
<td>310ms</td>
</tr>
<tr>
<td>1.0</td>
<td>552ms</td>
</tr>
<tr>
<td>2.2</td>
<td>1.14s</td>
</tr>
<tr>
<td>4.7</td>
<td>2.4s</td>
</tr>
</tbody>
</table>

Table 1. Single-Ended
Table 2. BTL

<table>
<thead>
<tr>
<th>C (µF)</th>
<th>T_{ON} (ms)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>72</td>
</tr>
<tr>
<td>0.22</td>
<td>79</td>
</tr>
<tr>
<td>0.47</td>
<td>89</td>
</tr>
<tr>
<td>1.0</td>
<td>112</td>
</tr>
<tr>
<td>2.2</td>
<td>163</td>
</tr>
<tr>
<td>4.7</td>
<td>283</td>
</tr>
</tbody>
</table>

In order to eliminate "clicks and pops", all capacitors must be discharged before turn-on. Rapidly switching V_{DD} may not allow the capacitors to fully discharge, which may cause "clicks and pops".

**AUDIO POWER AMPLIFIER DESIGN**

**A 25mW/32Ω Audio Amplifier**

Given:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Output</td>
<td>10mWrms</td>
</tr>
<tr>
<td>Load Impedance</td>
<td>16Ω</td>
</tr>
<tr>
<td>Input Level</td>
<td>0.4Vrms</td>
</tr>
<tr>
<td>Input Impedance</td>
<td>20kΩ</td>
</tr>
</tbody>
</table>

A designer must first choose a mode of operation (SE or BTL) and determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs. Supply Voltage graphs in the Typical Performance Characteristics section, the supply rail can be easily found. 1.5V is a standard voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the LM4916 to reproduce peak in excess of 10mW without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in the Power Dissipation section. Once the power dissipation equations have been addressed, the required gain can be determined from Equation 6.

\[
A_V \geq \sqrt[\frac{\text{V}_{\text{IN}}}{\text{V}_{\text{rms}}}} = \frac{\text{V}_{\text{rms}}}{\text{V}_{\text{in rms}}} \quad (6)
\]

From Equation 6, the minimum AV is 1; use \(A_V = 1\). Since the desired input impedance is 20k, and with a \(A_V\) gain of 1, a ratio of 1:1 results from Equation 3 for \(R_i\) to \(R\). The values are chosen with \(R_i = 20k\) and \(R = 20k\). The final design step is to address the bandwidth requirements which must be stated as a pair of -3dB frequency points. Five times away from a -3dB point is 0.17dB down from passband response which is better than the required ± 0.25dB specified.

\[
f_L = \frac{100\text{Hz}}{5} = 20\text{Hz}
\]

\[
f_H = 20\text{kHz} \times 5 = 100\text{kHz}
\]

As stated in the Proper Selection of External Components section, \(R_i\) in conjunction with \(C_i\) creates a

\[
C_i \geq \frac{1}{(2\pi \times 20k\Omega \times 20\text{Hz})} = 0.397\mu\text{F}; \text{ use } 0.39\mu\text{F}.
\]
The high frequency pole is determined by the product of the desired frequency pole, \(f_H\), and the differential gain, \(A_V\). With an \(A_V = 1\) and \(f_H = 100\text{kHz}\), the resulting GBWP = 100kHz which is much smaller than the LM4916 GBWP of 3MHz. This example displays that if a designer has a need to design an amplifier with higher differential gain, the LM4916 can still be used without running into bandwidth limitations.

Revision History

<table>
<thead>
<tr>
<th>Rev</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>7/11/03</td>
<td>Re-released the D/S to the WEB.</td>
</tr>
<tr>
<td>1.1</td>
<td>7/25/06</td>
<td>Deleted the RL labels on curves E5, E6, E3, and E4, per Allan S., then re-released the D/S to the WEB.</td>
</tr>
<tr>
<td>E</td>
<td>5/03/13</td>
<td>Changed layout of National Data Sheet to TI format.</td>
</tr>
</tbody>
</table>
### PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM4916LD/NOPB</td>
<td>ACTIVE</td>
<td>WSON</td>
<td>NGY</td>
<td>10</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>L4916</td>
<td></td>
</tr>
<tr>
<td>LM4916LDX/NOPB</td>
<td>ACTIVE</td>
<td>WSON</td>
<td>NGY</td>
<td>10</td>
<td>4500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>L4916</td>
<td></td>
</tr>
<tr>
<td>LM4916MM/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>GA9</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
### TAPE AND REEL INFORMATION

**Package Materials Information**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM4916LD/NOPB</td>
<td>WSON</td>
<td>NGY</td>
<td>10</td>
<td>1000</td>
<td>178.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LM4916LDX/NOPB</td>
<td>WSON</td>
<td>NGY</td>
<td>10</td>
<td>4500</td>
<td>330.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LM4916MM/NOPB</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>1000</td>
<td>178.0</td>
<td>12.4</td>
<td>3.4</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

**Notes:**
- **A0** Dimension designed to accommodate the component width
- **B0** Dimension designed to accommodate the component length
- **K0** Dimension designed to accommodate the component thickness
- **W** Overall width of the carrier tape
- **P1** Pitch between successive cavity centers

---

**TAPE DIMENSIONS**

- **K0**
- **P1**
- **W**

**Cavity**

**Reel Dimensions**

- **Reel Diameter**
- **Reel Width (W1)**

**Quadrant Assignments for Pin 1 Orientation in Tape**

- **Pocket Quadrants**
- **Sprocket Holes**

---

*www.ti.com 20-Sep-2016*
<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM4916LD/NOPB</td>
<td>WSON</td>
<td>NGY</td>
<td>10</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM4916LDX/NOPB</td>
<td>WSON</td>
<td>NGY</td>
<td>10</td>
<td>4500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM4916MM/NOPB</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated