Features

- Two Independent PWM Current Mode Controllers
- Integrated High-Voltage Startup Regulator
- Compound 2.5-A Main Output Gate Drivers
- Single Resistor Oscillator Setting to 2 MHz
- Synchronizable Oscillator
- Programmable Maximum Duty Cycle
- Maximum Duty Cycle Fold-Back at High-Line Voltage
- Adjustable Timer for Hiccup Mode Current Limiting
- Integrated Slope Compensation
- Adjustable Line Undervoltage Lockout
- Independently Adjustable Soft-Start (Each Regulator)
- Direct Interface with Opto-Coupler Transistor
- Thermal Shutdown
- TSSOP 16-Pin Package

Applications

- Telecommunication Power Converters
- Industrial Power Converters
- 42-V Automotive Systems

Description

The LM5032 dual current mode PWM controller contains all the features needed to control either two independent forward dc/dc converters or a single high current converter comprised of two interleaved power stages. The two controller channels operate 180° out of phase thereby reducing input ripple current. The LM5032 includes a startup regulator that operates over a wide input range up to 100 V and compound (bipolar + CMOS) gate drivers that provide a robust 2.5-A peak sink current. The adjustable maximum PWM duty cycle reduce stress on the primary side MOSFET switches. Additional features include programmable line undervoltage lockout, cycle-by-cycle current limit, hiccup mode fault operation with adjustable response time, PWM slope compensation, soft-start, and a 2-MHz capable oscillator with synchronization capability.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5032</td>
<td>TSSOP (16)</td>
<td>5.00 mm x 4.40 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the datasheet.

Typical Application Circuit
4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision A (April 2013) to Revision B

- Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section .................................................... 1

Changes from Original (April 2013) to Revision A

- Changed layout of National Data Sheet to TI format .......................................................... 27
# Pin Configuration and Functions

## PW Package
16-Pin TSSOP
Top View

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
<th>APPLICATIONS INFORMATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VIN</td>
<td>P</td>
<td>Input to the startup regulator. The operating input range is 13 V to 100 V with transient capability to 105 V.</td>
</tr>
<tr>
<td>2</td>
<td>COMP1</td>
<td>I</td>
<td>PWM Control, Controller 1</td>
</tr>
<tr>
<td>3</td>
<td>CS1</td>
<td>I</td>
<td>Current Sense Input, Controller 1</td>
</tr>
<tr>
<td>4</td>
<td>SS1</td>
<td>I</td>
<td>Soft-start, Controller 1</td>
</tr>
<tr>
<td>5</td>
<td>UVLO</td>
<td>I</td>
<td>VIN Under-Voltage Lockout</td>
</tr>
<tr>
<td>6</td>
<td>VCC</td>
<td>P</td>
<td>Start-up regulator output</td>
</tr>
<tr>
<td>7</td>
<td>OUT1</td>
<td>O</td>
<td>Main Gate Driver, Controller 1</td>
</tr>
<tr>
<td>8</td>
<td>GND1</td>
<td>G</td>
<td>Ground, Controller 1</td>
</tr>
<tr>
<td>9</td>
<td>GND2</td>
<td>G</td>
<td>Ground, Controller 2</td>
</tr>
<tr>
<td>10</td>
<td>OUT2</td>
<td>O</td>
<td>Main Gate Driver, Controller 2</td>
</tr>
<tr>
<td>11</td>
<td>RES</td>
<td>I</td>
<td>Hiccup mode restart adjust</td>
</tr>
</tbody>
</table>
Pin Functions (continued)

<table>
<thead>
<tr>
<th>PIN NO.</th>
<th>NAME</th>
<th>I/O</th>
<th>DESCRIPTION</th>
<th>APPLICATIONS INFORMATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>12</td>
<td>SS2</td>
<td>I</td>
<td>Soft-start, Controller 2</td>
<td>An internal 50-µA current source charges an external capacitor to set the soft-start rate. During a current limit restart sequence, the internal current source is reduced to 1 µA to increase the delay before retry. Forcing SS2 below 0.5 V shuts off Controller 2.</td>
</tr>
<tr>
<td>13</td>
<td>CS2</td>
<td>I</td>
<td>Current Sense Input, Controller 2</td>
<td>Input for current mode control and the current limit sensing. If the CS2 pin exceeds 0.5 V the OUT2 pulse is terminated producing cycle-by-cycle current limiting. External resistance connected to CS2 will adjust (increase) PWM slope compensation. This pin's voltage must not exceed 1.25V.</td>
</tr>
<tr>
<td>14</td>
<td>COMP2</td>
<td>I</td>
<td>PWM Control, Controller 2</td>
<td>The COMP2 input provides voltage feedback to the PWM comparator inverting input of Controller 2 through a 3:1 divider. The OUT2 duty cycle increases as the COMP2 voltage increases. An internal 5kΩ pull-up resistor to 5.0 V provides bias current to the opto-coupler transistor.</td>
</tr>
<tr>
<td>15</td>
<td>DCL</td>
<td>I</td>
<td>Duty Cycle Limit</td>
<td>An external resistor sets the maximum allowed duty cycle at OUT1 and OUT2.</td>
</tr>
<tr>
<td>16</td>
<td>RT/SYNC</td>
<td>I</td>
<td>Oscillator Adjust and Synchronizing input</td>
<td>An external resistor sets the oscillator frequency. This pin also accepts ac-coupled synchronization pulses from an external source.</td>
</tr>
</tbody>
</table>

6 Specifications

6.1 Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN to GND</td>
<td>–0.3</td>
<td>105</td>
<td>V</td>
</tr>
<tr>
<td>VCC to GND</td>
<td>–0.3</td>
<td>16</td>
<td>V</td>
</tr>
<tr>
<td>RT/SYNC, RES and DCL to GND</td>
<td>–0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>CS Pins to GND</td>
<td>–0.3</td>
<td>1.25</td>
<td>V</td>
</tr>
<tr>
<td>All other inputs to GND</td>
<td>–0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>150</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Lead Temperature (Soldering 4 sec)</td>
<td>260</td>
<td>260</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Recommended Operating Conditions are conditions under which operation of the device is intended to be functional. For specifications and test conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) For detailed information on soldering plastic TSSOP packages, refer to the Packaging Data Book available from Texas Instruments.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>V_{(ESD)}</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Electrostatic discharge</td>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001</td>
<td>±2000</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN Voltage</td>
<td>13</td>
<td>100</td>
<td>V</td>
</tr>
<tr>
<td>External Voltage Applied to VCC</td>
<td>8</td>
<td>15</td>
<td>V</td>
</tr>
<tr>
<td>Operating Junction Temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>
6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>LM5032</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>R_{JA}</td>
<td>96.8</td>
<td>°C/W</td>
</tr>
<tr>
<td>R_{JC(top)}</td>
<td>30.3</td>
<td></td>
</tr>
<tr>
<td>R_{JB}</td>
<td>42.4</td>
<td></td>
</tr>
<tr>
<td>\psi_{JT}</td>
<td>1.7</td>
<td></td>
</tr>
<tr>
<td>\psi_{JB}</td>
<td>41.8</td>
<td></td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

6.5 Electrical Characteristics

MIN and MAX limits apply −40°C ≤ \(T_J\) ≤ 125°C. VIN = 48 V, VCC = 10 V externally applied, \(R_{\text{T}} = R_{\text{DCL}} = 42.2\,\text{kΩ}\), UVLO = 1.5 V, \(T_J = 25^\circ\text{C}\), unless otherwise stated, see (1) and see (2).

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{CC}Reg</td>
<td>V_{CC} voltage</td>
<td>Ext. supply disconnected.</td>
<td>7.4</td>
<td>7.7</td>
<td>8</td>
<td>V</td>
</tr>
<tr>
<td>I_{CC(Lim)}</td>
<td>V_{CC} current limit</td>
<td>VCC = 0V.</td>
<td>19</td>
<td>22</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>V_{CC} UVT</td>
<td>V_{CC} Under-voltage threshold</td>
<td>Ext. supply disconnected, VIN = 11V.</td>
<td>VCC - 300 mV</td>
<td>VCC - 100 mV</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>I_{IN}</td>
<td>Startup regulator current</td>
<td>VIN = 90V, UVLO = 0V</td>
<td>500</td>
<td>600</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>I_{CCIn}</td>
<td>Supply current into VCC from external source</td>
<td>Output loads = open, V_{CC} = 10V</td>
<td>4.3</td>
<td>7</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>UVLO</td>
<td>Under-voltage threshold</td>
<td></td>
<td>1.22</td>
<td>1.25</td>
<td>1.28</td>
<td>V</td>
</tr>
<tr>
<td>I_{UVST}</td>
<td>Hysteresis current</td>
<td></td>
<td>16</td>
<td>20</td>
<td>24</td>
<td>µA</td>
</tr>
<tr>
<td>CURRENT SENSE INPUT (CS1, CS2 Pins)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CS</td>
<td>Current Limit Threshold</td>
<td></td>
<td>0.45</td>
<td>0.5</td>
<td>0.55</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>CS delay to output</td>
<td>CS1 (CS2) taken from zero to 1.0V. Time for OUT1 (OUT2) to fall to 90% of VCC. Output load = 0 pF.</td>
<td>40</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Leading edge blanking time at CS1 (CS2)</td>
<td></td>
<td>50</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>CS1 (CS2) sink impedance (clocked)</td>
<td>Internal pull-down FET on.</td>
<td>30</td>
<td>55</td>
<td>Ω</td>
<td></td>
</tr>
<tr>
<td>R_{CS}</td>
<td>Equivalent input resistance at CS</td>
<td>CS taken from 0.2V to 0.5V, internal FET off.</td>
<td>42</td>
<td></td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>CURRENT LIMIT RESTART (RES Pin)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ResTh</td>
<td>Threshold</td>
<td></td>
<td>2.4</td>
<td>2.55</td>
<td>2.7</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Charge source current</td>
<td></td>
<td>15</td>
<td>20</td>
<td>25</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>Discharge sink current</td>
<td></td>
<td>7.5</td>
<td>10</td>
<td>12.5</td>
<td>µA</td>
</tr>
<tr>
<td>SOFT-START (SS1, SS2 Pins)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{SS}</td>
<td>Current source (normal operation)</td>
<td></td>
<td>35</td>
<td>50</td>
<td>65</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>Current source during a current limit restart</td>
<td></td>
<td>0.7</td>
<td>1</td>
<td>1.3</td>
<td>µA</td>
</tr>
<tr>
<td>V_{SS}</td>
<td>Open circuit voltage</td>
<td></td>
<td>5</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>OSCILLATOR (RT/SYNC Pin)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>F_{S1}</td>
<td>Frequency 1 (at OUT1, OUT2)</td>
<td>(R_{\text{T}} = 42.2,\text{kΩ})</td>
<td>183</td>
<td>200</td>
<td>217</td>
<td>kHz</td>
</tr>
<tr>
<td>F_{S2}</td>
<td>Frequency 2 (at OUT1, OUT2)</td>
<td>(R_{\text{T}} = 13.7,\text{kΩ})</td>
<td>530</td>
<td>600</td>
<td>670</td>
<td>kHz</td>
</tr>
</tbody>
</table>

(1) All electrical characteristics having room temperature limits are tested during production with \(T_A = 25^\circ\text{C}\). All hot and cold limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

(2) Typical specifications represent the most likely parametric norm at 25°C operation.
Electrical Characteristics (continued)

MIN and MAX limits apply \(-40^\circ\text{C} \leq T_J \leq 125^\circ\text{C}\). VIN = 48 V, VCC = 10 V externally applied, \(R_T = R_{DCL} = 42.2\,\text{k}\Omega\), UVLO = 1.5 V, \(T_J = 25^\circ\text{C}\), unless otherwise stated, see\(^{(1)}\) and see\(^{(2)}\).

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC voltage</td>
<td></td>
<td></td>
<td>2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Input Sync threshold</td>
<td></td>
<td></td>
<td>2.6</td>
<td>3.3</td>
<td>3.7</td>
<td>V</td>
</tr>
</tbody>
</table>

**PWM CONTROLLER (COMP1, COMP2, Duty Cycle Limit Pins)**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay to output</td>
<td>COMP1 (COMP2) set to 2V. CS1 (CS2) stepped from 0 to 0.4V. Time for OUT1 (OUT2) to fall to 90% of VCC. Output load = 0 pF.</td>
<td>50</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{COMP})</td>
<td>COMP1 (COMP2) open circuit voltage</td>
<td>5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(I_{COMP})</td>
<td>COMP1 (COMP2) short circuit current</td>
<td>0.6</td>
<td>1</td>
<td>1.4</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>COMP1 (COMP2) to PWM1 (PWM2) gain</td>
<td>0.33</td>
<td>V/V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Minimum duty cycle</td>
<td>SS1 (SS2) = 0V</td>
<td>0%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Maximum duty cycle 1</td>
<td>UVLO pin = 1.30V, (R_{DCL} = R_T), COMP1 (COMP2) = open</td>
<td>76%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Maximum duty cycle 2</td>
<td>UVLO pin = 3.75V, (R_{DCL} = R_T), COMP1 (COMP2) = open</td>
<td>20%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Maximum duty cycle 3</td>
<td>UVLO pin = 1.30V, (R_{DCL} = R_T/4), COMP1 (COMP2) = open</td>
<td>20%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Maximum duty cycle 4</td>
<td>UVLO pin = 2.50V, (R_{DCL} = R_T), COMP1 (COMP2) = open</td>
<td>50%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Maximum duty cycle 5</td>
<td>UVLO pin = 1.30V, (R_{DCL} = R_T/2), COMP1 (COMP2) = open</td>
<td>40%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Slope compensation</td>
<td>Delta increase at PWM comparator to CS1 (CS2)</td>
<td>90</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Channel mismatch</td>
<td>CS1 (CS2) = 0.25V</td>
<td>7%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Soft-start to COMP offset</td>
<td>SS1 (SS2) = 0.8V</td>
<td>0</td>
<td>V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**MAIN OUTPUT DRIVERS (OUT1, OUT2)**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>VCC-1</th>
<th>VCC-0.2</th>
<th>V</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output high voltage</td>
<td>(I_{OUT} = 50\text{mA} \text{ (source)})</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output low voltage</td>
<td>(I_{OUT} = 100\text{mA} \text{ (sink)})</td>
<td>0.3</td>
<td>1</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Rise time</td>
<td>(C_{LOAD} = 1\text{ nF})</td>
<td>12</td>
<td></td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Fall time</td>
<td>(C_{LOAD} = 1\text{ nF})</td>
<td>10</td>
<td></td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Peak source current</td>
<td></td>
<td>1.5</td>
<td></td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Peak sink current</td>
<td></td>
<td>2.5</td>
<td></td>
<td>A</td>
<td></td>
</tr>
</tbody>
</table>

**THERMAL SHUTDOWN**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(T_{SD})</td>
<td>Shutdown temperature</td>
<td>165</td>
<td>°C</td>
</tr>
<tr>
<td></td>
<td>Hysteresis</td>
<td>20</td>
<td>°C</td>
</tr>
</tbody>
</table>
Figure 1. Startup Sequence
6.6 Typical Characteristics

![Figure 2. $I_{IN}$ vs $V_{IN}$](image)

![Figure 3. $I_{IN}$ vs $V_{IN}$](image)

![Figure 4. $I_{CC}$ vs Externally Applied VCC](image)

![Figure 5. VCC vs $V_{IN}$](image)

![Figure 6. VCC vs $I_{CC}$ (Externally Loaded)](image)

![Figure 7. Oscillator Frequency vs $R_f$ Resistor](image)
Typical Characteristics (continued)

Figure 8. User Defined Maximum Duty Cycle vs $\frac{R_{DCL}}{R_T}$ Resistor

Figure 9. Maximum Duty Cycle vs. UVLO Voltage

Figure 10. Maximum Duty Cycle vs. VIN (Figure 24)

Figure 11. Frequency vs. Temperature

Figure 12. Soft-Start Pin Current vs Temperature

Figure 13. Current Limit Threshold at CS1, CS2 vs Temperature

Copyright © 2005–2014, Texas Instruments Incorporated

Product Folder Links: LM5032
7 Detailed Description

7.1 Overview

The LM5032 contains all the features necessary to implement two independently regulated current mode dc/dc converters, or a single high current converter comprised of two parallel interleaved channels using the Forward converter topology. The two controllers operate 180° out of phase from a common oscillator, thereby reducing input ripple current. Each regulator channel contains a complete PWM controller, current sense input, soft-start circuit, and gate driver output. Common to both channels are the startup and V<sub>CC</sub> regulator, line under-voltage lockout, 2 MHz capable oscillator, maximum duty cycle control, and the hiccup mode fault protection circuit.

The gate driver outputs (OUT1, OUT2) are designed to drive N-channel MOSFETs. Their compound configuration reduces the turn-off-time, thereby reducing switching losses. Additional features include thermal shutdown, slope compensation, and the oscillator synchronization capability.
### 7.2 Functional Block Diagram

**7.7V SERIES REGULATOR**

- **VCC**: Power supply
- **VCC Disable**: Input to disable VCC
- **THERMAL SHUTDOWN**: Generates a thermal shutdown signal when the device overheats

**Support Functions**

- **UVLO**: Under-voltage lockout

**Controller 1**

- **COMP1**: Comparator
- **CS1**: Current sense input
- **OUT1**: Output
- **OUT1+50 ns**: Output delay
- **VCC UVLO**: Under-voltage lockout

**Controller 2**

- **COMP2**: Comparator
- **CS2**: Current sense input
- **OUT2**: Output
- **OUT2+50 ns**: Output delay
- **VCC UVLO**: Under-voltage lockout

**Soft-start**

- **SS1**: Soft-start input
- **SS2**: Soft-start input

**Driver Enable**

- **Driver Enable** generates drivers to enable the output

**Restart**

- **Restart** is used to restart the device when a fault condition is detected
7.3 Feature Description

7.3.1 Line Undervoltage Lock Out, UVLO, Shutdown

The LM5032 contains a line under-voltage lockout circuit (UVLO) designed to enable the \( V_{CC} \) regulator and output drivers when the system voltage \( (V_{PWR}) \) exceeds the desired level (see Figure 14). \( V_{PWR} \) is the voltage normally applied to the transformer primary, and usually connected to the VIN pin (see the schematic on Page 1). The threshold at the UVLO comparator is 1.25V. An external resistor divider connected from \( V_{PWR} \) to ground provides 1.25V at the UVLO pin when \( V_{PWR} \) is increased to the desired turn-on threshold. When \( V_{PWR} \) is below the threshold the \( V_{CC} \) regulator and output drivers are disabled, and the internal 20 µA current source is off. When \( V_{PWR} \) reaches the threshold, the comparator output switches low to enable the internal circuits and the 20 µA current source. The 20 µA flows into the external divider’s junction, raising the voltage at UVLO, thereby providing hysteresis. Internally the voltage at UVLO also drives the Maximum Duty Cycle Limiter circuit (described below), which may influence the values chosen for the UVLO pin resistors. At maximum \( V_{PWR} \), the voltage at UVLO should not exceed 6V. Refer to the Applications Information section for a procedure to calculate the resistors values.

The LM5032 controller can be shutdown by forcing the UVLO pin below 1.25V with an external switch. When the UVLO pin is low, the outputs and the \( V_{CC} \) regulator are disabled, and the LM5032 enters a low power mode. If \( VCC \) pin is not powered from an external source, the current into VIN drops to a nominal 500 µA. If the \( VCC \) pin is powered from an external source, the current into VIN is nominally 50 µA, and the current into the \( VCC \) pin is approximately 4.3 mA. To disable one regulator without affecting the other, see the description of the Soft-start section.

![Figure 14. Drivers Off and \( V_{CC} \) Disable](image)

7.3.2 Startup Regulator, VIN, VCC

The high voltage startup regulator is integral to the LM5032. The input pin VIN can be connected directly to a voltage between 13V and 100V, with transient capability to 105V. The startup regulator provides bias voltages to the series pass \( V_{CC} \) regulator and the UVLO circuit. The \( V_{CC} \) regulator is disabled until the voltage at the UVLO pin (described above) exceeds 1.25V. For applications where \( V_{PWR} \) exceeds 100V the internal startup regulator can be powered from an external startup regulator or other available low voltage source. See the Applications Information section for details.

The \( V_{CC} \) under-voltage threshold circuit (UVT) monitors the \( V_{CC} \) regulator output. When the series pass regulator is enabled and the internal \( V_{CC} \) voltage increases to > 7.6V, the UVT comparator activates the PWM controller and output drivers via the Drivers Off signal. The UVT comparator has built-in hysteresis, with the lower threshold nominally set to 6.2V. See Figure 1 and Figure 14.

When enabled, the \( V_{CC} \) regulated output is 7.7V ±4% with current limited to a minimum of 19 mA (typically 22 mA). The regulator’s output impedance is ≈ 6Ω.

The \( VCC \) pin requires a capacitor to ground for stability, as well as to provide the surge currents to the external MOSFETs via the gate driver outputs. The capacitor should be physically close to the \( VCC \) and GND pins.

In most applications it is necessary to power \( V_{CC} \) from an external source as the average current required at the output drivers may exceed the current capability of the internal regulator and/or the thermal capability of the LM5032 package (see Figure 4). Normally the external source is derived from the converter’s power stage once the LM5032 outputs are active. Refer to the Applications Information section for more information.
Feature Description (continued)

7.3.3 Drivers Off, $V_{CC}$ Disable

Referring to Figure 14, Drivers Off and $V_{CC}$ Disable are internal signals which, when active disable portions of the LM5032. If the UVLO pin is below 1.25V, or if the thermal shutdown activates, the $V_{CC}$ Disable line switches high to disable the $V_{CC}$ regulator. UVLO also activates the Drivers Off signal to disable the output drivers, connect the SS1, SS2, COMP1, COMP2 and RES pins to ground, and enable the 50 µA Soft-start current sources.

If the $V_{CC}$ voltage falls below the under-voltage threshold of 6.2V, the UVT comparator activates only the Drivers Off signal. The output drivers are disabled but the $V_{CC}$ regulator is not disabled. Additionally, the CS1, CS2, SS1, SS2, COMP1, COMP2 and RES pins are internally grounded, and the 50 µA Soft-start current sources are enabled.

7.3.4 Oscillator

The oscillator frequency is set with an external resistor $R_T$ connected between the RT/SYNC and GND1 pins. The resistor value is calculated from:

$$R_T = \frac{17100}{F_S} - 0.001(F_S - 400)$$

(1)

where $F_S$ is the desired oscillator frequency in kHz (maximum of 2 MHz), and $R_T$ is in kΩ. See Figure 7. The two gate driver outputs (OUT1 and OUT2) switch at half the oscillator frequency and 180° out of phase with each other. The voltage at the $R_T$/SYNC pin is internally regulated at 2.0V. The $R_T$ resistor should be located as close as possible to the LM5032 with short direct connections to the pins.

The LM5032 can be synchronized to an external clock by applying a narrow clock pulse to the $R_T$/SYNC pin. See the Applications Information section for details on this procedure. The $R_T$ resistor is always required, whether the oscillator is free running or externally synchronized.

7.3.5 PWM Comparator/Slope Compensation

The PWM comparator of each controller compares a slope compensated current ramp signal with the loop error voltage derived from the COMP pin. The COMP voltage is typically controlled by an external error amplifier/optocoupler feedback circuit to regulate the converter output voltage. Internally, the voltage at the COMP pin passes through two level shifting diodes and a gain reducing 3:1 resistor divider (see Figure 15). The compensated current ramp signal is a combination of the current waveform at the CS pin, and an internally generated ramp derived from the internal clock. At duty cycles greater than 50% current mode control circuits are prone to subharmonic oscillation. By adding a small fixed ramp to the external current sense signal oscillations can be avoided. The internal ramp has an amplitude of 45 µA and is sourced into an internal 2kΩ resistor, and a 42 kΩ resistor in parallel with the external impedance at the CS pin. The ramp current also flows through the external impedance connected to the CS pin and thus, the amount of slope compensation can be adjusted by varying the external circuit at the CS pin.

The output of the PWM comparator provides the pulse width information to the output drivers. This comparator is optimized for speed in order to achieve minimum controllable duty cycles. The comparator’s output duty cycle is 0% for $V_{COMP} \leq 1.5V$, and increases as $V_{COMP}$ increases.

If either Soft-start pin is pulled low (internally or externally) the corresponding COMP pin is pulled down with it, forcing the output duty cycle to zero. When the Soft-start pin voltage increases, the COMP pin is allowed to increase. An internal 5 kΩ resistor connected from COMP to an internal 5.0V supply provides a pull-up for the COMP pin and bias current to the collector of the opto-coupler transistor.
Feature Description (continued)

Figure 15. Typical Feedback Network

7.3.6 Cycle-by-Cycle Current Limit
Each CS pin is designed to accept a signal representative of its transformer primary current. If the voltage at CS exceeds 0.5V the current sense comparator terminates the present main output driver (OUT pin) pulse. If the high current fault persists, the controller operates with constant peak switch current in a cycle-by-cycle current limit mode, and a Hiccup Mode Current Limit Restart cycle begins (see below).

Each CS pin is internally connected to ground through a 30Ω resistor during the main output off time to discharge external filter capacitance. The discharge device remains on for an additional 50 ns after the main output driver switches high to blank leading edge transients in the current sensing circuit. Discharging the CS pin filter each cycle and blanking leading edge spikes reduces the filter requirement which improves the current sense response time.

The current sense comparators are fast and respond to short duration noise pulses. The external circuitry at each CS pin should include an R-C filter to suppress noise. Layout considerations are critical for the current sense filter and the sense resistor. Refer to the Applications Information section for PC board layout guidelines.

7.3.7 Hiccup Mode Current Limit Restart
If cycle-by-cycle current limiting continues in either or both controllers for a sufficient period of time, the Current Limit Restart circuit disables both regulators and initiates a soft-start sequence after a programmable delay. The duration of cycle-by-cycle current limiting before turn-off occurs is programmed by the value of the external capacitor at the RES pin. The dwell time before output switching resumes is programmed by the value of the Soft-start capacitor(s). The circuit is detailed in Figure 16 and the timing is shown in Figure 17. A description of this circuit’s operation is as follows:

a) No current limit detected:
The 10 µA discharge current source at RES is enabled pulling the RES pin to ground.

b) Current limit repeatedly detected at both CS inputs:
The 20 µA current source at RES is enabled continuously to charge the RES pin capacitor as shown in Figure 17. The current limit comparators also terminate the PWM output pulses to provide a cycle-by-cycle current limiting. When the voltage on the RES capacitor reaches the 2.55V restart comparator threshold, the comparator sets the Restart Latch which produces the following restart sequence:

- The SS1 and SS2 pin charging currents are reduced from 50µA to 1 µA.
- An internal MOSFET is turned on to discharge the RES pin capacitor.
- The internal MOSFETs at SS1 and SS2 are turned on to discharge the Soft-start capacitors.
- COMP1 and COMP2 follow SS1 and SS2 respectively and reduce the PWM duty cycles to zero.
- When the voltages at the SS pins fall below 200mV, the internal MOSFETs at the SS pins are turned off allowing the SS pins to be charged by the 1µA current sources.
- When either SS pin reaches ≈1.5V its PWM controller produces the first pulse of a soft-start sequence which...
Feature Description (continued)

resets the Restart Latch. The SS charging currents are increased to 50 µA and the soft-start sequence continues at the normal rate.

If the overload condition still exists, the voltage at RES begins to increase again and repeat the restart cycle as shown in Figure 17. If the overload condition has been cleared, the RES pin is held at ground by the 10 µA current source.

c) Current limit repeatedly detected at one of the two CS inputs:

In this condition the RES pin capacitor is charged by the 20 µA current source once each clock cycle of the current limited regulator, and discharged by the 10 µA current source once each clock cycle of the unaffected regulator. The voltage at the RES pin increases one fourth as fast as in case b) described above. The current limited regulator operates in a cycle-by-cycle current limit mode until the voltage at RES reaches the 2.55V threshold. When the Restart Comparator output switches high the Restart Latch is set, both SS pin capacitors are discharged to disable the regulator channels, and a restart sequence begins as described in case b) above.

To determine the value of the RES pin capacitor, see the Applications Information section.

Figure 16. Current Limit Restart Circuit
**Feature Description (continued)**

![Figure 17. Current Limit Restart Timing](image)

### 7.3.8 Soft-Start

Each soft-start circuit allows the corresponding regulator to gradually reach a steady state operating point, thereby reducing startup current surges and output overshoot. Upon turn-on, both SS pins are internally held at ground. When VCC increases past its under-voltage threshold (UVT), the SS pins are released and internal 50 µA current sources charge the external capacitors. The voltage at each COMP pin follows the SS pin, and when COMP reaches \( \approx 1.5\text{V} \), the output pulses commence at a low duty cycle. The voltage at the SS pins continues to increase and saturates at \( \approx 5.0\text{V} \). The voltage at each COMP pin increases to the value required for regulation where it is controlled by its voltage feedback loop (see Figure 1).

If the internal Drivers Off line is activated (see **Drivers Off, VCC Disable**), both SS pins are internally grounded. The SS pins pull the COMP pins to ground while the Driver Off signal disables the output drivers. When the event which activated the Drivers Off line is cleared and Vcc exceeds its under-voltage threshold, the SS pins are released. The internal 50 µA current sources then charge the external soft-start capacitors allowing each regulator’s output duty cycle to increase.

If the Current Limit Restart threshold is reached due to repeated over-current detections, both SS pins (and the COMP pins) are pulled to ground. The output drivers are disabled, and the 50 µA SS pin current sources are reduced to 1 µA. After a short propagation delay the SS pins and the COMP pins are released, and the external capacitors are charged up at a slow rate. When the COMP voltage reaches \( \approx 1.5\text{V} \), the output drivers are enabled, and the current sources at the SS pins are increased to 50 µA. The output duty cycle then increases to the value required for regulation.

To shutdown one regulator without affecting the other, ground the appropriate SS pin. This forces the COMP pin to ground, reducing the output duty cycle to zero for that regulator. Releasing the SS pin allows normal operation to resume.

### 7.3.9 Output Duty Cycle

The output driver’s duty cycle for each controller is normally controlled by comparing the voltage provided to the COMP input by the external voltage feedback circuit with the current information at the CS pin. However, the maximum duty cycle during transient or fault conditions may be intentionally limited by two other circuits, both of which are common to the two controller channels.

**User Defined Maximum Duty Cycle.** The maximum allowed duty cycle can be set with the \( R_{DCL} \) resistor connected from the DCL pin to GND1, according to the following equation:

\[
\text{Maximum User Duty Cycle} = 80\% \times \frac{R_{DCL}}{R_T}
\]  

\( R_T \) is the oscillator frequency programming resistor connected to the \( R_T/\text{SYNC} \) pin. The value of the \( R_{DCL} \) resistor must be calculated after the \( R_T \) resistor is selected. See Figure 8. Referring to the block diagram of the voltage at the DCL pin is compared to the Ramp1 and Ramp2 signals, creating the UserMaxDC1 and UserMaxDC2 timing signals. These signal are provided to the two 4-input AND gates to limit the PWM duty cycle of both channels.
Feature Description (continued)

Line Voltage Maximum Duty Cycle. The voltage at the UVLO pin, normally proportional to the voltage at \( V_{\text{PWR}} \), further limits the maximum duty cycle at high input voltages. Referring to Figure 10, when the UVLO pin is below 1.25V, the outputs are disabled. At UVLO = 1.25V the maximum allowed duty cycle is 80% (or less if limited by the DCL resistor). As the UVLO pin voltage increases with \( V_{\text{PWR}} \), the maximum duty cycle decreases, reaching a minimum of 10% at \( \approx 4.5V \). Referring to the UVLO voltage, after passing through an inverting gain stage, is compared to the Ramp1 and Ramp2 signals generated by the oscillator. The output of these comparators are the MaxDC1 and MaxDC2 timing signals. These signals are provided to the two 4-input AND gates which limit the PWM pulses delivered to the output drivers.

Resulting Output Duty Cycle. The controller duty cycle is determined by the four signals into the 4-input AND gates in (UserMaxDC, MaxDC, PWM and CLK). The output driver pulsewidth is equal to the least of these four pulses. Whichever input of the AND gate transitions high-to-low first terminates the output driver’s on-time.

7.3.10 Driver Outputs

OUT1, the primary switch driver for Controller 1 is designed to drive the gate of an N-channel MOSFET with 1.5A sourcing current and 2.5A sinking current. The peak output levels are VCC and GND1. The ground return path for Controller 1 is GND1. The corresponding pins for Controller 2 are OUT2 and GND2.

OUT1 and OUT2 are compound gate drivers with CMOS and Bipolar output transistors as shown in Figure 18. The parallel MOS and Bipolar devices provide a faster turn-off of the primary switch thereby reducing switching losses. The outputs switch at one-half the oscillator frequency with the rising edges at OUT1 and OUT2 180° out of phase with each other. The on-time of OUT1 and OUT2 is determined by their respective duty cycle control.

7.3.11 Thermal Shutdown

The LM5032 should be operated so the junction temperature does not exceed 125°C. If a junction temperature transient reaches 165°C (typical), the Thermal Shutdown circuit activates the \( V_{\text{CC}} \) Disable and Drivers Off lines (see Figure 14). The \( V_{\text{CC}} \) regulator and the four output drivers are disabled, the SS1, SS2, and RES pins are grounded, and the soft-start current is set to 50 µA. This puts the LM5032 in a low power state helping to prevent catastrophic failures from accidental device overheating. When the junction temperature reduces below 145°C (typical hysteresis = 20°C), the \( V_{\text{CC}} \) regulator is enabled and a startup sequence is initiated (Figure 1).

7.4 Device Functional Modes

Normal device operating mode is described above in sections Line Undervoltage Lock Out, UVLO, Shutdown through Cycle-by-Cycle Current Limit, and sections Soft-Start to Thermal Shutdown. Under overcurrent fault conditions, the device operate in Hiccup Mode, as detailed above in the Hiccup Mode Current Limit Restart section.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

8.1.1 VIN
The voltage applied to the VIN pin, normally the same as the system voltage applied to the power transformer’s primary ($V_{PWR}$), can vary in the range of 13 to 100V with transient capability to 105V. The current into VIN depends primarily on the output driver capacitive loads, the switching frequency, and any external load at VCC. If the power dissipation associated with the VIN current exceeds the package capability, an external voltage should be applied to VCC (see Figure 2 & Figure 3) to reduce power in the internal start-up regulator. It is recommended the circuit of Figure 19 be used to suppress transients which may occur at the input supply, in particular where VIN is operated close to the maximum operating rating of the LM5032.

When all internal bias currents for the LM5032 and output driver currents are supplied through VIN and the internal VCC regulator, the required input current ($I_{IN}$) is shown in Figure 2 & Figure 3. In most applications, upon turn-on, $I_{IN}$ increases with $V_{IN}$ as shown in Figure 2 until the UVLO threshold is reached. After the outputs are enabled and the external VCC supply voltage is active, the current into VIN then drops to a nominal 120 µA.

8.1.2 For Applications > 100 V
For applications where the system input voltage ($V_{PWR}$) exceeds 100V, VIN can be powered from an external start-up regulator as shown in Figure 20, or from any other low voltage source as shown in Figure 21. Connecting VIN and VCC together allows the LM5032 to be operated with VIN below 13V. The voltage source at the right side of Figure 20 is typically derived from the power stage, and becomes active once the LM5032’s outputs are active.
Application Information (continued)

8.1.3 UVLO

The under-voltage lockout threshold (UVLO) is internally set at 1.25V at the UVLO pin. With two external resistors as shown in Figure 22, the LM5032 is enabled when $V_{PWR}$ exceeds the programmed threshold voltage. When $V_{PWR}$ is above the threshold, the internal 20 µA current source is enabled to raise the voltage at the UVLO pin, providing hysteresis. R1 and R2 are determined from the following equations:

$$R1 = \frac{V_{HYS}}{20 \ \mu A} \quad (3)$$

$$R2 = \frac{1.25 \times R1}{V_{PWR} - 1.25} \quad (4)$$

where $V_{HYS}$ is the desired UVLO hysteresis at $V_{PWR}$, and $V_{PWR}$ in the second equation is the turn-on voltage. For example, if the LM5032 is to be enabled when $V_{PWR}$ reaches 20V, and disabled when $V_{PWR}$ is decreased to 17V, R1 calculates to 150 kΩ, and R2 calculates to 10 kΩ. The voltage at UVLO should not exceed 6V at any time.

The LM5032 can be remotely shutdown by taking the UVLO pin below 1.25V with an external open collector or open drain device, as shown in Figure 23. The outputs, and the $V_{CC}$ regulator, are disabled, and the LM5032 enters a low power mode. To shut down one regulator without affecting the other, see the Soft-start section.

Copyright © 2005–2014, Texas Instruments Incorporated

Product Folder Links: LM5032
Application Information (continued)

8.1.4 VCC

The capacitor at VCC provides not only regulator noise filtering and stability, but also prevents VCC from dropping to the lower under-voltage threshold level (UVT = 6.2V) when the output drivers source current surges to the external MOSFET gates. Additionally, the capacitor provides a necessary time delay during startup. The time delay allows the internal circuitry of the LM5032 and associated external circuitry to stabilize before VCC reaches the upper UVT threshold level (7.6V), at which time the outputs are enabled and the soft-start sequence begins. VCC is nominally regulated at 7.7V. The delay to the UVT level (Figure 1) is calculated from the following:

\[ t_{VCC} = C1 \times 7.6V \]

where \( C1 \) is the capacitor at VCC and \( I_{CC(Lim)} \) is the \( V_{CC} \) regulator’s current limit. If the capacitor is 0.1 \( \mu F \), the nominal \( I_{CC(Lim)} \) of 22 mA provides a delay of approximately 35 \( \mu s \). The capacitor value should range between 0.1 \( \mu F \) and 25 \( \mu F \). Experimentation with the final design may be necessary to determine the optimum value for the VCC capacitor.

The average \( V_{CC} \) regulator current required to drive the external MOSFETs is a function of the MOSFET gate capacitance and the switching frequency (see Figure 4). To ensure VCC does not droop below the lower UVT threshold, an external supply should be diode connected to VCC to provide the required current, as shown in Figure 24. The applied \( V_{CC} \) voltage must be between 8V and 15V. Providing the \( V_{CC} \) voltage higher than the 7.7V regulation level with an external supply shuts off the internal regulator, reducing power dissipation within the IC. Internally there is a diode from the \( V_{CC} \) regulator output to VIN. Typically the applied voltage is derived from an auxiliary winding on the power transformer, or on the output inductor.

![Figure 24. External Power to VCC](image)

8.1.5 Oscillator, Sync Input

The oscillator frequency is generally selected in conjunction with the system magnetic components, and any other aspects of the system which may be affected by the frequency. The \( R_T \) resistor at the RT/SYNC pin sets the frequency according to Equation 1. Each output (OUT1 and OUT2) switches at one-half the oscillator frequency. If the required frequency tolerance is critical in a particular application, the tolerance of the external resistor and the frequency tolerance specified in the Electrical Characteristics table must be considered when selecting the \( R_T \) resistor.

If the LM5032 is to be synchronized to an external clock, that signal must be coupled into the RT/SYNC pin through a 100 pF capacitor. The external synchronizing frequency must be at least 4% higher than the free running frequency set by the \( R_T \) resistor and no higher than twice the free running frequency. The RT/SYNC pin voltage is nominally regulated at 2.0V and the external pulse amplitude should lift the pin to between 3.8V and 5.0V on the low-to-high transition. The synchronization pulse width should be between 15 and 150 ns. The \( R_T \) resistor is always required, whether the oscillator is free running or externally synchronized.

8.1.6 Voltage Feedback, COMP1, COMP2

Each COMP pin is designed to accept a voltage feedback signal from the respective regulated output via an error amplifier and (typically) an opto-coupler. A typical configuration is shown in Figure 15. \( V_{OUT} \) is compared to a reference by the error amplifier which has an appropriate frequency compensation network. The amplifier’s output drives the opto-coupler, which in turn drives the COMP pin.
Application Information (continued)

When the LM5032’s two controller channels are configured to provide a single high current output, COMP1 and COMP2 are typically connected together, and to the feedback signal from the optocoupler.

8.1.7 Current Sense, CS1, CS2

Each CS pin receives an input signal representative of its transformer’s primary current, either from a current sense transformer or from a resistor in series with the source of the primary switch, as shown in Figure 25 and Figure 26. In both cases the sensed current creates a ramping voltage across R1, and the R_F/C_F filter suppresses noise and transients. R1, R_F and C_F should be as physically close to the LM5032 as possible, and the ground connection from the current sense transformer, or R1, should be a dedicated track to the appropriate GND pin. The current sense components must provide >0.5V at the CS pin when an over-current condition exists.

\[ t_1 = \frac{C_{RES} \times 2.55V}{20 \mu A} = 1.275 \times 10^5 \times C_{RES} \]  

(6)

For example, if C_{RES} = 0.1 \mu F the time t1 in Figure 18 is approximately 12.75 ms.

In the case of continuous current limit detection at one CS pin only, the time to reach the 2.55V threshold is increased by a factor of four, or:

\[ t_1 = 5.1 \times 10^5 \times C_{RES} \]  

(7)

The time t2 in Figure 17 is set by the capacitor at each SS pin and the internal 1 \mu A current source, and is equal to:
Application Information (continued)

\[
t_2 = \frac{C_{SS} \times 1.5V}{1 \mu A} = 1.5 \times 10^6 \times C_{SS}
\]  

(8)

If \( C_{SS} = 0.1 \mu F \) \( t_2 \) is \( \approx 150 \) ms. Time \( t_3 \) is set by the internal 50 \( \mu A \) current source, and is equal to:

\[
t_3 = \frac{C_{SS} \times 3.5V}{50 \mu A} = 7 \times 10^4 \times C_{SS}
\]  

(9)

The time \( t_2 \) provides a periodic dwell time for the converter in the event of a sustained overload or short circuit. This results in lower average input current and lower power dissipated within the circuit components. It is recommended that the ratio of \( t_2/(t_1 + t_3) \) be in the range of 5 to 10 to make good use of this feature.

If the application requires no delay from the first detection of a current limit condition, so that \( t_1 \) is effectively zero, the RES pin can be left open (no external capacitor). If it is desired to disable the hiccup mode current limit operation then the RES pin should be connected to ground.

8.1.9 Soft-Start

The capacitors at SS1 and SS2 determine the time required for each regulator’s output duty cycle to increase from zero to its final value for regulation. The minimum acceptable time is dependent on the output capacitance and the response of each feedback loop to the COMP pin. If the Soft-start time is too quick, the output could significantly overshoot its intended voltage before the feedback loop has a chance to regulate the PWM controller.

After power is applied and \( V_{CC} \) has passed its upper UVT threshold (\( \approx 7.6V \)), the voltage at each SS pin ramps up as its external capacitor is charged up by an internal 50 \( \mu A \) current source (see Figure 1). The voltage at the COMP pins follow the SS pins. When both have reached \( \approx 1.5V \), PWM pulses appear at the driver outputs with very low duty cycle. The voltage at each SS pin continues to increase to \( \approx 5.0V \). The voltage at each COMP pin, and the PWM duty cycle, increase to the value required for regulation as determined by its feedback loop. The time \( t_1 \) in Figure 1 is calculated from:

\[
t_1 = \frac{C_{SS} \times 1.5V}{50 \mu A} = 3 \times 10^4 \times C_{SS}
\]  

(10)

With a 0.1 \( \mu F \) capacitor at SS, \( t_1 \) is \( \approx 3 \) ms.

If the Hiccup Mode Current Limit Restart circuit activates due to repeated current limit detections at CS1 and/or CS2, both SS1 and SS2 are internally grounded (see the section on Hiccup Mode Current Limit Restart). After a short propagation delay, the SS pins are released and the external SS pin capacitors are charged by internal 1 \( \mu A \) current sources. The slow charge rate provides a rest or dwell time for the converter power stage (\( t_2 \) in Figure 17), reducing the average input current and component temperature rise while in an overload condition. When the voltage at the SS and COMP pins reach \( \approx 1.5V \), the first pulse out of either PWM comparator switches the internal SS pin current sources to 50 \( \mu A \). The voltages at the SS and COMP pins then increase more quickly, increasing the duty cycle at the output drivers. The rest time \( t_2 \) is the time required for SS to reach 1.5V:

\[
t_2 = \frac{C_{SS} \times 1.5V}{1 \mu A} = 1.5 \times 10^6 \times C_{SS}
\]  

(11)

With a 0.1 \( \mu F \) capacitor at SS, \( t_2 \) is \( \approx 150 \) ms.

Experimentation with the startup sequence and over-current restart condition is usually necessary to determine the appropriate value for the SS capacitors.

To shutdown one regulator without affecting the other, ground the appropriate SS pin with an open collector or open drain device as shown in Figure 27. The SS pin forces the COMP pin to ground which reduces the PWM duty cycle to zero for that regulator. Releasing the SS pin allows normal operation to resume.

When the LM5032’s two controller channels are configured to provide a single high current output, SS1 and SS2 are typically connected together, requiring a single capacitor for the two pins.
8.1.10 Line Voltage Dependent Maximum Duty Cycle

As $V_{PWR}$ increases and the voltage at UVLO follows, the maximum allowed duty cycle decreases according to the graph of Figure 9. Using values from the example above (R1 = 150 kΩ, R2 = 10 kΩ in Figure 22), the maximum duty cycle varies as shown in Figure 10. If it is desired to increase the slope of the ramp in Figure 10, Figure 28 shows a suggested configuration. After the LM5032 is enabled, Z1 clamps the voltage across R1B, and UVLO increases with $V_{PWR}$ at a rate determined by the ratio $R2/(R1A + R2)$.

8.1.11 User Defined Max Duty Cycle

The maximum allowed duty cycle at OUT1 and OUT2 can be set with a resistor from DCL to GND1. See Figure 8 and Equation 2. The default maximum duty cycle (80%) determined by the internal clock signals can be selected by setting $R_{DCL} = R_T$. The oscillator frequency setting resistor ($R_T$) must be determined before $R_{DCL}$ is selected. The DCL pin should not be left open.

8.2 Typical Application

Figure 29 shows an example of an LM5032-controlled 200-W interleaved regulator which provides a single regulated 48-V output. The interleaving of two power stages to a single output reduces the ripple voltage across both input and output capacitors, and improves the power stage efficiency compared to a single-stage design. Since the two interleaved control blocks are used to regulate a single combined output, the two soft-start pins SS1 and SS2 are connected to a single soft-start capacitor, and the two COMP1 and COMP2 pins are connected together to a single error amplifier.
Typical Application (continued)

8.2.1 Design Requirements

<table>
<thead>
<tr>
<th>DESIGN PARAMETERS</th>
<th>VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage range, (V_{IN})</td>
<td>18 V to 45 V</td>
</tr>
<tr>
<td>Output voltage, (V_{OUT})</td>
<td>48 V</td>
</tr>
<tr>
<td>Output current, (I_{OUT})</td>
<td>4 A</td>
</tr>
<tr>
<td>Output ripple voltage, (V_{RIPPLE(OUT)})</td>
<td>&lt; 2% (960 mVpp)</td>
</tr>
<tr>
<td>Switching frequency, (F_{SW}) (per phase)</td>
<td>123 kHz</td>
</tr>
</tbody>
</table>

8.2.2 Detailed Design Procedure

8.2.2.1 Oscillator Frequency and Maximum Duty Cycle

The LM5032 oscillator frequency should be set at twice the target switching frequency of each interleaved power stage, for example, \(F_{osc} = 2 \times F_{SW}\).

From Equation 1, the required value of resistor on the RT pin (R9 in Figure 29) is calculated as follows:

\[
R_T = \frac{17100}{F_{osc}} \times 0.001 \times (F_{osc} - 400) = \frac{17100}{246} - 0.001 \times (246 - 400) = 69.67 \text{k}\Omega
\]  

The nearest E96 value of 69.8 k\(\Omega\) is used.

The maximum duty cycle is set to 80% (see the Output Duty Cycle section) by choosing the same value resistor on the DCL pin, so R30 is also set to 69.8 k\(\Omega\).

8.2.2.2 Power Stage Design

8.2.2.2.1 Boost Inductor Selection

Maximum and minimum operating duty cycles are calculated at maximum and minimum input voltage, where \(V_d\) is the boost diode forward voltage drop, and \(V_{\text{sw(on)}}\) is the voltage drop across the boost MOSFET plus current sense element:
The highest average inductor current in each phase is calculated at highest load and minimum input voltage, where each phase is assumed to carry 50% of the total load current:

\[
D_{\text{max}} = \frac{V_{\text{OUT}} + V_d - V_{\text{IN(MIN)}}}{V_{\text{OUT}} + V_d - V_{\text{SW(on)}}} = \frac{48 + 0.7 - 18}{48 + 0.7 - 0.5} = 63.7\% \\
D_{\text{min}} = \frac{V_{\text{OUT}} + V_d - V_{\text{IN(MAX)}}}{V_{\text{OUT}} + V_d - V_{\text{SW(on)}}} = \frac{48 + 0.7 - 45}{48 + 0.7 - 0.5} = 7.7\% 
\]  

(13) (14)

Allowing the peak-to-peak inductor current ripple to be 100% of the average:

\[
\Delta L_{\text{pk- pk}} = L_{\text{avg}} = 5.51\text{A} 
\]  

(15)

And the peak inductor current \( I_{L(\text{peak})} \) will be:

\[
I_{L(\text{peak})} = I_{L(\text{avg})} + \frac{\Delta L_{\text{pk- pk}}}{2} = 8.26\text{A} 
\]  

(16)

Knowing the switching frequency, maximum duty cycle and target peak-peak ripple current, the required inductance can be calculated:

\[
L_{\text{min}} = \frac{(V_{\text{IN(MIN)}} - V_{\text{SW(on)}}) \times D_{\text{max}}}{f_{\text{SW}} \times \Delta L_{\text{pk- pk}}} = \frac{123\text{kHz} \times 5.51}{50\% \times 4 \times 0.637} = 16.4\mu\text{H} 
\]  

(17) (18)

Off-the-shelf available inductors of 15 µH were used, resulting in slightly higher peak-peak inductor ripple current, and slightly higher inductor peak current.

### 8.2.2.2 Output Capacitor Selection

The output ripple across the boost output capacitor can be approximated from the following equation, where \( C_{\text{OUT}} \) is the value of output capacitance, and ESR is the equivalent-series-resistance of the output capacitance. For this design, the chosen electrolytic output capacitors are 150 µF with 160-mΩ ESR, so the net capacitance is 300 µF and net ESR is 80 mΩ.

\[
\Delta V_{\text{OUT}} = \frac{C_{\text{OUT}} \times (1 - D_{\text{min}})}{2 \times f_{\text{SW}} \times C_{\text{OUT}}} + \left( I_{L(\text{pk- pk})} \times \text{ESR} \right) = \frac{4 \times (1 - 0.077)}{2 \times 123\text{kHz} \times 300\mu\text{F}} + [8.26 \times 0.08] = 71\text{mV} 
\]  

(19)

This meets the target 2% specification. However, the extra ceramic output capacitors will also absorb a significant percentage of the switching frequency ripple, so the resulting output peak-to-peak ripple voltage should be lower than the value calculated above, and should be comfortably less than the 2% specification.

### 8.2.2.3 Boost MOSFET Selection

The boost MOSFET should be rated for at least the rated output voltage plus some margin for voltage ringing. A 60-V device was selected. Since the boost inductor value was chosen to achieve peak-to-peak ripple current equal to 100% of the average current, the RMS MOSFET current at maximum load and minimum Vin is:

\[
l_{\text{SW(max)}} = \frac{D_{\text{max}}}{3} \times \sqrt{L_{\text{pk- pk}}} = \sqrt{3 \times I_{\text{peak}}^2 - 3 \times I_{\text{pk}}^2 \times \Delta L_{\text{pk- pk}}} = \sqrt{0.637^2 \times 5.51^2 + 3 \times 8.26^2 - 3 \times 8.26 \times 5.51} = 4.57\text{A} 
\]  

(20)

The chosen 60-V rated MOSFET SUD50N06-9L has 9.3-mΩ Rds(on), resulting in approximately 200-mW conduction loss.

### 8.2.2.4 Boost Diode Selection

The boost diode must have a reverse voltage rating of at least \( V_{\text{OUT}} \), plus some margin for ringing. Thus a 60-V rated part was selected. Since fast reverse recovery is important, a Schottky device can be used at this voltage rating. A common-cathode dual-diode MBR1560 was selected, with each diode connected to one or other of the interleaved phases.

### 8.2.2.5 UVLO Setting

To ensure start-up below the required minimum system input voltage of 18 V, the UVLO divider resistors R6 and R8 are set to 17.4 kΩ and 2 kΩ, respectively. This sets the input UVLO turn-on level to:

\[
V_{\text{IN(on)}} = \frac{R_6 + R_8}{R_8} \times V_{\text{UVLO}} = \frac{17.4 + 2}{2} \times 1.25 = 12.125V 
\]  

(21)
This gives plenty margin to the required 16-V minimum. Resistor R7 in series with the UVLO pin increases the effective UVLO hysteresis.

### 8.2.2.4 VIN, VCC, Startup

To reduce the power dissipation in the internal startup regulator on the VIN pin, a separate external switching regulator is used. This consists of U2 (LM5009) plus associated circuitry C5, C6, R1, R2, C7, D1, L1, R3 and R4. This buck regulator is designed to generate a 10-V regulated supply voltage for the VCC of U1 LM5032. See the LM5009 device datasheet, [SNVS402](http://www.ti.com), for detailed design information.

Since the LM5032 internal VIN regulator is not used in this design, the LM5032 VIN and VCC pins are shorted together.

### 8.2.2.5 Soft-Start and Overload

Since the two soft-start pins SS1 and SS2 are connected to a single soft-start capacitor, C12, the combined charging current of both soft-start pins charges the single soft-start capacitor. The soft-start delay to commencement of first PWM switching can be calculated from:

\[
\text{t}_{\text{ss\_delay}} = \frac{1.5V \times C_{\text{ss}}}{100\mu A} - \frac{1.5 \times 0.1\mu F}{100\mu A} = 1.5\text{ms}
\]

(22)

Thereafter, the soft-start ramp time will depend on the power stage design and the operating conditions (input voltage and output load).

### 8.2.2.6 Current Sense

In order to improve the efficiency, a lower value current sense shunt resistance is used. To enable this lower value, the normal operating range of the CS1/CS2 pins is reduced by adding an external DC offset to the CS1/CS2 pins, as shown in Figure 30.

![Figure 30. Current Sense DC Offset Circuit](image)

This circuit uses the 2.048-V reference U3 to add a typical offset of 185 mV to both current-sense pins. This reduces the active range of the internal cycle-by-cycle current-limit comparator to 315 mV, allowing the current-sense shunt to be decreased to 66% of the value that would be otherwise required.

From the power stage design calculations, the peak inductor current in each power stage was approximately 9 A at max load and minimum Vin. Allowing for tolerances, and providing some margin for output overload, the current-sense shunt resistors are chosen for a peak current limit of approximately 15 A:

\[
\frac{R_{12}}{R_{13}} = \frac{(0.5 - 0.185)V}{15A} = 2\text{m}\Omega
\]

A standard value of 20 mΩ was used.

### 8.2.3 Application Curves

Figure 31 shows the measured efficiency as a function of load current and input voltage.
Figure 32 illustrates the switching nodes of the two interleaved phases, and the resulting output ripple at twice the switching frequency. This was measured at Vin of 24 V, where duty cycle is approx. 50% and maximum ripple-cancellation occurs.

### 9 Power Supply Recommendations

The VCC pin requires a local decoupling capacitor to ground for stability of the internal regulator from the VIN pin. This decoupling capacitor also provides the current pulses to drive the gates of the external MOSFETs through the driver output pins. The decoupling capacitor should be placed close to the VCC and GND1/GNS2 pins, and should be tracked directly to the pins.

The two ground pins (GND1 and GND2) must be connected together with a short direct connection.

### 10 Layout

#### 10.1 Layout Guidelines

The LM5032 Current Sense and PWM comparators are very fast, and respond to short duration noise pulses. The components at the CS, COMP, SS, DOL, UVLO, and the RT/SYNC pins should be as physically close as possible to the IC, thereby minimizing noise pickup in the PC board tracks.

Layout considerations are critical for the current sense filter. If current sense transformers are used, both leads of each transformer secondary should be routed to the sense filter components and to the IC pins. The ground side of each transformer should be connected via a dedicated PC board track to its appropriate GND pin, rather than through the ground plane.

If the current sense circuits employ sense resistors in the drive transistor sources, low inductance resistors should be used. In this case, all the noise sensitive low current ground tracks should be connected in common near the IC, and then a single connection made to the power ground (sense resistor ground point). The outputs of the LM5032 should have short direct paths to the power MOSFETs in order to minimize inductance in the PC board traces.

The two ground pins (GND1, GND2) must be connected together with a short direct connection to avoid jitter due to relative ground bounce in the operation of the two regulators.

If the internal dissipation of the LM5032 produces high junction temperatures during normal operation, the use of wide PC board traces can help conduct heat away from the IC. Judicious positioning of the PC board within the end product, along with use of any available air flow (forced or natural convection) can help reduce the junction temperatures.
10.2 Layout Example

Figure 33. Layout Example

11 Device and Documentation Support

11.1 Trademarks
All trademarks are the property of their respective owners.

11.2 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5032MTC/NOPB</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>92</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM5032 MTC</td>
<td>Samples</td>
</tr>
<tr>
<td>LM5032MTCX/NOPB</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>2500</td>
<td>16</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LM5032 MTC</td>
<td>Samples</td>
</tr>
</tbody>
</table>

1. The marketing status values are defined as follows:
   - **ACTIVE**: Product device recommended for new designs.
   - **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
   - **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
   - **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
   - **OBSOLETE**: TI has discontinued the production of the device.

2. **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
   - **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
   - **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

3. **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

4. There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

5. Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

6. **Lead/Ball Finish** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5032MTCX/NOPB</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.95</td>
<td>5.6</td>
<td>1.6</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
## TAPE AND REEL BOX DIMENSIONS

![Diagram of TAPE AND REEL BOX DIMENSIONS](image)

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5032MTCX/NOPB</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated