1 Features

- Available in Standard and AEC-Q100 Qualified Versions LM5050Q0MK-1 (up to 150°C T\textsubscript{J}) and LM5050Q1MK-1 (up to 125°C T\textsubscript{J})
- Wide Operating Input Voltage Range, V\textsubscript{IN}: 1 V to 75 V (V\textsubscript{BIAS} required for V\textsubscript{IN} < 5 V)
- 100-V Transient Capability
- Charge Pump Gate Driver for External N-Channel MOSFET
- Fast 50-ns Response to Current Reversal
- 2-A Peak Gate Turnoff Current
- Minimum V\textsubscript{DS} Clamp for Faster Turnoff
- Package: SOT-6 (Thin SOT-23-6)

2 Applications

Active OR-ing of Redundant (N+1) Power Supplies

3 Description

The LM5050-1/-Q1 High Side OR-ing FET Controller operates in conjunction with an external MOSFET as an ideal diode rectifier when connected in series with a power source. This ORing controller allows MOSFETs to replace diode rectifiers in power distribution networks thus reducing both power loss and voltage drops.

The LM5050-1/-Q1 controller provides charge pump gate drive for an external N-Channel MOSFET and a fast response comparator to turn off the FET when current flows in the reverse direction. The LM5050-1/-Q1 can connect power supplies ranging from 5 V to 75 V and can withstand transients up to 100 V.

Device Information\(^{(1)}\)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5050-1</td>
<td>SOT (6)</td>
<td>2.90 mm × 1.60 mm</td>
</tr>
<tr>
<td>LM5050-1-Q1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

\(^{(1)}\) For all available packages, see the orderable addendum at the end of the data sheet.
# Table of Contents

1 Features ........................................................................ 1
2 Applications .......................................................... 1
3 Description ........................................................... 1
4 Revision History ...................................................... 2
5 Pin Configuration and Functions ................................ 3
6 Specifications ........................................................ 4
   6.1 Absolute Maximum Ratings .................................. 4
   6.2 ESD Ratings: LM5050-1 ...................................... 4
   6.3 ESD Ratings: LM5050-1-Q1 ............................... 4
   6.4 Recommended Operating Conditions .................... 4
   6.5 Thermal Information .......................................... 4
   6.6 Electrical Characteristics ................................... 5
   6.7 Typical Characteristics ....................................... 8
7 Detailed Description ................................................ 11
   7.1 Overview .......................................................... 11
   7.2 Functional Block Diagram ................................. 12
   7.3 Feature Description .......................................... 12
7.4 Device Functional Modes ........................................ 13
8 Application and Implementation .............................. 14
   8.1 Application Information ...................................... 14
   8.2 Typical Applications .......................................... 16
9 Power Supply Recommendations .............................. 21
10 Layout ................................................................. 21
   10.1 Layout Guidelines ........................................... 21
   10.2 Layout Example ............................................... 21
11 Device and Documentation Support ......................... 22
   11.1 Documentation Support .................................... 22
   11.2 Related Links ................................................ 22
   11.3 Community Resources ....................................... 22
   11.4 Trademarks ..................................................... 22
   11.5 Electrostatic Discharge Caution ......................... 22
   11.6 Glossary ........................................................ 22
12 Mechanical, Packaging, and Orderable Information .... 22

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision D (June 2013) to Revision E

<table>
<thead>
<tr>
<th>Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1</td>
</tr>
</tbody>
</table>
5 Pin Configuration and Functions

<table>
<thead>
<tr>
<th>PIN NO.</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VS</td>
<td>The main supply pin for all internal biasing and an auxiliary supply for the internal gate drive charge pump. Typically connected to either V&lt;sub&gt;OUT&lt;/sub&gt; or V&lt;sub&gt;IN&lt;/sub&gt;; a separate supply can also be used.</td>
</tr>
<tr>
<td>2</td>
<td>GND</td>
<td>Ground return for the controller</td>
</tr>
<tr>
<td>3</td>
<td>OFF</td>
<td>A logic high state at the OFF pin will pull the GATE pin low and turn off the external MOSFET. Note that when the MOSFET is off, current will still conduct through the FET’s body diode. This pin should may be left open or connected to GND if unused.</td>
</tr>
<tr>
<td>4</td>
<td>IN</td>
<td>Voltage sense connection to the external MOSFET Source pin.</td>
</tr>
<tr>
<td>5</td>
<td>GATE</td>
<td>Connect to the Gate of the external MOSFET. Controls the MOSFET to emulate a low forward-voltage diode.</td>
</tr>
<tr>
<td>6</td>
<td>OUT</td>
<td>Voltage sense connection to the external MOSFET Drain pin.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>–0.3</td>
<td>100</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The GATE pin voltage is typically 12 V above the IN pin voltage when the LM5050-1 is enabled (that is, OFF Pin is Open or Low, and VIN > VOUT). Therefore, the absolute maximum rating for the IN pin voltage applies only when the LM5050-1 is disabled (that is, OFF Pin is logic high), or for a momentary surge to that voltage because the Absolute Maximum Rating for the GATE pin is also 100 V.

6.2 ESD Ratings: LM5050-1

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>±2000</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) The MM is a 200-pF capacitor discharged through a 0-Ω resistor (that is, directly) into each pin. Applicable test standard is JESD-A115-A.

6.3 ESD Ratings: LM5050-1-Q1

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>±2000</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

(2) The MM is a 200-pF capacitor discharged through a 0-Ω resistor (that is, directly) into each pin. Applicable test standard is JESD-A115-A.

6.4 Recommended Operating Conditions

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>75</td>
<td>V</td>
</tr>
</tbody>
</table>

6.5 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>LM5050-1/-Q1</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>6 PINS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RθJA</td>
<td>180.7</td>
<td>°C/W</td>
</tr>
<tr>
<td>RθJC(top)</td>
<td>41.3</td>
<td>°C/W</td>
</tr>
<tr>
<td>RθJB</td>
<td>28.2</td>
<td>°C/W</td>
</tr>
<tr>
<td>ψJT</td>
<td>0.7</td>
<td>°C/W</td>
</tr>
<tr>
<td>ψJB</td>
<td>27.8</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPR4953.
# Thermal Information (continued)

<table>
<thead>
<tr>
<th>THERMAL METRIC</th>
<th>LM5050-1/-Q1</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>R_{jC(bot)}</td>
<td>N/A</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

## 6.6 Electrical Characteristics

Typical values represent the most likely parametric norm at $T_J = 25°C$, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: $V_{IN} = 12$ V, $V_{VS} = V_{IN}$, $V_{OUT} = V_{IN}$, $V_{OFF} = 0$ V, $C_{GATE} = 47$ nF, and $T_J = 25°C$.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{VS}$</td>
<td>Operating Range</td>
<td>5</td>
<td>75</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{VS}$</td>
<td>Operating</td>
<td>T_J</td>
<td>75</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>Current</td>
<td>Limit</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN}$</td>
<td>Operating</td>
<td>5</td>
<td>75</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{IN}$</td>
<td>IN Pin Current</td>
<td>T_J</td>
<td>75</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$V_{OUT}$</td>
<td>Operating</td>
<td>5</td>
<td>75</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{OUT}$</td>
<td>OUT Pin Current</td>
<td>T_J</td>
<td>75</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$I_{GATE(ON)}$</td>
<td>Gate Pin Source</td>
<td>T_J</td>
<td>75</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$V_{GS}$</td>
<td>$V_{GATE} - V_{IN}$ in</td>
<td>T_J</td>
<td>75</td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>

(1) Measurement of $V_{GS}$ voltage (that is, $V_{GATE} - V_{IN}$) includes 1 MΩ in parallel with $C_{GATE}$.
Electrical Characteristics (continued)

Typical values represent the most likely parametric norm at \( T_J = 25^\circ \text{C} \), and are provided for reference purposes only. Unless otherwise stated the following conditions apply: \( V_{IN} = 12 \text{ V} \), \( V_{VS} = V_{IN} \), \( V_{OUT} = V_{IN} \), \( V_{OFF} = 0 \text{ V} \), \( C_{GATE} = 47 \text{ nF} \), and \( T_J = 25^\circ \text{C} \).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>( I_{GATE}^{(REV)} )</strong> Gate Capacitance Discharge Time at Forward to Reverse Transition See Figure 1</td>
<td>( C_{GATE} = 0 \text{(2)} ) ( T_J = 25^\circ \text{C} ) ( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} )</td>
<td>25</td>
<td></td>
<td>85</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>( C_{GATE} = 10 \text{ nF}\text{(2)} ) ( T_J = 25^\circ \text{C} )</td>
<td></td>
<td></td>
<td>60</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( C_{GATE} = 47 \text{ nF}\text{(2)} ) ( T_J = 25^\circ \text{C} ) ( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} )</td>
<td>180</td>
<td></td>
<td>350</td>
<td></td>
</tr>
<tr>
<td><strong>( I_{GATE}^{(OFF)} )</strong> Gate Capacitance Discharge Time at OFF pin Low to High Transition See Figure 2</td>
<td>( C_{GATE} = 47 \text{ nF}\text{(3)} ) ( T_J = 25^\circ \text{C} )</td>
<td></td>
<td></td>
<td>486</td>
<td>ns</td>
</tr>
<tr>
<td><strong>( V_{SD}^{(REV)} )</strong> Reverse ( V_{SD} ) Threshold ( V_{IN} &lt; V_{OUT} )</td>
<td>( V_{GATE} = V_{IN} + 3 \text{ V} ) ( V_{OUT} &gt; V_{IN} + 100 \text{ mV} ) ( t \leq 10 \text{ ms} ) ( T_J = 25^\circ \text{C} ) ( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} ) LM5050MK-1, LM5050Q1MK-1</td>
<td>2.8</td>
<td>1.8</td>
<td>1.4</td>
<td>A</td>
</tr>
<tr>
<td><strong>( \Delta V_{SD}^{(REV)} )</strong> Reverse ( V_{SD} ) Hysteresis</td>
<td>( V_{IN} = 5 \text{ V} ) ( V_{VS} = V_{IN} ) ( V_{IN} - V_{OUT} ) ( T_J = 25^\circ \text{C} ) ( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} ) LM5050MK-1, LM5050Q1MK-1</td>
<td>19</td>
<td>19</td>
<td>60</td>
<td>mV</td>
</tr>
<tr>
<td><strong>( V_{SD}^{(REG)} )</strong> Regulated Forward ( V_{SD} ) Threshold ( V_{IN} &gt; V_{OUT} )</td>
<td>( V_{IN} = 5 \text{ V} ) ( V_{VS} = V_{IN} ) ( V_{IN} - V_{OUT} ) ( T_J = 25^\circ \text{C} ) ( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} ) LM5050MK-1, LM5050Q1MK-1</td>
<td>19</td>
<td></td>
<td>60</td>
<td>mV</td>
</tr>
<tr>
<td><strong>OFF PIN</strong></td>
<td><strong>( V_{OFF}^{(IH)} )</strong> OFF Input High Threshold Voltage</td>
<td>( V_{OUT} = V_{IN} \text{-} 500 \text{ mV} ) ( V_{OFF \text{ RISING}} )</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} )</td>
<td>1.56</td>
</tr>
<tr>
<td></td>
<td>( V_{OFF}^{(IL)} )** OFF Input Low Threshold Voltage</td>
<td>( V_{OUT} = V_{IN} \text{-} 500 \text{ mV} ) ( V_{OFF \text{ FALLING}} )</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} )</td>
<td>1.4</td>
</tr>
<tr>
<td></td>
<td><strong>( \Delta V_{OFF} )</strong> OFF Threshold Voltage Hysteresis</td>
<td>( V_{OFF}^{(IH)} \text{-} V_{OFF}^{(IL)} ) ( T_J = 25^\circ \text{C} )</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} )</td>
<td>155</td>
</tr>
<tr>
<td></td>
<td><strong>( I_{OFF} )</strong> OFF Pin Internal Pulldown</td>
<td>( V_{OFF} = 4.5 \text{ V} )</td>
<td>( T_J = 25^\circ \text{C} ) ( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} )</td>
<td>3</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>( V_{OFF} = 5 \text{ V} )</td>
<td>( T_J = 25^\circ \text{C} )</td>
<td>( T_J = -40^\circ \text{C} \text{ to } 125^\circ \text{C} )</td>
<td>8</td>
<td></td>
</tr>
</tbody>
</table>

(2) Time from \( V_{IN} \text{-} V_{OUT} \) voltage transition from 200 mV to -500 mV until GATE pin voltage falls to \( V_{IN} + 1 \text{ V} \). See Figure 1.
(3) Time from \( V_{OFF} \) voltage transition from 0 V to 5 V until GATE pin voltage falls to \( V_{IN} + 1 \text{ V} \). See Figure 2.
Figure 1. Gate OFF Timing for Forward to Reverse Transition

Figure 2. Gate OFF Timing for OFF Pin Low to High Transition
6.7 Typical Characteristics

Unless otherwise stated: $V_{VS} = 12$ V, $V_{IN} = 12$ V, $V_{OFF} = 0$ V, and $T_J = 25^\circ$C

Figure 3. $I_{IN}$ vs $V_{IN}$

Figure 4. $I_{IN}$ vs $V_{IN}$

Figure 5. $I_{OUT}$ vs $V_{OUT}$

Figure 6. $I_{OUT}$ vs $V_{OUT}$

Figure 7. $I_{VS}$ vs $V_{VS}$

Figure 8. $I_{VS}$ vs $V_{VS}$
Typical Characteristics (continued)

Unless otherwise stated: \( V_{\text{VS}} = 12 \, \text{V}, \, V_{\text{IN}} = 12 \, \text{V}, \, V_{\text{OFF}} = 0 \, \text{V}, \) and \( T_J = 25^\circ \text{C} \)

Figure 9. \((V_{\text{GATE}} - V_{\text{IN}})\) vs \(V_{\text{IN}}, \, V_{\text{VS}} = V_{\text{OUT}}\)

Figure 10. \((V_{\text{GATE}} - V_{\text{IN}})\) vs \(V_{\text{IN}}, \, V_{\text{VS}} = V_{\text{OUT}}\)

Figure 11. Forward \(C_{\text{GATE}}\) Charge Time, \(C_{\text{GATE}} = 47 \, \text{nF}\)

Figure 12. Reverse \(C_{\text{GATE}}\) Discharge, \(C_{\text{GATE}} = 47 \, \text{nF}\)

Figure 13. \(V_{\text{GATE}} - V_{\text{IN}}\) vs Temperature

Figure 14. \(t_{\text{GATE(REV)}}\) vs Temperature
Typical Characteristics (continued)

Unless otherwise stated: $V_{VS} = 12\,\text{V}$, $V_{IN} = 12\,\text{V}$, $V_{OFF} = 0\,\text{V}$, and $T_J = 25^\circ\text{C}$

![Figure 15. OFF Pin Thresholds vs Temperature](image1)

![Figure 16. OFF Pin Pulldown vs Temperature](image2)

![Figure 17. $C_{GATE}$ Charge and Discharge vs OFF Pin](image3)

![Figure 18. OFF Pin, ON to OFF Transition](image4)

![Figure 19. OFF Pin, OFF to ON Transition](image5)

![Figure 20. GATE Pin vs $(R_{DS(ON)} \times I_{DS})$](image6)
7 Detailed Description

7.1 Overview

Blocking diodes are commonly placed in series with supply inputs for the purpose of ORing redundant power sources and protecting against supply reversal. The LM5050 replaces diodes in these applications with an N-MOSFET to reduce both the voltage drop and power loss associated with a passive solution. At low input voltages, the improvement in forward voltage loss is readily appreciated where headroom is tight, as shown in Figure 2. The LM5050 operates from 5 V to 75 V and it can withstand an absolute maximum of 100 V without damage. A 12-V or 15-A ideal diode application is shown in Figure 24. Several external components are included in addition to the MOSFET, Q1. Ideal diodes, like their non-ideal counterparts, exhibit a behavior known as reverse recovery. In combination with parasitic or intentionally introduced inductances, reverse recovery spikes may be generated by an ideal diode during an reverse current shutdown. D1, D2 and R1 protect against these spikes which might otherwise exceed the LM5050 100-V survival rating. COUT also plays a role in absorbing reverse recovery energy. Spikes and protection schemes are discussed in detail in the Short Circuit Failure of an Input Supply section.

NOTE

The OFF pin may be used to active the GATE pull down circuit and turn off the pass MOSFET, but it does not disconnect the load from the input because Q1’s body diode is still present.

If Vs is powered while IN is floating or grounded, then about 0.5mA will leak from the Vs pin into the IC and about 3mA will leak from the OUT pin into the IC. From this leakage, about 50 uA will flow out of the IN pin and the rest will flow to ground. This does not affect long term reliability of the IC, but may influence circuit design. See Reverse Input Voltage Protection With IQ Reduction for details on how to avoid this leakage current.
7.2 Functional Block Diagram

7.3 Feature Description

7.3.1 IN, GATE, and OUT Pins

When power is initially applied, the load current will flow from source to drain through the body diode of the MOSFET. Once the voltage across the body diode exceeds $V_{SD(REG)}$ then the LM5050-1 begins charging the MOSFET gate through a 32 µA (typical) charge pump current source. In forward operation, the gate of the MOSFET is charged until it reaches the clamping voltage of the 12-V GATE to IN pin Zener diode internal to the LM5050-1.

The LM5050-1 is designed to regulate the MOSFET gate-to-source voltage. If the MOSFET current decreases to the point that the voltage across the MOSFET falls below the $V_{SD(REG)}$ voltage regulation point of 22 mV (typical), the GATE pin voltage will be decreased until the voltage across the MOSFET is regulated at 22 mV. If the source-to-drain voltage is greater than the $V_{SD(REG)}$ voltage, the gate-to-source voltage will increase and eventually reach the 12-V GATE to IN pin Zener clamp level.
Feature Description (continued)

If the MOSFET current reverses, possibly due to failure of the input supply, such that the voltage across the LM5050-1 IN and OUT pins is more negative than the $V_{SD(REV)}$ voltage of -28 mV (typical), the LM5050-1 will quickly discharge the MOSFET gate through a strong GATE to IN pin discharge transistor.

If the input supply fails abruptly, as would occur if the supply was shorted directly to ground, a reverse current will temporarily flow through the MOSFET until the gate can be fully discharged. This reverse current is sourced from the load capacitance and from the parallel connected supplies. The LM5050-1 responds to a voltage reversal condition typically within 25 ns. The actual time required to turn off the MOSFET will depend on the charge held by the gate capacitance of the MOSFET being used. A MOSFET with 47 nF of effective gate capacitance can be turned off in typically 180 ns. This fast turnoff time minimizes voltage disturbances at the output, as well as the current transients from the redundant supplies.

7.3.2 VS Pin

The LM5050-1 VS pin is the main supply pin for all internal biasing and an auxiliary supply for the internal gate drive charge pump.

For typical LM5050-1 applications, where the input voltage is above 5 V, the VS pin can be connected directly to the OUT pin. In situations where the input voltage is close to, but not less than, the 5 V minimum, it may be helpful to connect the VS pin to the OUT pin through an RC Low-Pass filter to reduce the possibility of erratic behavior due to spurious voltage spikes that may appear on the OUT and IN pins. The series resistor value should be low enough to keep the VS voltage drop at a minimum. A typical series resistor value is 100 Ω. The capacitor value should be the lowest value that produces acceptable filtering of the voltage noise.

If Vs is powered while IN is floating or grounded, then about 0.5 mA will leak from the Vs pin into the IC and about 3mA will leak from the OUT pin into the IC. From this leakage, about 50 uA will flow out of the IN pin and the rest will flow to ground. This does not affect long term reliability of the IC, but may influence circuit design. See Reverse Input Voltage Protection With IQ Reduction for details on how to avoid this leakage current.

Alternately, it is possible to operate the LM5050-1 with $V_{IN}$ value as low as 1 V if the VS pin is powered from a separate supply. This separate VS supply must be from 5 V and 75 V. See Figure 27.

7.3.3 OFF Pin

The OFF pin is a logic level input pin that is used to control the gate drive to the external MOSFET. The maximum operating voltage on this pin is 5.5 V.

When the OFF pin is high, the MOSFET is turned off (independent of the sensed IN and OUT voltages). In this mode, load current will flow through the body diode of the MOSFET. The voltage difference between the IN pin and OUT pins will be approximately 700 mV if the MOSFET is operating normally through the body diode.

The OFF pin has an internal pulldown of 5 µA (typical). If the OFF function is not required the pin may be left open or connected to ground.

7.4 Device Functional Modes

7.4.1 ON/OFF Control Mode

The MOSFET can be turned off by asserting the OFF pin high. This mode only disables the MOSFET, but $V_{OUT}$ is still available through the body diode of the MOSFET.

7.4.2 External Power Supply Mode

The Vs pin of the LM5050 can be operated from 5 V to 75 V as the bias input supply. In this mode $V_{IN}$ voltage can be as low as 1 V, as shown in Figure 27.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

Systems that require high availability often use multiple, parallel-connected redundant power supplies to improve reliability. Schottky OR-ing diodes are typically used to connect these redundant power supplies to a common point at the load. The disadvantage of using OR-ing diodes is the forward voltage drop, which reduces the available voltage and the associated power losses as load currents increase. Using an N-channel MOSFET to replace the OR-ing diode requires a small increase in the level of complexity, but reduces, or eliminates, the need for diode heat sinks or large thermal copper area in circuit board layouts for high power applications.

![Figure 21. OR-ing with Diodes](image)

The LM5050-1/-Q1 is a positive voltage (that is, high-side) OR-ing controller that will drive an external N-channel MOSFET to replace an OR-ing diode. The voltage across the MOSFET source and drain pins is monitored by the LM5050-1 at the IN and OUT pins, while the GATE pin drives the MOSFET to control its operation based on the monitored source-drain voltage. The resulting behavior is that of an ideal rectifier with source and drain pins of the MOSFET acting as the anode and cathode pins of a diode respectively.

![Figure 22. OR-ing With MOSFETs](image)
Application Information (continued)

8.1.1 MOSFET Selection

The important MOSFET electrical parameters are the maximum continuous Drain current $I_D$, the maximum Source current (that is, body diode) $I_S$, the maximum drain-to-source voltage $V_{DS(MAX)}$, the gate-to-source threshold voltage $V_{GS(TH)}$, the drain-to-source reverse breakdown voltage $V_{(BR)DSS}$, and the drain-to-source On resistance $R_{DS(ON)}$.

The maximum continuous drain current, $I_D$, rating must exceed the maximum continuous load current. The rating for the maximum current through the body diode, $I_S$, is typically rated the same as, or slightly higher than the drain current, but body diode current only flows while the MOSFET gate is being charged to $V_{GS(TH)}$.

Gate Charge Time $= Q_{G} / I_{GATE(ON)}$

1. The maximum drain-to-source voltage, $V_{DS(MAX)}$, must be high enough to withstand the highest differential voltage seen in the application. This would include any anticipated fault conditions.

2. The drain-to-source reverse breakdown voltage, $V_{(BR)DSS}$, may provide some transient protection to the OUT pin in low voltage applications by allowing conduction back to the IN pin during positive transients at the OUT pin.

3. The gate-to-source threshold voltage, $V_{GS(TH)}$, should be compatible with the LM5050-1 gate drive capabilities. Logic level MOSFETs, with $R_{DS(ON)}$ rated at $V_{GS(TH)}$ at 5 V, are recommended, but sub-Logic level MOSFETs having $R_{DS(ON)}$ rated at $V_{GS(TH)}$ at 2.5 V, can also be used.

4. The dominate MOSFET loss for the LM5050-1 active OR-ing controller is conduction loss due to source-to-drain current to the output load, and the $R_{DS(ON)}$ of the MOSFET. This conduction loss could be reduced by using a MOSFET with the lowest possible $R_{DS(ON)}$. However, contrary to popular belief, arbitrarily selecting a MOSFET based solely on having low $R_{DS(ON)}$ may not always give desirable results for several reasons:
   (a) Reverse transition detection. Higher $R_{DS(ON)}$ will provide increased voltage information to the LM5050-1 Reverse Comparator at a lower reverse current level. This will give an earlier MOSFET turnoff condition should the input voltage become shorted to ground. This will minimize any disturbance of the redundant bus.
   (b) Reverse current leakage. In cases where multiple input supplies are closely matched it may be possible for some small current to flow continuously through the MOSFET drain to source (that is, reverse) without activating the LM5050-1 Reverse Comparator. Higher $R_{DS(ON)}$ will reduce this reverse current level.
   (c) Cost. Generally, as the $R_{DS(ON)}$ rating goes lower, the cost of the MOSFET goes higher.

5. The dominate MOSFET loss for the LM5050-1 active OR-ing controller is conduction loss due to source-to-drain current to the output load, and the $R_{DS(ON)}$ of the MOSFET. This conduction loss could be reduced by using a MOSFET with the lowest possible $R_{DS(ON)}$. However, contrary to popular belief, arbitrarily selecting a MOSFET based solely on having low $R_{DS(ON)}$ may not always give desirable results for several reasons:
   (a) Selecting a MOSFET with an $R_{DS(ON)}$ that is too large will result in excessive power dissipation. Additionally, the MOSFET gate will be charged to the full value that the LM5050-1 can provide as it attempts to drive the Drain to Source voltage down to the $V_{SD(REG)}$ of 22 mV typical. This increased Gate charge will require some finite amount of additional discharge time when the MOSFET needs to be turned off.
   (b) As a guideline, it is suggest that $R_{DS(ON)}$ be selected to provide at least 22 mV, and no more than 100 mV, at the nominal load current.
   (c) (22 mV / $I_D$) $\leq$ $R_{DS(ON)}$ $\leq$ (100 mV / $I_D$)
   (d) The thermal resistance of the MOSFET package should also be considered against the anticipated dissipation in the MOSFET to ensure that the junction temperature ($T_J$) is reasonably well controlled, because the $R_{DS(ON)}$ of the MOSFET increases as the junction temperature increases.

6. $P_{DISS} = I_D^2 \times (R_{DS(ON)})$

7. Operating with a maximum ambient temperature ($T_{A(MAX)}$) of 35°C, a load current of 10 A, and an $R_{DS(ON)}$ of 10 mΩ, and desiring to keep the junction temperature under 100°C, the maximum junction-to-ambient thermal resistance rating ($\theta_{JA}$) must be:
   (a) $R_{JUA} \leq (T_{J(MAX)} - T_{A(MAX)})/(I_D^2 \times R_{DS(ON)})$
   (b) $R_{JUA} \leq (100°C - 35°C)/(10 A \times 10 A \times 0.01 \Omega)$
   (c) $R_{JUA} \leq 65°C/W
8.1.2 Short Circuit Failure of an Input Supply

An abrupt 0-Ω short circuit across the input supply will cause the highest possible reverse current to flow while the internal LM5050-1 control circuitry discharges the gate of the MOSFET. During this time, the reverse current is limited only by the $R_{DS(ON)}$ of the MOSFET, along with parasitic wiring resistances and inductances. Worst case instantaneous reverse current would be limited to:

$$I_{D(REV)} = \frac{(V_{OUT} - V_{IN})}{R_{DS(ON)}} \tag{1}$$

The internal Reverse Comparator will react, and will start the process of discharging the Gate, when the reverse current reaches:

$$I_{D(REV)} = \frac{V_{SD(REV)}}{R_{DS(ON)}} \tag{2}$$

When the MOSFET is finally switched off, the energy stored in the parasitic wiring inductances will be transferred to the rest of the circuit. As a result, the LM5050-1 IN pin will see a negative voltage spike while the OUT pin will see a positive voltage spike. The IN pin can be protected by diode clamping the pin to GND in the negative direction. The OUT pin can be protected with a TVS protection diode, a local bypass capacitor, or both. In low voltage applications, the MOSFET drain-to-source breakdown voltage rating may be adequate to protect the OUT pin (that is, $V_{IN} + V_{BRDSS(MAX)} < 75 \, \text{V}$), but most MOSFET data sheets do not ensure the maximum breakdown rating, so this method should be used with caution.

8.2 Typical Applications

8.2.1 Typical Application With Input and Output Transient Protection

![Figure 23. Reverse Recovery Current Generates Inductive Spikes at VIN and VOUT pins.](image)

![Figure 24. Typical Application With Input and Output Transient Protection Schematic](image)
Typical Applications (continued)

8.2.1.1 Design Requirements

Table 1 shows the parameters for Figure 24

<table>
<thead>
<tr>
<th>DESIGN PARAMETER</th>
<th>EXAMPLE VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Minimum Input Voltage, $V_{IN_{\text{MIN}}}$</td>
<td>6 V</td>
</tr>
<tr>
<td>Maximum Input Voltage, $V_{IN_{\text{MAX}}}$</td>
<td>50 V</td>
</tr>
<tr>
<td>Output Current Range, $I_{OUT}$</td>
<td>0 to 15 A</td>
</tr>
<tr>
<td>Ambient Temperature Range, $T_A$</td>
<td>0°C to 50°C</td>
</tr>
</tbody>
</table>

8.2.1.2 Detailed Design Procedure

The following design procedure can be used to select component values for the LM5050-1.

8.2.1.2.1 Power Supply Components (R1 C1,) Selection

The LM5050-1 VS pin is the main supply pin for all internal biasing and an auxiliary supply for the internal gate drive charge pump. The series resistor (R1) value should be low enough to keep the VS voltage drop at a minimum. A typical series resistor value is 100 $\Omega$. The capacitor value (0.1 μF typical) should be the lowest value that produces acceptable filtering of the voltage noise.

8.2.1.2.2 MOSFET (Q1) Selection

The MOSFET (Q1) selection procedure is explained in detail in MOSFET Selection. The MOSFET used in the design example is SUM40N10-30-E3.

8.2.1.2.3 D1 and D2 Selection for Inductive Kick-Back Protection

Diode D1 and capacitor C1 and diode D2 and capacitor C2 in the Figure 27 serve as inductive kick-back protection to limit negative transient voltage spikes generated on the input when the input supply voltage is abruptly shorted to zero volts. As a result, the LM5050-1 IN pin will see a negative voltage spike while the OUT pin will see a positive voltage spike. The IN pin can be protected by schottky diode (D1) clamping the pin to GND in the negative direction, similarly the OUT pin should be protected with a TVS protection diode (D1), or with a local bypass capacitor, or both. D1 is selected as 1-A, 60-V Schottky Barrier Rectifier (SS16T3G) and D2 is the 60 V, TVS (SMBJ60A-13-F).

8.2.1.3 Application Curves

Figure 25. Forward voltage ($VIN-VOUT$) Drop Reduces When Gate is Enabled ($VIN = 12$ V)

Figure 26. Forward Voltage ($VIN-VOUT$) Drop Increases When Gate is Disabled ($VIN = 12$ V)
8.2.2 Using a Separate VS Supply for Low Vin Operation

In some applications, it is desired to operate LM5050-1 from low supply voltage. The LM5050-1 can operate with a 1-V rail voltage, provided its VS pin is biased from 5 V to 75 V. The detail of such application is depicted in Figure 27.

![Figure 27. Using a Separate vs Supply for Low Vin Operation Schematic](image)

8.2.3 ORing of Two Power Sources

![Figure 28. ORing of Two Power Sources](image)
8.2.4 Reverse Input Voltage Protection With IQ Reduction

If Vs is powered while IN is floating or grounded, then about 0.5 mA will leak from the Vs pin into the IC and about 3 mA will leak from the OUT pin into the IC. From this leakage, about 50 uA will flow out of the IN pin and the rest will flow to ground. This does not affect long term reliability of the IC, but may influence circuit design.

In battery powered applications, whenever LM5050-1 functionality is not needed, the supply to the LM5050-1 can be disconnected by turning “OFF” Q2, as shown in Figure 29. This disconnects the ground path of the LM5050-1 and eliminates the current leakage from the battery.

The quiescent current of LM5050-1 can be also reduced by disconnecting the supply to VS pin, whenever LM5050-1 function is not needed.

8.2.5 Basic Application With Input Transient Protection

![Figure 29. Reverse Input Voltage Protection With IQ Reduction Schematic](image1)

![Figure 30. Basic Application With Input Transient Protection Schematic](image2)
8.2.6 48-V Application With Reverse Input Voltage (\(V_{\text{IN}} = -48\) V) Protection

![Schematic](image)

Figure 31. 48-V Application With Reverse Input Voltage (\(V_{\text{IN}} = -48\) V) Protection Schematic

8.2.6.1 Application Curves

![Graph](image)

Figure 32. Operation With Positive Polarity Input With (\(V_{\text{IN}} = 25\) V)  

Figure 33. Operation With Negative polarity Input With (\(V_{\text{IN}} = -25\) V)
9 Power Supply Recommendations

When the LM5050-1/-Q1 shuts off the external MOSFET, transient voltages will appear on the input and output due to reverse recovery, as discussed in *Short Circuit Failure of an Input Supply*. To prevent LM5050-1 and surrounding components from damage under the conditions of a direct input short circuit, it is necessary to clamp the negative transient at IN, and OUT pins with TVS.

10 Layout

10.1 Layout Guidelines

The typical PCB layout for LM5050-1/-Q1 is shown in Figure 34. TI recommends connecting the IN, Gate and OUT pins close to the source and drain pins of the MOSFET. Keep the traces of the MOSFET drain wide and short to minimize resistive losses. Place surge suppressors (D1 and D4) components as shown in the example layout of LM5050-1 in Layout Example.

10.2 Layout Example

![Figure 34. Typical Layout Example With D2PAK N-MOSFET](image)
11 Device and Documentation Support

11.1 Documentation Support

11.1.1 Related Documentation
Achieving Stable VGS Using LM5050-1 with Low Current and Noisy Input Supply, SLVA684

11.2 Related Links
The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>SAMPLE &amp; BUY</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5050-1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LM5050-1-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

11.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.4 Trademarks
E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

11.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.6 Glossary
**SLYZ022 — TI Glossary.**
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5050MK-1/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>SZHB</td>
<td></td>
</tr>
<tr>
<td>LM5050MKX-1/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>SZHB</td>
<td>Samples</td>
</tr>
<tr>
<td>LM505QQMK-1/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 150</td>
<td>SL5B</td>
<td>Samples</td>
</tr>
<tr>
<td>LM505QQMKX-1/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 150</td>
<td>SL5B</td>
<td>Samples</td>
</tr>
<tr>
<td>LM505QQMK-1/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>SP3B</td>
<td>Samples</td>
</tr>
<tr>
<td>LM505QQMKX-1/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>SP3B</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **Eco Plan** - The planned eco-friendly classification: 
- **Pb-Free (RoHS)**: Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check [http://www.ti.com/productcontent](http://www.ti.com/productcontent) for the latest availability information and additional product content details.
- **Pb-Free (RoHS Exempt)**: This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
- **Green (RoHS & no Sb/Br)**: TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF LM5050-1, LM5050-1-Q1:

- Catalog: LM5050-1
- Automotive: LM5050-1-Q1

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
**TAPE AND REEL INFORMATION**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0  (mm)</th>
<th>B0  (mm)</th>
<th>K0  (mm)</th>
<th>P1  (mm)</th>
<th>W   (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5050MK-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>LM5050MKX-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>LM5050Q0MK-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>LM5050Q0MKX-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>LM5050Q1MK-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>LM5050Q1MKX-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

**A0** Dimension designed to accommodate the component width

**B0** Dimension designed to accommodate the component length

**K0** Dimension designed to accommodate the component thickness

**W** Overall width of the carrier tape

**P1** Pitch between successive cavity centers
<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5050MK-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM5050MKX-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM5050Q0MK-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM5050Q0MKX-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM5050Q1MK-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LM5050Q1MKX-1/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI provides technical and reliability data (including datasheets), design resources (including reference designs), application or other design advice, web tools, safety information, and other resources “as is” and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated