LM98555 CCD Driver

Check for Samples: LM98555

FEATURES

• All CCD Drivers Integrated into One Package
• High Strength Drivers Designed Specifically for CCD Loads
• Ability to Scale Clock Driver Strength
• Skew Specifications Ensured
• Separate Input and Output Power Supplies
• CMOS Process Technology
• 64-Pin HTSSOP Package with Extended Power Handling Capability

DESCRIPTION

The LM98555 is a highly integrated driver circuit intended for CCD driving applications. It combines 25 drivers of varying drive strengths into one chip to provide a complete CCD driving solution. Due to this one-chip integration, optimal skew control is achieved for this demanding application.

KEY SPECIFICATIONS

• Supply Voltage
  – Inputs 3.0 to 5.5V
  – Drivers 4.5 to 5.8V
• Maximum Output Skew Between P1A and P2A Outputs 0.5 ns
• Maximum Power Handling 2.0W

Functional Description

Figure 1. Functional Block Diagram

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.
Figure 2. HTSSOP Package
See Package Number DCA0064A
## Pin Descriptions

### Driver inputs

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin No.</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>P2BIN</td>
<td>8</td>
<td>Input</td>
<td>CMOS logic input for the P2B driver.</td>
</tr>
<tr>
<td>R5IN</td>
<td>9</td>
<td>Input</td>
<td>CMOS logic input for the RS driver.</td>
</tr>
<tr>
<td>CPIN</td>
<td>10</td>
<td>Input</td>
<td>CMOS logic input for the CP driver.</td>
</tr>
<tr>
<td>P1AIN</td>
<td>15</td>
<td>Input</td>
<td>CMOS logic input for the P1A ganged (8) driver set.</td>
</tr>
<tr>
<td>P2AIN</td>
<td>18</td>
<td>Input</td>
<td>CMOS logic input for the P2A ganged (8) driver set.</td>
</tr>
<tr>
<td>SHIN</td>
<td>21</td>
<td>Input</td>
<td>CMOS logic input for the SH ganged (3) driver set.</td>
</tr>
<tr>
<td>AFEIN</td>
<td>22</td>
<td>Input</td>
<td>CMOS logic input for the AFE driver.</td>
</tr>
<tr>
<td>MCLIN</td>
<td>23</td>
<td>Input</td>
<td>CMOS logic input for the MCL driver.</td>
</tr>
<tr>
<td>SHDIN</td>
<td>24</td>
<td>Input</td>
<td>CMOS logic input for the SHD driver.</td>
</tr>
</tbody>
</table>

### Driver Outputs

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin No.</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHDOUT</td>
<td>28</td>
<td>Output; Low-Strength</td>
<td>Driver output for the SHDIN input signal.</td>
</tr>
<tr>
<td>MCLOUT</td>
<td>30</td>
<td>Output; Low-Strength</td>
<td>Driver output for the MCLIN input signal.</td>
</tr>
<tr>
<td>AFEOUT</td>
<td>31</td>
<td>Output; Low-Strength</td>
<td>Driver output for the AFEIN input signal.</td>
</tr>
<tr>
<td>CPOUT</td>
<td>2</td>
<td>Output; Low-Strength</td>
<td>Driver output for the CPIN input signal. Typically used to drive the Clamp Gate input of the CCD.</td>
</tr>
<tr>
<td>RSOUT</td>
<td>3</td>
<td>Output; Low-Strength</td>
<td>Driver output for the RSIN input signal. Typically used to drive the Reset Gate input of the CCD.</td>
</tr>
<tr>
<td>P2BOUT</td>
<td>5</td>
<td>Output; Low-Strength</td>
<td>Driver output for the P2BIN input signal.</td>
</tr>
<tr>
<td>P2AOUT0</td>
<td>47</td>
<td>Output; TRI-STATE; High-Strength</td>
<td>Ganged driver outputs for the P2AIN input. Typically the user may join together these outputs to drive the φ2 clock input of the CCD. Some of these outputs may be disabled using the EN(1:0) inputs - see Application Information.</td>
</tr>
<tr>
<td>P2AOUT1</td>
<td>46</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P2AOUT2</td>
<td>43</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P2AOUT3</td>
<td>42</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P2AOUT4</td>
<td>39</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P2AOUT5</td>
<td>38</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P2AOUT6</td>
<td>35</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P2AOUT7</td>
<td>34</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1AOUT0</td>
<td>50</td>
<td>Output; TRI-STATE; High-Strength</td>
<td>Ganged driver outputs for the P1AIN input. Typically the user may join together these outputs to drive the φ1 clock input of the CCD. Some of these outputs may be disabled using the EN(1:0) inputs - see Application Information.</td>
</tr>
<tr>
<td>P1AOUT1</td>
<td>51</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1AOUT2</td>
<td>54</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1AOUT3</td>
<td>55</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1AOUT4</td>
<td>58</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1AOUT5</td>
<td>59</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1AOUT6</td>
<td>62</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P1AOUT7</td>
<td>63</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SHOUT0</td>
<td>26</td>
<td>Output; Low-Strength</td>
<td>Ganged driver outputs for the SHIN input signal. Typically used to drive the Shift Gate input of the CCD.</td>
</tr>
<tr>
<td>SHOUT1</td>
<td>27</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SHOUT2</td>
<td>6</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Logic Inputs

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin No.</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN0</td>
<td>11</td>
<td>Input</td>
<td>Driver enable control. Some of the P1A and P2A drivers can be disabled using these inputs. See Application Information.</td>
</tr>
<tr>
<td>EN1</td>
<td>12</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Power & Ground Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin No.</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDDI</td>
<td>14, 16, 20</td>
<td>Power</td>
<td>VDD for pre-drivers.</td>
</tr>
</tbody>
</table>
## Pin Descriptions (continued)

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin No.</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_DDO</td>
<td>1</td>
<td>Power</td>
<td>V_{DD} for final-stage driver.</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>29</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>32</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>37</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>40</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>45</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>49</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>53</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>57</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>60</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GND_IN</td>
<td>13</td>
<td>Ground</td>
<td>Ground connection for all circuitry other than the Final-Stage Drivers.</td>
</tr>
<tr>
<td></td>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GND_D0</td>
<td>4</td>
<td>Ground</td>
<td>Ground connection for the Final-Stage Drivers.</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>33</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>36</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>41</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>44</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>48</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>52</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>56</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>61</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>64</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typical</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>−0.5V to 6.2V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Package Power Rating at 25°C</td>
<td>2.0 Watts</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage on Any Input or Output Pin</td>
<td>−0.5V to V&lt;sub&gt;DD&lt;/sub&gt;+0.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DC Input Current at Any Pin</td>
<td>25 mA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DC Package Input Current</td>
<td>50 mA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>−65°C to +150°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lead temperature (Soldering, 10 sec.)</td>
<td>300°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ESD Susceptibility</td>
<td>Human Body Model</td>
<td>2000V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ESD Susceptibility</td>
<td>Machine Model</td>
<td>200V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Absolute maximum ratings are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the device should be operated at these limits.
2. If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
3. Package power rating assumes the exposed thermal pad is soldered to the printed circuit board as recommended, with significant heat spreading provided by vias to internal or bottom heat dissipation planes or pad. If this is not the case, then the package power rating should be reduced. See THERMAL GUIDELINES in Application Information for more information.

### Operating Conditions

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typical</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage V&lt;sub&gt;DDI&lt;/sub&gt;</td>
<td>+3.0V to +5.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply Voltage V&lt;sub&gt;DDO&lt;/sub&gt;</td>
<td>+4.5V to +5.8V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply Sequencing&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>V&lt;sub&gt;DDI&lt;/sub&gt; &lt; V&lt;sub&gt;DDO&lt;/sub&gt;+0.2V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ambient Temperature (T&lt;sub&gt;A&lt;/sub&gt;)</td>
<td>0 to 70°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Frequency</td>
<td>30 MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Dissipation&lt;sup&gt;(2)&lt;/sup&gt;</td>
<td>2.0 W</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. When powering up and down, transient voltage levels on V<sub>DDI</sub> must be lower than (V<sub>DDO</sub> + 0.2V)
2. This is the power dissipated on-chip due to all currents flowing through the device - both DC and AC. This operating condition will be violated if all driver outputs are fully loaded and operating at the same time at the rated F<sub>MAX</sub>. The system design must constrain the chip's operating conditions (loads, power supply, number of parallel drivers enabled, frequency of operation) to make certain that this limit is never exceeded.

### Package Thermal Resistances

<table>
<thead>
<tr>
<th>Package</th>
<th>θ&lt;sub&gt;J-A&lt;/sub&gt; (1)</th>
<th>θ&lt;sub&gt;J-PAD&lt;/sub&gt; (Thermal Pad)</th>
</tr>
</thead>
<tbody>
<tr>
<td>64-Lead HTSSOP</td>
<td>36.8°C / W</td>
<td>6.2°C / W</td>
</tr>
</tbody>
</table>

1. Package thermal resistance for junction to ambient is based on a 5.5 inch by 3 inch, 4 layer printed circuit board, with thermal vias connecting the heat sinking pad to a full internal ground plane. Tests were done in still air, with a power dissipation of 2.0 W, at an ambient temperature of 22°C.

### DC Electrical Characteristics

The following specifications apply for GND = 0V, V<sub>DDI</sub> = 3.3V, V<sub>DDO</sub> = 5.0V, unless noted otherwise. **Boldface limits apply for T<sub>A</sub>= T<sub>MIN</sub> to T<sub>MAX</sub>: all other limits T<sub>A</sub>= 25°C**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typical</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>I&lt;sub&gt;I&lt;/sub&gt; Logic 1 Input Current</td>
<td>V&lt;sub&gt;I&lt;/sub&gt; = V&lt;sub&gt;DDI&lt;/sub&gt;</td>
<td>-1</td>
<td>0.004</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>Logic 0 Input Current</td>
<td>V&lt;sub&gt;I&lt;/sub&gt; = GND</td>
<td>-1</td>
<td>0.006</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>V&lt;sub&gt;IT&lt;/sub&gt; Input Threshold</td>
<td>V&lt;sub&gt;DDI&lt;/sub&gt; = 3.3V</td>
<td>1.41</td>
<td>1.57</td>
<td>1.75</td>
<td>V</td>
</tr>
<tr>
<td>Input Threshold</td>
<td>V&lt;sub&gt;DDI&lt;/sub&gt; = 5.0V</td>
<td>2.48</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Input Threshold Hysteresis</td>
<td>V&lt;sub&gt;DDI&lt;/sub&gt; = 3.3V</td>
<td>-72</td>
<td>11</td>
<td>100</td>
<td>mV</td>
</tr>
<tr>
<td>ΔV&lt;sub&gt;IT&lt;/sub&gt; Input Threshold Variation</td>
<td>Between P1A, P2A inputs</td>
<td>-100</td>
<td>100</td>
<td></td>
<td>mV</td>
</tr>
</tbody>
</table>

Copyright © 2005–2013, Texas Instruments Incorporated
DC Electrical Characteristics (continued)

The following specifications apply for GND = 0V, VDDI = 3.3V, VDDO = 5.0V, unless noted otherwise. **Boldface limits apply for TA = TMIN to TMAX;** all other limits TA = 25°C

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typical</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>RO</td>
<td>Output Impedance P1A and P2A Outputs</td>
<td>$I_{LOAD} = 525$ mA</td>
<td>$R_O = (V_{DDO} - V_O)/I_{OH}$ or $R_O = V_O/I_{OL}$</td>
<td>6.1</td>
<td>9.9</td>
</tr>
<tr>
<td>RO</td>
<td>Output Impedance All Other Outputs</td>
<td>$I_{LOAD} = 280$ mA</td>
<td>$R_O = (V_{DDO} - V_O)/I_{OH}$ or $R_O = V_O/I_{OL}$</td>
<td>10.2</td>
<td>17.4</td>
</tr>
</tbody>
</table>

AC Electrical Characteristics

The following specifications apply for GND = 0V, VDDI = 3.3V, VDDO = 5.0V, unless noted otherwise. **Boldface limits apply for TA = TMIN to TMAX;** all other limits TA = 25°C

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typical</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{PHL}$</td>
<td>Prop Delay: High-to-Low P1A and P2A Outputs</td>
<td>$C_L = 220$ pF, $R_L = 10\Omega$ (1)</td>
<td>3.06</td>
<td>4.6</td>
<td>6.55</td>
</tr>
<tr>
<td>$t_{PHL}$</td>
<td>Prop Delay: High-to-Low CP, RS, P2B Outputs</td>
<td>$C_L = 82$ pF, $R_L = 10\Omega$ (1) (2)</td>
<td>4.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{PLH}$</td>
<td>Prop Delay: Low-to-High P1A and P2A Outputs</td>
<td>$C_L = 220$ pF, $R_L = 10\Omega$ (3)</td>
<td>3.38</td>
<td>4.9</td>
<td>6.68</td>
</tr>
<tr>
<td>$t_{PLH}$</td>
<td>Prop Delay: Low-to-High CP, RS, P2B Outputs</td>
<td>$C_L = 82$ pF, $R_L = 10\Omega$ (3) (2)</td>
<td>4.2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{SKEW}$</td>
<td>Prop Delay Skew High-to-Low</td>
<td>Between any P1A or P2A Outputs on a Single Unit</td>
<td></td>
<td>109</td>
<td>387</td>
</tr>
<tr>
<td>$t_{SKEW}$</td>
<td>Prop Delay Skew Low-to-High</td>
<td></td>
<td></td>
<td>157</td>
<td>490</td>
</tr>
</tbody>
</table>

(1) Propagation Delay High-to-Low with output low trigger voltage at $V_{DDO}*0.75$.
(2) Typical values determined from characterization testing only. Not production tested or ensured.
(3) Propagation Delay Low-to-High with output high trigger voltage at $V_{DDO}*0.25$.

Test Conditions

![Figure 3. AC Test Conditions](image)
APPLICATION INFORMATION

The LM98555 is a fully integrated clock driver/buffer for high speed CCD applications. It provides high performance low impedance drivers, with optimized low skew performance of the P1 and P2 outputs. Enable inputs allow use of two, four, six, or all eight P1 and P2 drivers to optimize the amount of drive for the application. The 64 pin thermally enhanced HTSSOP provides excellent power handling through the use of an exposed heat transfer pad on the underside of the package.

THERMAL GUIDELINES

The LM98555's maximum power dissipation limit, shown in Operating Conditions, must be strictly adhered to. The product's multiple high-strength drivers, with their ability to drive a wide-range of loads, make it possible to be within spec on each output and yet violate the aggregate maximum power dissipation limit for the total product. Special caution must be paid to this by limiting the chip's operating conditions (loads, power supply, number of parallel drivers enabled, frequency of operation) to make certain that the maximum power dissipation limit is never exceeded.

Thermal characterization of the device has been done to provide reference points under specific conditions. θ junction to ambient was measured using a 5.5 inch by 3 inch, 4 layer PCB. The thermal contact pad on the board was connected using vias to a full ground plane on one of the internal layers. The recommended thermal pad is shown in Figure 4.

![Exposed thermal pad mounting area](image)

Figure 4. Exposed Pad Land Pattern

The vias shown provide a path for heat to flow from the pad to a heat sinking or dissipating area of the printed circuit board. The following figures show several typical examples of how this can be done, and illustrate how heat is conducted away from the IC to larger areas where it is dissipated.

![Vias couple thermal energy to internal ground plane to transfer heat away from package](image)

Figure 5. 4 Layer PCB - Example 1

![Vias couple thermal energy to internal ground planes and heat spreader pad on bottom layer to transfer heat away from package](image)

Figure 6. 4 Layer PCB - Example 2
In multi-layer board applications, one or more internal planes are usually dedicated as a ground plane. Connecting the thermal pad to this ground plane with vias will usually provide adequate heat management. In 2 layer boards, it is important to provide a large heat spreading pad on the opposite side of the board. The vias will provide a good thermal connection between the pad under the IC, and the heat spreading pad on the bottom of the board. Thermal modelling can be done using the θjunction to pad information provided, to calculate the required area of copper based on the ambient temperature of the system, and the calculated amount of thermal dissipation in the LM98555.

**POWER DISSIPATION**

The amount of power dissipated in the device can be determined by considering the following factors:

- Power dissipated delivering energy to the load capacitance
- Power dissipated delivering energy to parasitic capacitance
- Power dissipated due to leakage in the IC

The amount of power dissipated due to leakage is very small in this CMOS device. Most of the power will be due to the load capacitance being switched, with a small additional amount caused by the parasitic capacitance of the output circuitry, output pins, and PCB traces. A typical parasitic capacitance would be on the order of 5 pF. Since the load capacitance will be on the order of 100 pF or more, this usually dominates the power dissipation calculation. The following equation can be used to calculate the power dissipation due to capacitive switching of the loads:

\[ P = \text{Sum} [\text{Output Frequency} \times \text{Load Capacitance} \times \text{Output Voltage Squared}] \] (summed for all outputs)

**INPUT SIGNALS**

Care should be taken to match the trace lengths between timing signals that require low skew. Usually, the P1A and P2A signals will be the most critical. In some applications, the timing of P2B with respect to P1A and P2A can also be important, and that input trace should also be carefully designed.

Trace shape and width should also be carefully controlled. The trace geometry will determine the characteristic impedance of each trace. The impedance should be set to give reasonable immunity to noise coupling into the trace. With a known trace impedance, the signals can be terminated using a series resistor at the source that is equal to the characteristic impedance. This will provide a signal with minimum overshoot and ringing, and will contribute to better performance of the final signal reaching the CCD.

**OUTPUT CONNECTIONS AND LOADING EXAMPLES**

The LM98555 can be used with a wide variety of different CCD sensors. The P1Aoutx and P2Aoutx outputs can be selectively enabled to provide 2, 4, 6, or 8 drivers. This allows the available drive strength to be optimized for the sensor and application. Connecting multiple outputs together in parallel as shown in the typical application circuit provides lower drive impedance as needed to suit the load being driven. When driving smaller loads, lower switching noise will be generated if the minimum necessary outputs are enabled and used.

The output signal traces should also be designed for a known impedance. Source terminating resistors should be used in series with each output to provide good matching to the trace characteristic impedance. The resistors should be located as close as possible to each output pin. If multiple outputs will be combined to drive a single load pin, the output signals should be combined after the termination resistors. This will provide the best summing of adjacent outputs. The combined signal should then pass through an EMI type ferrite bead. This component can be selected to change the bandwidth or shape of the clocking signal to achieve the best CCD transfer efficiency.
Several other techniques will also help maintain signal quality, and minimize timing differences between critical signals. Vias should not be used for critical timing signals. These can add impedance discontinuities that will affect the waveform quality. Traces should have gradual bends and avoid sharp changes in direction that can also introduce impedance discontinuities.

**SELECTIVE DRIVER ENABLING**

With the Enable pins, the user has the capability to enable only the drivers that are required for the application, thus eliminating unnecessary outputs switching. The following table shows the details.

<table>
<thead>
<tr>
<th>EN1</th>
<th>EN0</th>
<th>Driver-set State</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>P1Aout(1:0) and P2Aout(1:0) are enabled; all others disabled.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>P1Aout(3:0) and P2Aout(3:0) are enabled; all others disabled.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>P1Aout(5:0) and P2Aout(5:0) are enabled; all others disabled.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>All P1Aout and P2Aout drivers are enabled.</td>
</tr>
</tbody>
</table>

Note: The disabled drivers' outputs are in TRI-STATE.

**POWER SUPPLY SEQUENCING**

During device power-up and power-down, V\textsubscript{DDI} must be maintained less than (V\textsubscript{DDO} + 0.2V) to prevent excessive current flow through the internal ESD protection circuitry. Since most applications will involve 3V on V\textsubscript{DDI} and 5V on V\textsubscript{DDO}, this can be easily met. If this voltage relationship cannot be met, then the DC pin and package limits for input current must be maintained by controlling the source impedance of the V\textsubscript{DDI} supply.

**POWER AND GROUND - PLANES VERSUS BUSES**

The best performance will be achieved by using planes rather than traces for power and ground. Planes provide lower electrical and thermal impedance. Ground bounce and ringing are reduced, electromagnetic emissions are minimized and the best thermal performance will be realized.

A single common ground plane should be used for all power and signal domains.

Another circuit board layer can be used to provide power to the various circuitry. Different power buses can be provided by isolated planes within this layer of the circuit board.

**EMI MANAGEMENT**

Good EMI control will be achieved by addressing the following items:

- Provide proper source termination of output signals
- Limit length of output traces
- Ensure adequate power supply decoupling
- Provide power and ground planes as much as possible
- Provide common ground plane for all signals, especially between LM98555 outputs and load CCD
- Enable and use the minimum number of outputs needed
## REVISION HISTORY

### Changes from Revision C (April 2013) to Revision D

<table>
<thead>
<tr>
<th>Change Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed layout of National Data Sheet to TI format</td>
<td>9</td>
</tr>
</tbody>
</table>

Submit Documentation Feedback

Copyright © 2005–2013, Texas Instruments Incorporated

Product Folder Links: **LM98555**
### PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM98555CCMH/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>DCA</td>
<td>64</td>
<td>28</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-4-260C-72 HR</td>
<td>0 to 70</td>
<td>LM98555 CCMH</td>
<td>Samples</td>
</tr>
<tr>
<td>LM98555CCMHX/NOPB</td>
<td>ACTIVE</td>
<td>HTSSOP</td>
<td>DCA</td>
<td>64</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-4-260C-72 HR</td>
<td>0 to 70</td>
<td>LM98555 CCMH</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
**ACTIVE:** Product device recommended for new designs.
**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
### TAPE AND REEL INFORMATION

**REEL DIMENSIONS**

![Reel Dimensions Diagram](image)

**TAPE DIMENSIONS**

![Tape Dimensions Diagram](image)

<table>
<thead>
<tr>
<th>A0</th>
<th>Dimension designed to accommodate the component width</th>
</tr>
</thead>
<tbody>
<tr>
<td>B0</td>
<td>Dimension designed to accommodate the component length</td>
</tr>
<tr>
<td>K0</td>
<td>Dimension designed to accommodate the component thickness</td>
</tr>
<tr>
<td>W</td>
<td>Overall width of the carrier tape</td>
</tr>
<tr>
<td>P1</td>
<td>Pitch between successive cavity centers</td>
</tr>
</tbody>
</table>

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![Quadrant Assignments Diagram](image)

*All dimensions are nominal.*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0  (mm)</th>
<th>B0  (mm)</th>
<th>K0  (mm)</th>
<th>P1  (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM98555CCMHX/NOPB</td>
<td>HTSSOP</td>
<td>DCA</td>
<td>64</td>
<td>1000</td>
<td>330.0</td>
<td>24.4</td>
<td>8.6</td>
<td>17.5</td>
<td>1.8</td>
<td>12.0</td>
<td>24.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
## TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM98555CCMHX/NOPB</td>
<td>HTSSOP</td>
<td>DCA</td>
<td>64</td>
<td>1000</td>
<td>367.0</td>
<td>367.0</td>
<td>45.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated