

SNOS621D - AUGUST 2000 - REVISED MARCH 2013

# LMC6024 Low Power CMOS Quad Operational Amplifier

Check for Samples: LMC6024

### FEATURES

- Specified for 100 k $\Omega$  and 5 k $\Omega$  Loads
- High Voltage Gain 120 dB
- Low Offset Voltage Drift 2.5 μV/°C
- Ultra Low Input Bias Vurrent 40 fA
- Input Common-mode Range Includes V
- Operating Range from +5V to +15V Supply
- Low Distortion 0.01% at 1 kHz
- Slew Rate 0.11 V/µs
- Micropower Operation 1 mW

## **APPLICATIONS**

- High-impedance Buffer or Preamplifier
- Current-to-voltage Converter
- Long-term Integrator
- Sample-and-hold Circuit
- Peak Detector
- Medical Instrumentation
- Industrial Controls

### **Connection Diagram**

### DESCRIPTION

The LMC6024 is a CMOS quad operational amplifier which can operate from either a single supply or dual supplies. Its performance features include an input common-mode range that reaches V<sup>-</sup>, low input bias current and voltage gain (into 100 k $\Omega$  and 5 k $\Omega$  loads) that is equal to or better than widely accepted bipolar equivalents, while the power supply requirement is less than 1 mW.

This chip is built with Texas Instrument's advanced Double-Poly Silicon-Gate CMOS process.

See the LMC6022 datasheet for a CMOS dual operational amplifier with these same features.





#### Figure 1. 14-Pin DIP and SOIC Package See Package Number D0014A



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### Absolute Maximum Ratings (1)(2)

| 0                                                 |                                                    |                    |
|---------------------------------------------------|----------------------------------------------------|--------------------|
| Differential Input Voltage                        | ±Supply Voltage                                    |                    |
| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 16V                                                |                    |
| Lead Temperature                                  | 260°C                                              |                    |
| Storage Temperature Range                         | −65°C to +150°C                                    |                    |
| Voltage at Output/Input Pin                       | (V <sup>+</sup> ) + 0.3V, (V <sup>−</sup> ) − 0.3V |                    |
| Current at Input Pin                              | ±5 mA                                              |                    |
| Current at Output Pin                             | ±18 mA                                             |                    |
| Current at Power Supply Pin                       |                                                    | 35 mA              |
| Output Short Circuit to V <sup>+</sup>            |                                                    | See <sup>(3)</sup> |
| Output Short Circuit to V <sup>-</sup>            |                                                    | See <sup>(4)</sup> |
| Junction Temperature                              |                                                    | 150°C              |
| ESD Tolerance <sup>(5)</sup>                      |                                                    | 1000V              |
| Power Dissipation                                 |                                                    | See <sup>(6)</sup> |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Do not connect output to  $V^+$  when  $V^+$  is greater than 13V or reliability may be adversely affected.

(4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature and/or multiple Op Amp shorts can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversly affect reliability.

(5) Human body model, 100 pF discharge through a 1.5 k $\Omega$  resistor.

(6) The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ .

## **Operating Ratings**

| Temperature Range                        | -40°C ≤ T <sub>J</sub> ≤ +85°C |         |
|------------------------------------------|--------------------------------|---------|
| Supply Voltage Range                     | 4.75V to 15.5V                 |         |
| Power Dissipation                        | See <sup>(1)</sup>             |         |
| Thermal Resistance $(\theta_{JA})^{(2)}$ | 14-Pin DIP                     | 85°C/W  |
|                                          | 14-Pin SOIC                    | 115°C/W |

(1) For operating at elevated temperatures the device must be derated based on the thermal resistance  $\theta_{JA}$  with  $P_D = (T_J - T_A)/\theta_{JA}$ .

(2) All numbers apply for packages soldered directly into a PC board.



#### www.ti.com

### **DC Electrical Characteristics**

The following specifications apply for V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>O</sub> = 2.5V, and R<sub>L</sub> = 1M unless otherwise noted. **Boldface** limits apply at the temperature extremes; all other limits  $T_J = 25^{\circ}$ C.

|                      | Parameter                             | Test                                                    | Conditions | Typical <sup>(1)</sup> | LMC6024I<br>Limit <sup>(2)</sup> | Units       |
|----------------------|---------------------------------------|---------------------------------------------------------|------------|------------------------|----------------------------------|-------------|
| V <sub>OS</sub>      | Input Offset Voltage                  |                                                         |            | 1                      | 9                                | mV          |
|                      |                                       |                                                         |            |                        | 11                               | Max         |
| ΔV <sub>OS</sub> /ΔT | Input Offset Voltage Average<br>Drift |                                                         |            | 2.5                    |                                  | µV/°C       |
| I <sub>B</sub>       | Input Bias Current                    |                                                         |            | 0.04                   |                                  | pА          |
|                      |                                       |                                                         |            |                        | 200                              | Max         |
| l <sub>os</sub>      | Input Offset Current                  |                                                         |            | 0.01                   | 100                              | pA<br>Max   |
| R <sub>IN</sub>      | Input Resistance                      |                                                         |            | >1                     |                                  | TeraΩ       |
| CMRR                 | Common Mode Rejection                 | $0V \le V_{CM} \le 12V$                                 |            | 83                     | 63                               | dB          |
|                      | Ratio                                 | V <sup>+</sup> = 15V                                    |            |                        | 61                               | Min         |
| +PSRR                | Positive Power Supply                 | $5V \le V^+ \le 15V$                                    |            | 83                     | 63                               | dB          |
|                      | Rejection Ratio                       |                                                         |            |                        | 61                               | Min         |
| -PSRR                | Negative Power Supply                 | $0V \le V^- \le -10V$                                   |            | 94                     | 74                               | dB          |
|                      | Rejection Ratio                       |                                                         |            |                        | 73                               | Min         |
| V <sub>CM</sub>      | Input Common-Mode Voltage             | $V^+ = 5V$ and $15V$                                    |            | -0.4                   | -0.1                             | V           |
|                      | Range                                 | For CMRR ≥ 50 DB                                        |            |                        | 0                                | Max         |
|                      |                                       |                                                         |            | V <sup>+</sup> - 1.9   | V <sup>+</sup> - 2.3             | V<br>Min    |
|                      |                                       | (2)                                                     |            |                        | V <sup>+</sup> - 2.5             |             |
| A <sub>V</sub>       | Large Signal Voltage Gain             | $R_{L} = 100 \ k\Omega^{(3)}$                           | Sourcing   | 1000                   | 200                              | V/mV<br>Min |
|                      |                                       |                                                         | Sinking    |                        | 100                              |             |
|                      |                                       |                                                         |            | 500                    | 90                               | V/mV<br>Min |
|                      |                                       |                                                         | 5 + 0 (3)  |                        | 40                               | V/mV<br>Min |
|                      |                                       | $R_L = 5 k\Omega^{(3)}$                                 | Sourcing   | 1000                   | 100                              |             |
|                      |                                       |                                                         |            |                        | 75                               |             |
|                      |                                       |                                                         | Sinking    | 250                    | 50                               | V/mV<br>Min |
| .,                   |                                       | ) (†) (                                                 |            | 4.007                  | 20                               |             |
| Vo                   | Output Voltage Swing                  | $V^{+} = 5V$<br>R <sub>L</sub> = 100 k $\Omega$ to 2.5V |            | 4.987                  | 4.40                             | V<br>Min    |
|                      |                                       | -                                                       |            | 0.004                  | <b>4.43</b><br>0.06              | V           |
|                      |                                       |                                                         |            | 0.004                  | 0.08                             | Max         |
|                      |                                       | V <sup>+</sup> = 5V                                     |            | 4.940                  | 4.20                             | V           |
|                      |                                       | $R_L = 5 k\Omega$ to 2.5V                               |            | 4.940                  |                                  | V<br>Min    |
|                      |                                       |                                                         |            | 0.040                  | <b>4.00</b><br>0.25              | V           |
|                      |                                       |                                                         |            | 0.040                  | 0.25                             | Max         |
|                      |                                       | V <sup>+</sup> = 15V                                    |            | 14.970                 | 14.00                            | V           |
|                      |                                       | $R_L = 100 \text{ k}\Omega \text{ to } 7.5 \text{V}$    |            | 14.070                 | 13.90                            | Min         |
|                      |                                       |                                                         |            | 0.007                  | 0.06                             | V           |
|                      |                                       |                                                         |            |                        | 0.09                             | Max         |
|                      |                                       | V <sup>+</sup> = 15V                                    |            | 14.840                 | 13.70                            | V           |
|                      |                                       | $R_L = 5 k\Omega$ to 7.5V                               |            |                        | 13.50                            | Min         |
|                      |                                       |                                                         |            | 0.110                  | 0.32                             | V           |
|                      |                                       |                                                         |            |                        | 0.40                             | Max         |

(1) Typical values represent the most likely parametric norm.

(2) All limits are guaranteed by testing or correlation. (3)  $V^+ = 15V$ ,  $V_{CM} = 7.5V$ , and  $R_L$  connected to 7.5V. For Sourcing tests,  $7.5V \le V_0 \le 11.5V$ . For Sinking tests,  $2.5V \le V_0 \le 7.5V$ .

Product Folder Links: LMC6024



www.ti.com

### **DC Electrical Characteristics (continued)**

The following specifications apply for V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>O</sub> = 2.5V, and R<sub>L</sub> = 1M unless otherwise noted. **Boldface** limits apply at the temperature extremes; all other limits  $T_J = 25^{\circ}$ C.

| Parameter      |                | Parameter Test Conditions                                   |     |     | Units |  |
|----------------|----------------|-------------------------------------------------------------|-----|-----|-------|--|
| l <sub>o</sub> | Output Current | $V^+ = 5V$                                                  | 22  | 13  | mA    |  |
|                |                | Sourcing, $V_O = 0V$<br>Sinking $V_O = 5V$ <sup>(4)</sup>   |     | 9   | Min   |  |
|                |                |                                                             | 21  | 13  | mA    |  |
|                |                |                                                             | 9   | Min |       |  |
|                |                | V <sup>+</sup> = 15V                                        | 40  | 23  | mA    |  |
|                |                | Sourcing, $V_O = 0V$<br>Sinking, $V_O = 13V$ <sup>(5)</sup> |     | 15  | Min   |  |
|                |                |                                                             | 39  | 23  | mA    |  |
|                |                |                                                             |     | 15  | Min   |  |
| ls             | Supply Current | All Four Amplifiers                                         | 160 | 240 | μA    |  |
|                |                | $V_{O} = 1.5V$                                              |     | 280 | Max   |  |

(4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature and/or multiple Op Amp shorts can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversly affect reliability.

Do not connect output to V<sup>+</sup> when V<sup>+</sup> is greater than 13V or reliability may be adversely affected. (5)

### **AC Electrical Characteristics**

The following specifications apply for V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 1.5V, V<sub>O</sub> = 2.5V, and R<sub>L</sub> = 1M unless otherwise noted. **Boldface** limits apply at the temperature extremes; all other limits  $T_J = 25^{\circ}C$ .

|                | Parameter                    | Test Conditions    | Typical <sup>(1)</sup> | LMC6024I<br>Limit <sup>(2)</sup> | Units  |
|----------------|------------------------------|--------------------|------------------------|----------------------------------|--------|
| SR             | Slew Rate                    | See <sup>(3)</sup> | 0.11                   | 0.05                             | V/µs   |
|                |                              |                    |                        | 0.03                             | Min    |
| GBW            | Gain-Bandwidth Product       |                    | 0.35                   |                                  | MHz    |
| θ <sub>M</sub> | Phase Margin                 |                    | 50                     |                                  | Deg    |
| G <sub>M</sub> | Gain Margin                  |                    | 17                     |                                  | dB     |
|                | Amp-to-Amp Isolation         | See <sup>(4)</sup> | 130                    |                                  | dB     |
| e <sub>n</sub> | Input-Referred Voltage Noise | F = 1 kHz          | 42                     |                                  | nV/√Hz |
| i <sub>n</sub> | Input-Referred Current Noise | F = 1 kHz          | 0.0002                 |                                  | pA/√Hz |

Typical values represent the most likely parametric norm. (1)

(2) All limits are guaranteed by testing or correlation.

 $V^+$  = 15V. Connected as Voltage Follower with 10V step input. Number specified is the slower of the positive and negative slew rates. Input referred,  $V^+$  = 15V and R<sub>L</sub> = 100 k $\Omega$  connected to 7.5V. Each amp excited in turn with 1 kHz to produce V<sub>O</sub> = 13 V<sub>PP</sub>. (3)

(4)





# Typical Performance Characteristics

 $V_S = \pm 7.5 V$ ,  $T_A = 25^{\circ}C$  unless otherwise specified





SNOS621D - AUGUST 2000 - REVISED MARCH 2013









VOLTAGE NOISE (nV X/Hz)

1 M

1 M



6



## **Typical Performance Characteristics (continued)**

 $V_S = \pm 7.5 V$ ,  $T_A = 25^{\circ}C$  unless otherwise specified













Texas INSTRUMENTS

www.ti.com

SNOS621D-AUGUST 2000-REVISED MARCH 2013









#### SNOS621D - AUGUST 2000 - REVISED MARCH 2013

### **APPLICATION HINTS**

### AMPLIFIER TOPOLOGY

The topology chosen for the LMC6024 is unconventional (compared to general-purpose op amps) in that the traditional unity-gain buffer output stage is not used; instead, the output is taken directly from the output of the integrator, to allow rail-to-rail output swing. Since the buffer traditionally delivers the power to the load, while maintaining high op amp gain and stability, and must withstand shorts to either rail, these tasks now fall to the integrator.

As a result of these demands, the integrator is a compound affair with an embedded gain stage that is doubly fed forward (via  $C_f$  and  $C_{ff}$ ) by a dedicated unity-gain compensation driver. In addition, the output portion of the integrator is a push-pull configuration for delivering heavy loads. While sinking current the whole amplifier path consists of three gain stages with one stage fed forward, whereas while sourcing the path contains four gain stages with two fed forward.



Figure 25. LMC6024 Circuit Topology (Each Amplifier)

The large signal voltage gain while sourcing is comparable to traditional bipolar op amps, for load resistance of at least 5 k $\Omega$ . The gain while sinking is higher than most CMOS op amps, due to the additional gain stage; however, when driving load resistance of 5 k $\Omega$  or less, the gain will be reduced as indicated in the Electrical Characterisitics. The op amp can drive load resistance as low as 500 $\Omega$  without instability.

### **COMPENSATING INPUT CAPACITANCE**

Refer to the LMC660 or LMC662 datasheets to determine whether or not a feedback capacitor will be necessary for compensation and what the value of that capacitor would be.

### CAPACITIVE LOAD TOLERANCE

Like many other op amps, the LMC6024 may oscillate when its applied load appears capacitive. The threshold of oscillation varies both with load and circuit gain. The configuration most sensitive to oscillation is a unity-gain follower. See the Typical Performance Characteristics.

The load capacitance interacts with the op amp's output resistance to create an additional pole. If this pole frequency is sufficiently low, it will degrade the op amp's phase margin so that the amplifier is no longer stable at low gains. The addition of a small resistor ( $50\Omega$  to  $100\Omega$ ) in series with the op amp's output, and a capacitor (5 pF to 10 pF) from inverting input to output pins, returns the phase margin to a safe value without interfering with lower-frequency circuit operation. Thus, larger values of capacitance can be tolerated without oscillation. Note that in all cases, the output will ring heavily when the load capcitance is near the threshold for oscillation.



Figure 26. Rx, Cx Improve Capacitive Load Tolerance



www.ti.com

Capacitive load driving capability is enhanced by using a pull up resistor to V<sup>+</sup> (Figure 27). Typically a pull up resistor conducting 50  $\mu$ A or more will significantly improve capacitive load responses. The value of the pull up resistor must be determined based on the current sinking capability of the amplifier with respect to the desired output swing. Open loop gain of the amplifier can also be affected by the pull up resistor (see DC Electrical Characteristics).



Figure 27. Compensating for Large Capacitive Loads with a Pull Up Resistor

#### PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK

It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low bias current of the LMC6024, typically less than 0.04 pA, it is essential to have an excellent layout. Fortunately, the techniques for obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable.

To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6024's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp's inputs. See Figure 28. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of 10<sup>12</sup> ohms, which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of an input. This would cause a 100 times degradation from the LMC6024's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of 10<sup>11</sup> ohms would cause only 0.05 pA of leakage current, or perhaps a minor (2:1) degradation of the amplifier's performance. See Figure 28, Figure 30, and Figure 31 for typical connections of guard rings for standard op-amp configurations. If both inputs are active and at high impedance, the guard can be tied to ground and still provide some protection; see Figure 32.



Figure 28. Example of Guard Ring in P.C. Board Layout (Using the LMC6024)



### www.ti.com

#### **Guard Ring Connections**



Figure 29. Inverting Amplifier Guard Ring Connections











Figure 32. Howland Current Pump Guard Ring Connections

The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 33.



(Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board.)

Figure 33. Air Wiring

### **BIAS CURRENT TESTING**

The test method of Figure 34 is appropriate for bench-testing bias current with reasonable accuracy. To understand its operation, first close switch S2 momentarily. When S2 is opened, then

$$I^- = \frac{dV_{OUT}}{dt} \times C2$$

Figure 34. Simple Input Bias Current Test Circuit

A suitable capacitor for C2 would be a 5 pF or 10 pF silver mica, NPO ceramic, or air-dielectric. When determining the magnitude of I, the leakage of the capacitor and socket must be taken into account. Switch S2 should be left shorted most of the time, or else the dielectric absorption of the capacitor C2 could cause errors.

Similarly, if S1 is shorted momentarily (while leaving S2 shorted)

$$I^+ = \frac{dV_{OUT}}{dt} \times (C1 + C_x)$$

where  $C_x$  is the stray capacitance at the +input.

## **Typical Single-Supply Applications**

Submit Documentation Feedback

 $(V^+ = 5.0 V_{DC})$ 

12

A 5V bias on the photodiode can cut its capacitance by a factor of 2 or 3, leading to improved response and lower noise. However, this bias on the photodiode will cause photodiode leakage (also known as its dark current).

R2

### Figure 35. Photodiode Current-to-Voltage Converter

1 pF R3  $\sim$ 100M

Vout





(1)

(2)





 $(V^+ = 5.0 V_{DC})$ 



(Upper limit of output range dictated by input common-mode range; lower limit dictated by minimum current requirement of LM385.)









If R1 = R5, R3 = R6, and R4 = R7; Then  $\frac{V_{OUT}}{V_{IN}} = \frac{R2 + 2R1}{R2} \times \frac{R4}{R3}$ 

∴ $A_V \approx 100$  for circuit shown.

For good CMRR over temperature, low drift resistors should be used. Matching of R3 to R6 and R4 to R7 affects CMRR. Gain may be adjusted through R2. CMRR may be adjusted through R7.

Figure 39. Instrumentation Amplifier



www.ti.com

 $(V^+ = 5.0 V_{DC})$ 



 $f_{O} = 10 \text{ Hz}$ Q = 2.1 Gain = -8.8





 $f_c = 10 Hz$ d = 0.895 Gain = 1





Figure 42. 1 Hz Low-Pass Filter (Maximally Flat, Dual Supply Only)



SNOS621D - AUGUST 2000 - REVISED MARCH 2013



$$\label{eq:Gain} \begin{split} &\mathsf{Gain} = -46.8\\ &\mathsf{Output} \mbox{ offset voltage reduced to the level of the input offset voltage of the bottom amplifier (typically 1 mV), referred to V_{\mathsf{BIAS}}. \end{split}$$



# **REVISION HISTORY**

| Cł | nanges from Revision C (March 2013) to Revision D  | Pag | ge |
|----|----------------------------------------------------|-----|----|
| •  | Changed layout of National Data Sheet to TI format |     | 15 |



www.ti.com



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMC6024IM/NOPB   | ACTIVE        | SOIC         | D                  | 14   | 55             | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 85    | LMC6024IM               | Samples |
| LMC6024IMX/NOPB  | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 85    | LMC6024IM               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM



TEXAS

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMC6024IMX/NOPB             | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

1-Jan-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMC6024IMX/NOPB | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

1-Jan-2024

## TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMC6024IM/NOPB | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated