LMP860x, LMP860x-Q1 60-V, Bidirectional, Low- or High-Side, Voltage-Output, Current-Sensing Amplifiers

1 Features
- Gain = 20x for LMP8601 and LMP8601-Q1
- Gain = 50x for LMP8602 and LMP8602-Q1
- Gain = 100x for LMP8603 and LMP8603-Q1
- TCVOS: 10 μV/°C Maximum
- CMRR: 90-dB Minimum
- Input Offset Voltage: 1-mV Maximum
- CMVR at VS = 3.3 V: –4 V to 27 V
- CMVR at VS = 5 V: –22 V to 60 V
- Single-Supply Bidirectional Operation
- All Minimum and Maximum Limits 100% Tested
- Q1 Devices Qualified for Automotive Applications
- Q1 Devices ACE-Q100 Qualified

The Following Results:
- Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
- Device Temperature Grade 0: –40°C to 150°C (LMP8601EDRQ1 Only)
- Device HBM ESD Classification Level 2 (3A on inputs)
- Device CDM ESD Classification Level C6
- Device MM ESD Classification Level M2

2 Applications
- High-Side and Low-Side Driver Configuration Current Sensing
- Bidirectional Current Measurement
- Current Loop to Voltage Conversion
- Automotive Fuel Injection Control
- Transmission Control
- Power Steering
- Battery Management Systems

3 Description
The LMP8601, LMP8602, LMP8603 (LMP860x) and LMP8601-Q1, LMP8602-Q1, LMP8603-Q1 (LMP860x-Q1) devices are fixed-gain, precision current-sense amplifiers (also referred to as current-shunt monitors). The input common-mode voltage range is –22 V to +60 V when operating from a single 5-V supply, or –4 V to +27 V with a 3.3-V supply. The LMP860x and LMP860x-Q1 are ideal parts for unidirectional and bidirectional current sensing applications.

These devices have a precise gain of 20x (LPM8601, LPM8601-Q1), 50x (LPM8602, LPM8602-Q1), and 100x (LPM8603, LPM8603-Q1), and are adequate in most targeted applications to drive an ADC to full-scale value. The fixed gain is achieved in two separate stages: a preamplifier with a gain of 10x and an output stage buffer amplifier with a gain of 2x (LPM8601, LPM8601-Q1), 5x (LPM8602, LPM8602-Q1), or 10x (LPM8603, LPM8603-Q1). The path between the two stages is brought out on two pins to enable the option of an additional filter network or modifying the gain.

The offset input pin enables these devices for unidirectional or bidirectional single supply voltage current sensing.

The LMP860x-Q1 devices incorporate enhanced manufacturing and support processes for the automotive market and are compliant with the AEC-Q100 standard.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMP860x</td>
<td>SOIC</td>
<td>4.90 mm x 3.91 mm</td>
</tr>
<tr>
<td>LMP860x-Q1</td>
<td>SOIC</td>
<td>4.90 mm x 3.91 mm</td>
</tr>
<tr>
<td>LMP8602, LMP8603</td>
<td>VSSOP</td>
<td>3.00 mm x 3.00 mm</td>
</tr>
<tr>
<td>LMP8602-Q1, LMP8603-Q1</td>
<td>VSSOP</td>
<td>3.00 mm x 3.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the package option addendum at the end of the data sheet.

Typical Applications

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
Table of Contents

1 Features ................................................................. 1
2 Applications ............................................................. 1
3 Description .................................................................. 1
4 Revision History .......................................................... 2
5 Pin Configuration and Functions ..................................... 3
6 Specifications ............................................................. 4
   6.1 Absolute Maximum Ratings ....................................... 4
   6.2 ESD Ratings: LMP860x ............................................ 4
   6.3 ESD Ratings: LMP860x-Q1 ...................................... 4
   6.4 Recommended Operating Conditions ......................... 4
   6.5 Thermal Information ............................................... 5
   6.6 Electrical Characteristics: V_S = 3.3 V ........................ 5
   6.7 Electrical Characteristics: V_S = 5 V ......................... 7
   6.8 Typical Characteristics ........................................... 9
7 Detailed Description .................................................... 18
   7.1 Overview ............................................................... 18
   7.2 Functional Block Diagram ........................................ 18
8 Application and Implementation ..................................... 19
   8.1 Application Information ........................................... 19
   8.2 Typical Applications ............................................... 21
9 Power Supply Recommendations .................................... 22
10 Layout ........................................................................ 22
   10.1 Layout Guidelines .................................................. 22
   10.2 Layout Example ..................................................... 22
11 Device and Documentation Support ................................. 23
   11.1 Device Support ..................................................... 23
   11.2 Related Links ......................................................... 23
   11.3 Community Resources ........................................... 23
   11.4 Trademarks .......................................................... 23
   11.5 Electrostatic Discharge Caution ................................. 23
   11.6 Glossary .............................................................. 23
12 Mechanical, Packaging, and Orderable Information ............. 24
   12.1 Features ............................................................... 24
   12.2 Mechanical, Packaging, and Orderable Information ......... 24

4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision G (July 2015) to Revision H Page

- Added new temperature grade 0 version of LMP8601-Q1 ................................................................. 1
- Added LMP8602, LMP8602-Q1, LMP8603, and LMP8603-Q1 devices and related information to data sheet ................................................................. 1
- Changed Features bullets .................................................. 1
- Changed text in Description section .................................................. 1
- Added new values to Thermal Information table ................................................................. 5
- Changed RthJA value in Thermal Information table ................................................................. 5
- Deleted previous Note 1 from Electrical Characteristics tables .................................................. 5
- Changed all AV1 to K1 throughout data sheet for consistency ................................................. 6
- Changed all AV2 to K2 throughout data sheet for consistency ................................................. 6
- Deleted previous Note 1 from Electrical Characteristics tables .................................................. 7
- Deleted Related Documentation section; SNOSB36 data sheet content now combined with this data sheet ................................................................. 32

Changes from Revision F (January 2014) to Revision G Page

- Added ESD Ratings table, and Pin Configuration and Functions, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections ................................................................. 1

Changes from Revision E (March 2013) to Revision F Page

- Added four typical curves ................................................. 17

Changes from Revision D (October 2009) to Revision E Page

- Changed layout of National Data Sheet to TI format ................................................................. 30

Submit Documentation Feedback
5 Pin Configuration and Functions

Pin Descriptions

<table>
<thead>
<tr>
<th>PIN</th>
<th>TYPE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td>TYPE</td>
</tr>
<tr>
<td>A1</td>
<td>3</td>
<td>O</td>
</tr>
<tr>
<td>A2</td>
<td>4</td>
<td>I</td>
</tr>
<tr>
<td>GND</td>
<td>2</td>
<td>P</td>
</tr>
<tr>
<td>+IN</td>
<td>8</td>
<td>I</td>
</tr>
<tr>
<td>-IN</td>
<td>1</td>
<td>I</td>
</tr>
<tr>
<td>OFFSET</td>
<td>7</td>
<td>I</td>
</tr>
<tr>
<td>OUT</td>
<td>5</td>
<td>O</td>
</tr>
<tr>
<td>VS</td>
<td>6</td>
<td>P</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage ((V_S – GND))</td>
<td>–0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Continuous input voltage (–IN and +IN)</td>
<td>–22</td>
<td>60</td>
<td>V</td>
</tr>
<tr>
<td>Transient (400 ms)</td>
<td>–25</td>
<td>65</td>
<td>V</td>
</tr>
<tr>
<td>Maximum voltage at A1, A2, OFFSET and OUT pins</td>
<td>(V_S + 0.3)</td>
<td>GND – 0.3</td>
<td>V</td>
</tr>
<tr>
<td>Operating temperature, (T_A)</td>
<td>(-40)</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>All other devices</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
<tr>
<td>Junction temperature(^{(2)})</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Mounting temperature</td>
<td>Infrared or convection (20 sec)</td>
<td>235</td>
<td>°C</td>
</tr>
<tr>
<td>Wave soldering lead (10 sec)</td>
<td>260</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage temperature, (T_{stg})</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\(^{(2)}\) The maximum power dissipation must be derated at elevated temperatures and is dictated by \(T_{J(MAX)}\), \(R_{\theta JA}\), and the ambient temperature, \(T_A\). The maximum allowable power dissipation \(P_{DMAX} = (T_{J(MAX)} – T_A) / R_{\theta JA}\) or the number given in Absolute Maximum Ratings, whichever is lower.

6.2 ESD Ratings: LMP860x

<table>
<thead>
<tr>
<th>(V_{(ESD)})</th>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{(ESD)})</td>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>All pins except 1 and 8</td>
<td>±2000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Pins 1 and 8</td>
<td>±4000</td>
</tr>
<tr>
<td></td>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td></td>
<td>±1000</td>
</tr>
<tr>
<td></td>
<td>Machine model</td>
<td></td>
<td>±200</td>
</tr>
</tbody>
</table>

\(^{(1)}\) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

\(^{(2)}\) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 ESD Ratings: LMP860x-Q1

<table>
<thead>
<tr>
<th>(V_{(ESD)})</th>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{(ESD)})</td>
<td>Human body model (HBM), per AEC Q100-002(^{(1)})</td>
<td>All pins except 1 and 8</td>
<td>±2000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Pins 1 and 8</td>
<td>±4000</td>
</tr>
<tr>
<td></td>
<td>Charged-device model (CDM), per AEC Q100-011</td>
<td></td>
<td>±1000</td>
</tr>
<tr>
<td></td>
<td>Machine model</td>
<td></td>
<td>±200</td>
</tr>
</tbody>
</table>

\(^{(1)}\) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage ((V_S – GND))</td>
<td>3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>OFFSET voltage (Pin 7)</td>
<td>0</td>
<td>(V_S)</td>
<td>V</td>
</tr>
<tr>
<td>Operating temperature, (T_A)(^{(1)})</td>
<td>LMP8601EDRQ1 only</td>
<td>–40</td>
<td>150</td>
</tr>
<tr>
<td>All other devices</td>
<td>–40</td>
<td>125</td>
<td></td>
</tr>
</tbody>
</table>

\(^{(1)}\) The maximum power dissipation must be derated at elevated temperatures and is dictated by \(T_{J(MAX)}\), \(R_{\theta JA}\), and the ambient temperature, \(T_A\). The maximum allowable power dissipation \(P_{DMAX} = (T_{J(MAX)} – T_A) / R_{\theta JA}\) or the number given in Absolute Maximum Ratings, whichever is lower.
6.5 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>LMP860x, LMP860x-Q1</th>
<th>LMP8602, LMP8602-Q1, LMP8603, LMP8603-Q1</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{JA}$</td>
<td>Junction-to-ambient thermal resistance(2)</td>
<td>113.1</td>
<td>171.1</td>
</tr>
<tr>
<td>$R_{JC(top)}$</td>
<td>Junction-to-case (top) thermal resistance</td>
<td>57.3</td>
<td>64.1</td>
</tr>
<tr>
<td>$R_{JB}$</td>
<td>Junction-to-board thermal resistance</td>
<td>53.5</td>
<td>91.1</td>
</tr>
<tr>
<td>$\psi_{JT}$</td>
<td>Junction-to-top characterization parameter</td>
<td>11.1</td>
<td>9.4</td>
</tr>
<tr>
<td>$\psi_{JB}$</td>
<td>Junction-to-board characterization parameter</td>
<td>53.0</td>
<td>89.7</td>
</tr>
<tr>
<td>$R_{JC(bot)}$</td>
<td>Junction-to-case (bottom) thermal resistance</td>
<td>N/A</td>
<td>N/A</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
(2) The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{J(MAX)}$, $R_{JA}$, and the ambient temperature, $T_A$. The maximum allowable power dissipation $P_{DMAX} = (T_{J(MAX)} - T_A) / R_{JA}$ or the number given in Absolute Maximum Ratings, whichever is lower.

6.6 Electrical Characteristics: $V_S = 3.3$ V

at $T_A = 25^\circ$C, $V_S = 3.3$ V, GND = 0 V, $-4$ V ≤ $V_{CM}$ ≤ 27 V, $R_L = \infty$, OFFSET (pin 7) is grounded, and 10 nF between $V_S$ and GND (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN(1)</th>
<th>TYP(2)</th>
<th>MAX(1)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_S$</td>
<td>Supply current</td>
<td>Over full temperature range</td>
<td>0.6</td>
<td>1.3</td>
<td>mA</td>
</tr>
<tr>
<td>$A_V$</td>
<td>Total gain</td>
<td>LMP8601, LMP8601-Q1</td>
<td>19.9</td>
<td>20</td>
<td>20.1</td>
</tr>
<tr>
<td></td>
<td>LMP8602, LMP8602-Q1</td>
<td>49.75</td>
<td>50</td>
<td>50.25</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LMP8603, LMP8603-Q1</td>
<td>99.5</td>
<td>100</td>
<td>100.5</td>
<td></td>
</tr>
<tr>
<td>Gain Drift(3)</td>
<td></td>
<td>Over full temperature range</td>
<td>$-2.7$</td>
<td>±20</td>
<td>ppm/°C</td>
</tr>
<tr>
<td>$V_{OS}$</td>
<td>Input offset voltage</td>
<td>$V_{CM} = V_S/2$</td>
<td>0.15</td>
<td>±1</td>
<td>mV</td>
</tr>
<tr>
<td>$TC_{VOS}$</td>
<td>Input offset voltage drift(5)</td>
<td>Over full temperature range</td>
<td>2</td>
<td>±10</td>
<td>μV/°C</td>
</tr>
<tr>
<td>$e_n$</td>
<td>Input-referred voltage noise</td>
<td>0.1 Hz - 10 Hz, 6 sigma</td>
<td>16.4</td>
<td>μV/$\sqrt{Hz}$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Spectral density, 1 kHz</td>
<td>830</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$PSRR$</td>
<td>Power-supply rejection ratio</td>
<td>3.0 V ≤ $V_S$ ≤ 3.6 V, DC, $V_{CM} = V_S/2$</td>
<td>Over full temperature range</td>
<td>86</td>
<td>dB</td>
</tr>
<tr>
<td>$Midscale offset scaling accuracy$</td>
<td>LMP8601, LMP8601-Q1</td>
<td>Input referred</td>
<td>±0.15%</td>
<td>±0.5%</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>LMP8602, LMP8602-Q1</td>
<td>Input referred</td>
<td>±0.25%</td>
<td>±1%</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>LMP8603, LMP8603-Q1</td>
<td>Input referred</td>
<td>±0.45%</td>
<td>±1.5%</td>
<td>mV</td>
</tr>
</tbody>
</table>

(1) Data sheet min and max limits are specified by test.
(2) Typical values represent the most likely parameter norms at $T_A = 25^\circ$C, and at the Recommended Operation Conditions at the time of product characterization.
(3) Both the gain of preamplifier K1 and the gain of buffer amplifier K2 are measured individually. The overall gain of both amplifiers (A$_V$) is also measured to assure the gain of all parts is always within the A$_V$ limits.
(4) Slew rate is the average of the rising and falling slew rates.
(5) Offset voltage drift determined by dividing the change in $V_{OS}$ at temperature extremes into the total temperature change.
Electrical Characteristics: $V_S = 3.3$ V (continued)

at $T_A = 25^\circ$C, $V_S = 3.3$ V, GND = 0 V, $-4$ V $\leq V_{CM} \leq 27$ V, $R_L = \infty$, OFFSET (pin 7) is grounded, and 10 nF between $V_S$ and GND (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN(1)</th>
<th>TYP(2)</th>
<th>MAX(1)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{CM}$</td>
<td>Input impedance common mode</td>
<td>$-4 \leq V_{CM} \leq 27$ V</td>
<td>Over full temperature range</td>
<td>295</td>
<td>kΩ</td>
</tr>
<tr>
<td>$R_{CM}$</td>
<td>Input impedance differential mode</td>
<td>$-4 \leq V_{CM} \leq 27$ V</td>
<td>Over full temperature range</td>
<td>250</td>
<td>kΩ</td>
</tr>
<tr>
<td>$V_{OS}$</td>
<td>Input offset voltage</td>
<td>$V_{CM} = V_S / 2$</td>
<td>$\pm 0.15$</td>
<td>$\pm 1$</td>
<td>mV</td>
</tr>
<tr>
<td>DC CMRR</td>
<td>DC common-mode rejection ratio</td>
<td>$-2 \leq V_{CM} \leq 24$ V</td>
<td>Over full temperature range</td>
<td>96</td>
<td>dB</td>
</tr>
<tr>
<td>AC CMRR</td>
<td>AC common-mode rejection ratio</td>
<td>$f = 1$ kHz</td>
<td>80</td>
<td>94</td>
<td>dB</td>
</tr>
<tr>
<td>AC CMRR</td>
<td>AC common-mode rejection ratio</td>
<td>$f = 10$ kHz</td>
<td>85</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>CMVR</td>
<td>Input common-mode voltage range</td>
<td>for 80-dB CMRR</td>
<td>Over full temperature range</td>
<td>$-4$</td>
<td>27</td>
</tr>
<tr>
<td>$K_1$</td>
<td>Preampifier gain</td>
<td>9.95</td>
<td>10.0</td>
<td>10.05</td>
<td>V/V</td>
</tr>
<tr>
<td>$R_{F-INT}$</td>
<td>Output impedance filter resistor</td>
<td>$\leq 40^\circ$C $\leq T_A \leq 125^\circ$C</td>
<td>99</td>
<td>101</td>
<td>kΩ</td>
</tr>
<tr>
<td>$R_{F-INT}$</td>
<td>Output impedance filter resistor</td>
<td>$\leq 150^\circ$C, LMP8601EDRQ1 only</td>
<td>97</td>
<td>103</td>
<td>kΩ</td>
</tr>
<tr>
<td>TCR_{F-INT}</td>
<td>Output impedance filter resistor drift</td>
<td>Over full temperature range</td>
<td>$\pm 5$</td>
<td>$\pm 50$</td>
<td>ppm/°C</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>A1 output voltage swing</td>
<td>$V_{OL}, R_L = \infty$</td>
<td>Over full temperature range</td>
<td>2</td>
<td>mV</td>
</tr>
<tr>
<td>$V_{OH}$</td>
<td>A1 output voltage swing</td>
<td>$V_{OH}, R_L = \infty$</td>
<td>Over full temperature range</td>
<td>10</td>
<td>mV</td>
</tr>
<tr>
<td>$K_2$</td>
<td>Output buffer gain</td>
<td>LMP8601, LMP8601-Q1</td>
<td>1.99</td>
<td>2</td>
<td>2.01</td>
</tr>
<tr>
<td>$K_2$</td>
<td>Output buffer gain</td>
<td>LMP8602, LMP8602-Q1</td>
<td>4.975</td>
<td>5</td>
<td>5.025</td>
</tr>
<tr>
<td>$K_2$</td>
<td>Output buffer gain</td>
<td>LMP8603, LMP8603-Q1</td>
<td>9.95</td>
<td>10</td>
<td>10.05</td>
</tr>
<tr>
<td>$I_B$</td>
<td>Input bias current of A2</td>
<td>LMP8601, LMP8601-Q1</td>
<td>$-40$</td>
<td>1</td>
<td>mA</td>
</tr>
<tr>
<td>$I_B$</td>
<td>Input bias current of A2</td>
<td>LMP8602, LMP8602-Q1</td>
<td>$-40$</td>
<td>1</td>
<td>mA</td>
</tr>
<tr>
<td>$I_B$</td>
<td>Input bias current of A2</td>
<td>LMP8603, LMP8603-Q1</td>
<td>$-40$</td>
<td>1</td>
<td>mA</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>A2 output voltage swing</td>
<td>$V_{OL}, R_L = 100$ kΩ</td>
<td>Over full temperature range</td>
<td>4</td>
<td>mV</td>
</tr>
<tr>
<td>$V_{OH}$</td>
<td>A2 output voltage swing</td>
<td>$V_{OH}, R_L = 100$ kΩ</td>
<td>Over full temperature range</td>
<td>10</td>
<td>mV</td>
</tr>
<tr>
<td>$I_{SC}$</td>
<td>Output short-circuit current</td>
<td>Sourcing, $V_{IN} = V_S, V_{OUT} = GND$</td>
<td>$-25$</td>
<td>$-38$</td>
<td>$-60$</td>
</tr>
</tbody>
</table>

(6) AC common-mode signal is a 5-Vpp sine-wave (0 V to 5 V) at the given frequency.
(7) Positive current corresponds to current flowing into the device.
(8) For this test input is driven from A1 stage.
(9) For $V_{OL}, R_L$ is connected to $V_S$ and for $V_{OH}, R_L$ is connected to GND.
(10) Short-Circuit test is a momentary test. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
6.7 Electrical Characteristics: $V_S = 5\, \text{V}$

at $T_A = 25^\circ\text{C}$, $V_S = 5\, \text{V}$, GND = 0 V, $-22\, \text{V} \leq V_{CM} \leq 60\, \text{V}$, $R_L = \infty$, OFFSET (pin 7) is grounded, and 10 nF between $V_S$ and GND (unless otherwise noted).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN(1)</th>
<th>TYP(2)</th>
<th>MAX(1)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Overall performance (from -IN (pin 1) and +IN (pin 8) to OUT (pin 5) with pins A1 (pin 3) and A2 (pin 4) connected)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_S$ Supply current</td>
<td>Over full temperature range</td>
<td>0.7</td>
<td>1.5</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$A_V$ Total gain(3)</td>
<td>LMP8601, LMP8601-Q1</td>
<td>19.9</td>
<td>20</td>
<td>20.1 V/V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LMP8602, LMP8602-Q1</td>
<td>49.75</td>
<td>50</td>
<td>50.25 V/V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LMP8603, LMP8603-Q1</td>
<td>99.5</td>
<td>100</td>
<td>100.5 V/V</td>
<td></td>
</tr>
<tr>
<td>Gain drift</td>
<td>$-40^\circ\text{C} \leq T_A \leq 125^\circ\text{C}$</td>
<td>-2.8</td>
<td>±20 ppm/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR Slew rate(4)</td>
<td>$V_{IN} = \pm 0.25, \text{V}$</td>
<td>0.6</td>
<td>0.83</td>
<td>V/μs</td>
<td></td>
</tr>
<tr>
<td>BW Bandwidth</td>
<td></td>
<td>50</td>
<td>60</td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>$V_{OS}$ Input offset voltage</td>
<td></td>
<td>0.15</td>
<td>±1 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$TCV_{OS}$ Input offset voltage drift(5)</td>
<td>$-40^\circ\text{C} \leq T_A \leq 125^\circ\text{C}$</td>
<td>2</td>
<td>±10 μV/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$e_n$ Input-referred voltage noise</td>
<td>0.1 Hz - 10 Hz, 6 sigma</td>
<td>17.5</td>
<td>μV_p-p</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Spectral density, 1 kHz</td>
<td>890</td>
<td>nV/√Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PSRR Power-supply rejection ratio</td>
<td>4.5 V $\leq V_S \leq 5.5, \text{V},$ DC</td>
<td>70</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Midscale offset scaling accuracy</td>
<td>LMP8601, LMP8601-Q1 Input-referred</td>
<td>±0.15%</td>
<td>±0.5%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LMP8602, LMP8602-Q1 Input-referred</td>
<td>±0.25%</td>
<td>±1%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LMP8603, LMP8603-Q1 Input-referred</td>
<td>±0.45%</td>
<td>±1.5%</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Data sheet min and max limits are specified by test.
(2) Typical values represent the most likely parameter norms at $T_A = 25^\circ\text{C}$, and at the Recommended Operation Conditions at the time of product characterization.
(3) Both the gain of preamplifier K1 and the gain of buffer amplifier K2 are measured individually. The overall gain of both amplifiers ($A_V$) is also measured to assure the gain of all parts is always within the $A_V$ limits.
(4) Slew rate is the average of the rising and falling slew rates.
(5) Offset voltage drift determined by dividing the change in $V_{OS}$ at temperature extremes into the total temperature change.
Electrical Characteristics: $V_S = 5$ V (continued)

at $T_A = 25^\circ\text{C}$, $V_S = 5$ V, GND = 0 V, $-22$ V $\leq V_{CM} \leq 60$ V, $R_L = \infty$, OFFSET (pin 7) is grounded, and 10 nF between $V_S$ and GND (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN$^{(1)}$</th>
<th>TYP$^{(2)}$</th>
<th>MAX$^{(1)}$</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>PREAMPLIFIER (FROM INPUT PINS -IN (PIN 1) AND +IN (PIN 8) TO A1 (PIN 3))</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_{CM}$ Input impedance, common mode</td>
<td>$0$ V $\leq V_{CM} \leq 60$ V</td>
<td>295 k$\Omega$</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td>$-20$ V $\leq V_{CM} \leq 0$ V</td>
<td>193 k$\Omega$</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td>$R_{DM}$ Input impedance, differential mode</td>
<td>$0$ V $\leq V_{CM} \leq 60$ V</td>
<td>590 k$\Omega$</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td>$-20$ V $\leq V_{CM} \leq 0$ V</td>
<td>386 k$\Omega$</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td>$V_{OS}$ Input offset voltage</td>
<td>$V_{CM} = V_S/2$</td>
<td>$\pm0.15$ mV</td>
<td>$\pm1$ mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DC CMRR DC common-mode rejection ratio</td>
<td>$-20$ V $\leq V_{CM} \leq 60$ V</td>
<td>105 dB</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td>AC CMRR AC common-mode rejection ratio$^{(8)}$</td>
<td>$f = 1$ kHz</td>
<td>80 dB</td>
<td>96 dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 10$ kHz</td>
<td>83 dB</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMVR Input common-mode voltage range</td>
<td>for 80-dB CMRR</td>
<td>$-22$ V</td>
<td>60 V</td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td>$K_1$ Preamplifier gain$^{(3)}$</td>
<td></td>
<td>9.95</td>
<td>10</td>
<td>10.05</td>
<td>V/V</td>
</tr>
<tr>
<td>$R_{F-INT}$ Output impedance filter resistor</td>
<td>$-40^\circ\text{C} \leq T_A \leq 125^\circ\text{C}$,</td>
<td>100 k$\Omega$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ\text{C} \leq T_A \leq 150^\circ\text{C}$, LMP8601EDRQ1 only</td>
<td>99 k$\Omega$</td>
<td>101 k$\Omega$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TCR$^{(4)}_{F-INT}$ Output impedance filter resistor drift</td>
<td></td>
<td>$\pm5$ ppm/$^\circ\text{C}$</td>
<td>$\pm50$ ppm/$^\circ\text{C}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$A1 V_{OUT}$ A1 output voltage swing</td>
<td>$V_{OL}$, $R_L = \infty$</td>
<td>2 mV</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td>$V_{OH}$, $R_L = \infty$</td>
<td>4.985 V</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td><strong>OUTPUT BUFFER (FROM A2 (PIN 4) TO OUT (PIN 5))</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{OS}$ Input offset voltage</td>
<td>$0$ V $\leq V_{CM} \leq V_S$</td>
<td>$-2$ mV</td>
<td>$\pm0.5$ mV</td>
<td>2 mV</td>
<td>Over full temperature range</td>
</tr>
<tr>
<td>$K_2$ Output buffer gain$^{(3)}$</td>
<td>LMP8601, LMP8601-Q1</td>
<td>1.99</td>
<td>2</td>
<td>2.01</td>
<td>V/V</td>
</tr>
<tr>
<td></td>
<td>LMP8602, LMP8602-Q1</td>
<td>4.975</td>
<td>5</td>
<td>5.025</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LMP8603, LMP8603-Q1</td>
<td>9.95</td>
<td>10</td>
<td>10.05</td>
<td></td>
</tr>
<tr>
<td>$I_B$ Input bias current of A2$^{(7)}$</td>
<td></td>
<td>$-40$ nA</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td>$A2 V_{OUT}$ A2 output voltage swing$^{(8)}$</td>
<td>$V_{OL}$, $R_L = \infty$</td>
<td></td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LMP8601, LMP8601-Q1,</td>
<td></td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td>LMP8602, LMP8602-Q1</td>
<td></td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td>LMP8602, LMP8603-Q1</td>
<td></td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{OH}$, $R_L = \infty$</td>
<td>4.99 V</td>
<td></td>
<td></td>
<td>Over full temperature range</td>
</tr>
<tr>
<td>$I_{SC}$ Output short-circuit current$^{(10)}$</td>
<td>Sourcing, $V_{IN} = V_S$, $V_{OUT} = $ GND</td>
<td>$-25$ mA</td>
<td>$-42$ mA</td>
<td>$-60$ mA</td>
<td>Over full temperature range</td>
</tr>
<tr>
<td></td>
<td>Sinking, $V_{IN} = $ GND, $V_{OUT} = V_S$</td>
<td>30 mA</td>
<td>48 mA</td>
<td>65 mA</td>
<td></td>
</tr>
</tbody>
</table>

$^{(6)}$ AC common-mode signal is a 5-VPP sine-wave (0 V to 5 V) at the given frequency.

$^{(7)}$ Positive current corresponds to current flowing into the device.

$^{(8)}$ For this test input is driven from A1 stage.

$^{(9)}$ For $V_{OL}$, $R_L$ is connected to $V_S$ and for $V_{OH}$, $R_L$ is connected to GND.

$^{(10)}$ Short-Circuit test is a momentary test. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
6.8 Typical Characteristics

at $T_A = 25^\circ C$, $V_S = 5 \, V$, $GND = 0 \, V$, $-22 \leq V_{CM} \leq 60 \, V$, $R_L = \infty$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and GND (unless otherwise noted).

---

**Figure 1.** $V_{OS}$ vs $V_{CM}$ at $V_S = 3.3 \, V$

---

**Figure 2.** $V_{OS}$ vs $V_{CM}$ at $V_S = 5 \, V$

---

**Figure 3.** Input Bias Current Over Temperature (+IN and –IN pins) at $V_S = 3.3 \, V$

---

**Figure 4.** Input Bias Current Over Temperature (+IN and –IN pins) at $V_S = 5 \, V$

---

**Figure 5.** Input Bias Current Over Temperature (A2 pin) at $V_S = 5 \, V$

---

**Figure 6.** Input Bias Current Over Temperature (A2 pin) at $V_S = 5 \, V$
Typical Characteristics (continued)

at $T_A = 25^\circ\text{C}$, $V_S = 5\ \text{V}$, $\text{GND} = 0\ \text{V}$, $-22 \leq V_{\text{CM}} \leq 60\ \text{V}$, $R_L = \infty$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and GND (unless otherwise noted)

![Graphs](image)

**Figure 7. Input-Referred Voltage Noise vs Frequency**

**Figure 8. PSRR vs Frequency**

**Figure 9. Gain vs Frequency at $V_S = 3.3\ \text{V}$**

**Figure 10. Gain vs Frequency at $V_S = 5\ \text{V}$**

**Figure 11. CMRR vs Frequency at $V_S = 3.3\ \text{V}$**

**Figure 12. CMRR vs Frequency at $V_S = 5\ \text{V}$**
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_S = 5 \text{ V}$, $\text{GND} = 0 \text{ V}$, $-22 \leq V_{\text{CM}} \leq 60 \text{ V}$, $R_L = \infty$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and GND (unless otherwise noted).

Figure 13. Step Response at $V_S = 3.3 \text{ V}$
LMP8601 and LMP8601-Q1

Figure 14. Step Response at $V_S = 5 \text{ V}$
LMP8601 and LMP8601-Q1

Figure 15. Settling Time (Falling Edge) at $V_S = 3.3 \text{ V}$
LMP8601 and LMP8601-Q1

Figure 16. Settling Time (Falling Edge) at $V_S = 5 \text{ V}$
LMP8601 and LMP8601-Q1

Figure 17. Settling Time (Rising Edge) at $V_S = 3.3 \text{ V}$
LMP8601 and LMP8601-Q1

Figure 18. Settling Time (Rising Edge) at $V_S = 5 \text{ V}$
LMP8601 and LMP8601-Q1
Typical Characteristics (continued)

at \( T_A = 25^\circ \text{C}, \ V_S = 5 \text{ V}, \ \text{GND} = 0 \text{ V}, -22 \leq V_{\text{CM}} \leq 60 \text{ V}, R_L = \infty, \ \text{OFFSET (pin 7) connected to} \ V_S, \ \text{and 10 nF between} \ V_S \ \text{and} \ \text{GND (unless otherwise noted)} \)

---

![Figure 19. Step Response at \( V_S = 3.3 \text{ V}, R_L = 10 \text{ k}\Omega \)](image1)

![Figure 20. Step Response at \( V_S = 5 \text{ V}, R_L = 10 \text{ k}\Omega \)](image2)

![Figure 21. Settling Time (Falling Edge) at \( V_S = 3.3 \text{ V} \)](image3)

![Figure 22. Settling Time (Falling Edge) at \( V_S = 5 \text{ V} \)](image4)

![Figure 23. Settling Time (Rising Edge) at \( V_S = 3.3 \text{ V} \)](image5)

![Figure 24. Settling Time (Rising Edge) at \( V_S = 5 \text{ V} \)](image6)
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_S = 5\, V$, $GND = 0\, V$, $-22 \leq V_{CM} \leq 60\, V$, $R_L = \infty$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and GND (unless otherwise noted)

![Graph 1](image1)

**Figure 25. Step Response at $V_S = 3.3\, V$, $R_L = 10\, k\Omega$**

LMP8603 and LMP8603-Q1

![Graph 2](image2)

**Figure 26. Step Response at $V_S = 5\, V$, $R_L = 10\, k\Omega$**

LMP8603 and LMP8603-Q1

![Graph 3](image3)

**Figure 27. Settling Time (Falling Edge) at $V_S = 3.3\, V$**

LMP8603 and LMP8603-Q1

![Graph 4](image4)

**Figure 28. Settling Time (Falling Edge) at $V_S = 5\, V$**

LMP8603 and LMP8603-Q1

![Graph 5](image5)

**Figure 29. Settling Time (Rising Edge) at $V_S = 3.3\, V$**

LMP8603 and LMP8603-Q1

![Graph 6](image6)

**Figure 30. Settling Time (Rising Edge) at $V_S = 5\, V$**

LMP8603 and LMP8603-Q1
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_S = 5$ V, GND = 0 V, $-22 \leq V_{CM} \leq 60$ V, $R_L = \infty$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and GND (unless otherwise noted)

![Graphs showing positive and negative swing vs. $R_{LOAD}$ at $V_S = 3.3$ V and $V_S = 5$ V](image1)

![Graphs showing $V_{OS}$ distribution at $V_S = 3.3$ V and $V_S = 5$ V](image2)
at $T_A = 25°C$, $V_S = 5 V$, GND = 0 V, $-22 \leq V_{CM} \leq 60 V$, $R_L = \infty$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and GND (unless otherwise noted).
Typical Characteristics (continued)

at $T_A = 25°C$, $V_S = 5V$, $GND = 0V$, $–22 ≤ V_{CM} ≤ 60V$, $R_L = ∞$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and $GND$ (unless otherwise noted).

![Gain Error Distribution at $V_S = 3.3V$, 5000 Parts](image1)

![Gain Error Distribution at $V_S = 5V$, 5000 Parts](image2)

![Gain Error Distribution at $V_S = 3.3V$, 5000 Parts](image3)

![Gain Error Distribution at $V_S = 5V$](image4)

![CMRR Distribution at $V_S = 3.3V$](image5)

![CMRR Distribution at $V_S = 5V$](image6)
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_S = 5 \, V$, GND = 0 V, $-22 \leq V_{CM} \leq 60 \, V$, $R_L = \infty$, OFFSET (pin 7) connected to $V_S$, and 10 nF between $V_S$ and GND (unless otherwise noted)

![Figure 49. Output Voltage vs VIN](image1)

![Figure 50. Output Voltage vs VIN (Enlarged Close to 0 V)](image2)

![Figure 51. Output Voltage vs VIN](image3)

![Figure 52. Output Voltage vs VIN (Enlarged Close to 0 V)](image4)
7 Detailed Description

7.1 Overview

The LMP860x and LMP860x-Q1 are fixed gain differential voltage precision amplifiers, with a –22-V to +60-V input common-mode voltage range when operating from a single 5-V supply, or a –4-V to +27-V input common-mode voltage range when operating from a single 3.3-V supply. The LMP8601 and LMP8601-Q1 have a gain of 20x, the LMP8602 and LMP8602-Q1 have a gain of 50x, and the LMP8603 and LMP8603-Q1 have a gain of 100x.

The LMP860x and LMP860x-Q1 are members of the LMP family and are ideal parts for unidirectional and bidirectional current sensing applications. Because of the proprietary chopping level-shift input stage, the LMP860x and LMP860x-Q1 achieve very low offset, very low thermal offset drift, and very high CMRR. The LMP860x and LMP860x-Q1 amplify and filter small differential signals in the presence of high common-mode voltages.

The LMP860x and LMP860x-Q1 use level shift resistors at the inputs. Because of these resistors, the LMP860x and LMP860x-Q1 can easily withstand very large differential input voltages that may exist in fault conditions where some other less protected high-performance current sense amplifiers might sustain permanent damage.

7.1.1 Theory of Operation

The schematic shown in the Functional Block Diagram gives a basic representation of the internal operation of the LMP860x and LMP860x-Q1.

The signal on the input pins is typically a small differential voltage developed across a current sensing shunt resistor. The input signal may also appear at a high common-mode voltage. The input signals are accessed through two input resistors that change the voltage into a current. The proprietary chopping level-shift current circuit pulls or pushes current through the input resistors to bring the common-mode voltage behind these resistors within the supply rails.

Subsequently, the signal is gained up by a factor of 10 and brought out on the A1 pin through a trimmed 100-kΩ resistor. In the application, additional gain adjustment or filtering components can be added between the A1 and A2 pins as explained in subsequent sections. The signal on the A2 pin is further amplified by a factor of 2 (LMP8601 and LMP8601-Q1), 5 (LMP8602, LMP8602-Q1), or 10 (LMP8603, LMP8603-Q1), and brought out on the OUT pin.

7.2 Functional Block Diagram

![Functional Block Diagram](image-url)

NOTE: K2 = 2 for LMP8601, LMP8601-Q1; 5 for LMP8602, LMP8602-Q1; or 10 for LMP8603, LMP8603-Q1.
7.3 Feature Description

7.3.1 Offset Input Pin

The OFFSET pin allows the output signal to be level-shifted to enable bidirectional current sensing. The output signal is bidirectional and mid-rail referenced when the offset pin is connected to the positive supply rail. With the offset pin connected to ground, the output signal is unidirectional and ground-referenced.

The signal on the A1 and OUT pins is ground-referenced when the offset pin is connected to ground. This means that the output signal can only represent positive values of the current through the shunt resistor, so only currents flowing in one direction can be measured.

When the offset pin is tied to the positive supply rail, the signal on the A1 and OUT pins is referenced to a mid-rail voltage which allows bidirectional current sensing. The operation of the amplifier will be fully bidirectional and symmetrical around 0 V differential at the input pins. The signal at the output will follow this voltage difference multiplied by the gain and at an offset voltage at the output of half $V_S$.

When the offset pin is connected to an external voltage source, the output signal will be level shifted to that voltage divided by two. In principle, the output signal can be shifted to any voltage between 0 and $V_S / 2$ by applying twice that voltage to the OFFSET pin.

**NOTE**

The OFFSET pin must be driven from a very low-impedance source ($< 10 \, \Omega$). This low source impedance is required because the OFFSET pin internally connects directly to the resistive feedback networks of the two gain stages. When the OFFSET pin is driven from a relatively large impedance (for example, a resistive divider between the supply rails), accuracy decreases.

Examples:

- **LMP8601, LMP8601-Q1**: A 5-V supply, a gain of 20x, OFFSET pin tied to $V_S$, and a differential input signal of 10 mV results in 2.7 V at the output pin. Similarly, –10 mV at the input results in 2.3 V at the output pin.
- **LMP8602, LMP8602-Q1**: A 5-V supply, a gain of 50x, and a differential input signal of 10 mV results in 3.0 V at the output pin. Similarly, –10 mV at the input results in 2.0 V at the output pin.
- **LMP8603, LMP8603-Q1**: A 5-V supply, a gain of 100x, and a differential input signal of 10 mV results in 3.5 V at the output pin. Similarly, –10 mV at the input results in 1.5 V at the output pin.\(^{(1)}\)

\(^{(1)}\) The OFFSET pin must be driven from a very low-impedance source ($< 10 \, \Omega$) because the OFFSET pin internally connects directly to the resistive feedback networks of the two gain stages. When the OFFSET pin is driven from a relatively large impedance (for example, a resistive divider between the supply rails), accuracy decreases.
Feature Description (continued)

7.3.2 Additional Second-Order Low-Pass Filter

The LMP86x1 and LMP86x1-Q1 have a third-order Butterworth lowpass characteristic with a typical bandwidth of 60 kHz integrated in the preamplifier stage. The bandwidth of the output buffer can be reduced by adding a capacitor on the A1 pin to create a first-order low-pass filter with a time constant determined by the 100-kΩ internal resistor and the external filter capacitor.

It is also possible to create an additional second-order, Sallen-Key, low-pass filter by adding external components $R_2$, $C_1$, and $C_2$. Together with the internal 100-kΩ resistor $R_1$ as illustrated in Figure 53, this circuit creates a second-order, low-pass filter characteristic.

![Figure 53. Second-Order Low-Pass Filter](image)

NOTE: $K_1 = 10$; $K_2 = 2$ for LMP8601, LMP8601-Q1; 5 for LMP8602, LMP8602-Q1; or 10 for LMP8603, LMP8603-Q1.

When the corner frequency of the additional filter is much lower than 60 kHz, the transfer function of the described amplifier can be written as:

$$H(s) = \frac{K_1 \cdot K_2 \cdot \frac{1}{R_1 R_2 C_1 C_2}}{s^2 + s \cdot \left[ \frac{1}{R_1 C_2} + \frac{1}{R_2 C_2} + \frac{(1 - K_2)}{R_2 C_1} \right] + \frac{1}{R_1 R_2 C_1 C_2}}$$

where

- $K_1$ equals the gain of the preamplifier and $K_2$ that of the buffer amplifier.

Equation 1 can be written in the normalized frequency response for a second-order lowpass filter:

$$G(j\omega) = \frac{K_1 \cdot \frac{K_2}{\omega_o^2 + \frac{j\omega}{Q\omega_o} + 1}}{\left(\frac{\omega_o}{\omega_o}ight)^2 + \frac{j\omega}{\omega_o} + 1}$$

The cutoff frequency $\omega_o$ in rad/sec (divide by $2\pi$ to get the cut-off frequency in Hz) is given by:

$$\omega_o = \frac{1}{\sqrt{R_1 R_2 C_1 C_2}}$$

Equation 2
Feature Description (continued)

and the quality factor of the filter is given by:

\[
Q = \frac{\sqrt{R_1 R_2 C_1 C_2}}{R_1 C_1 + R_2 C_1 + (1 - K_2) * R_1 C_2}
\]  

(4)

With \(K_2 = 2\), Equation 4 transforms results in:

\[
Q = \frac{\sqrt{R_1 R_2 C_1 C_2}}{R_1 C_1 + R_2 C_1 - R_1 C_2}
\]  

(5)

For any filter gain \(K > 1\), the design procedure can be very simple if the two capacitors are chosen to in a certain ratio.

\[
C_2 = \frac{C_1}{K_2 - 1}
\]  

(6)

Inserting this in Equation 4 for \(Q\) results in:

\[
Q = \frac{\sqrt{R_1 R_2 \frac{C_1^2}{K_2 - 1}}}{R_1 C_1 + R_2 C_1 - \frac{(K_2 - 1) R_1 C_1}{K_2 - 1}}
\]  

(7)

Which results in:

\[
Q = \frac{\sqrt{R_1 R_2 \frac{C_1^2}{K_2 - 1}}}{C_1 R_2} = \frac{\sqrt{R_1 R_2}}{\sqrt{K_2 - 1}}
\]  

(8)

In this case, given the predetermined value of \(R_1 = 100\,\text{k}\Omega\) (the internal resistor), the quality factor is set solely by the value of the resistor \(R_2\).

\(R_2\) can be calculated based on the desired value of \(Q\) as the first step of the design procedure with the following equation:

\[
R_2 = \frac{R_1}{(K - 1) Q^2}
\]  

(9)

For the gain of 2 for the LMP8601 and LMP8601-Q1, the result is:

\[
R_2 = \frac{R_1}{Q^2}
\]  

(10)

For the gain of 5 for the LMP8602 and LMP8602-Q1, the result is:

\[
R_2 = \frac{R_1}{4Q^2}
\]  

(11)

For the gain of 10 for the LMP8603 and LMP8603-Q1, the result is:

\[
R_2 = \frac{R_1}{9Q^2}
\]  

(12)
Feature Description (continued)

For instance, the value of \( Q \) can be set to \( 0.5\sqrt{2} \) to create a Butterworth response, to \( 1/\sqrt{3} \) to create a Bessel response, or a 0.5 to create a critically damped response. After the value of \( R_2 \) has been found, the second and last step of the design procedure is to calculate the required value of \( C \) to give the desired low-pass cut-off frequency using:

\[
C_1 = \frac{(K_2 - 1)Q}{R_1\omega_0}
\]

(13)

For the gain = 2, the result is:

\[
C = \frac{Q}{R_1\omega_0}
\]

(14)

The gain = 5 results in:

\[
C_1 = \frac{4Q}{R_1\omega_0}
\]

(15)

The gain = 10 gives:

\[
C_1 = \frac{9Q}{R_1\omega_0}
\]

(16)

For \( C_2 \) the value is calculated with:

\[
C_2 = \frac{C_1}{K_2 - 1}
\]

(17)

For a gain = 2:

\[
C_2 = C_1
\]

(18)

Or for a gain = 5:

\[
C_2 = \frac{C_1}{4}
\]

(19)

And for a gain = 10:

\[
C_2 = \frac{C_1}{9}
\]

(20)

Note that the frequency response achieved using this procedure is only accurate if the cut-off frequency of the second-order filter is much smaller than the intrinsic 60-kHz, low-pass filter. In other words, choose the frequency response of the LMP860x or LMP860x-Q1 circuit so that the internal poles do not affect the external second-order filter.

7.4 Device Functional Modes

7.4.1 Gain Adjustment

The gain of the LMP860x and LMP860x-Q1 is fixed; however, the overall gain may be adjusted as the signal path between the two internal amplifiers is available on the A1 and A2 pins.
7.4.1.1 Reducing Gain

Figure 54 shows the configuration that can be used to reduce the gain of the LMP8601 and LMP8601-Q1.

\[ G_r = \frac{20 R_r}{R_r + 100 \text{k}\Omega} \]  

(21)

For the LMP8602 and LMP8602-Q1:

\[ G_r = \frac{50 R_r}{R_r + 100 \text{k}\Omega} \]  

(22)

And for the LMP8603 and LMP8603-Q1:

\[ G_r = \frac{100 R_r}{R_r + 100 \text{k}\Omega} \]  

(23)

Given a desired value of the reduced gain \( G_r \), using this equation, the LMP8601 and LMP8601-Q1 required value for the \( R_r \) is calculated with:

\[ R_r = 100 \text{k}\Omega \times \frac{G_r}{20 - G_r} \]  

(24)

For the LMP8602 and LMP8602-Q1:

\[ R_r = 100 \text{k}\Omega \times \frac{G_r}{50 - G_r} \]  

(25)

And for the LMP8603 and LMP8603-Q1:

\[ R_r = 100 \text{k}\Omega \times \frac{G_r}{100 - G_r} \]  

(26)

7.4.1.2 Increasing Gain

Figure 55 shows the configuration that can be used to increase the gain of the LMP8601 and LMP8601-Q1.
Device Functional Modes (continued)

\[ R_i = 900 \, \text{k}\Omega \]
\[ G_i - 100 \]
\[ R_i = 400 \, \text{k}\Omega \]
\[ G_i - 50 \]
\[ R_i = 100 \, \text{k}\Omega \]
\[ G_i - 20 \]
\[ G_i = R_i - 900 \, \text{k}\Omega \]
\[ G_i = R_i - 400 \, \text{k}\Omega \]
\[ G_i = R_i - 100 \, \text{k}\Omega \]

NOTE: K2 = 2 for LMP8601, LMP8601-Q1; 5 for LMP8602, LMP8602-Q1; or 10 for LMP8603, LMP8603-Q1.

**Figure 55. Increase Gain**

\( R_i \) creates positive feedback from the output pin to the input of the buffer amplifier. The positive feedback increases the gain. The increased gain \( G_i \) for the LMP8601 and LMP8601-Q1 becomes:

\[ G_i = \frac{20 \, R_i}{R_i - 100 \, \text{k}\Omega} \]  (27)

For the LMP8602 and LMP8602-Q1:

\[ G_i = \frac{50 \, R_i}{R_i - 400 \, \text{k}\Omega} \]  (28)

And for the LMP8603 and LMP8603-Q1:

\[ G_i = \frac{100 \, R_i}{R_i - 900 \, \text{k}\Omega} \]  (29)

From this equation, for a desired value of the gain, the LMP8601 and LMP8601-Q1 required value of \( R_i \) is calculated with:

\[ R_i = 100 \, \text{k}\Omega \times \frac{G_i}{G_i - 20} \]  (30)

For the LMP8602 and LMP8602-Q1:

\[ R_i = 400 \, \text{k}\Omega \times \frac{G_i}{G_i - 50} \]  (31)

And for the LMP8603 with:

\[ R_i = 900 \, \text{k}\Omega \times \frac{G_i}{G_i - 100} \]  (32)

Note that from the equation for the gain \( G_i \), for large gains, \( R_i \) approaches 100 kΩ. In this case, the denominator in the equation becomes close to zero. In practice, for large gains, the denominator is determined by tolerances in the value of the external resistor \( R_i \) and the internal 100-kΩ resistor. In this case, the gain becomes very inaccurate. If the denominator becomes equal to zero, the system becomes unstable. TI recommends to limit the application of this technique to gain values of 50 or smaller.
Device Functional Modes (continued)

7.4.2 Driving Switched Capacitive Loads

Some ADCs load their signal source with a sample and hold capacitor. The capacitor may be discharged prior to being connected to the signal source. If the LMP860x and LMP860x-Q1 are driving such ADCs, the sudden current that should be delivered when the sampling occurs may disturb the output signal. This effect was simulated with the circuit shown in Figure 56 where the output is to a capacitor that is driven by a rail-to-rail square wave.

![Figure 56. Driving Switched Capacitive Load](image)

This circuit simulates the switched connection of a discharged capacitor to the LMP860x and LMP860x-Q1 output. The resulting $V_{\text{OUT}}$ disturbance signals are shown in Figure 57 and Figure 58.

![Figure 57. Capacitive Load Response at 3.3 V](image)

![Figure 58. Capacitive Load Response at 5.0 V](image)

These figures can be used to estimate the disturbance that will be caused when driving a switched capacitive load. To minimize the error signal introduced by the sampling that occurs on the ADC input, place an additional RC filter between the LMP860x or LMP860x-Q1 and the ADC, as illustrated in Figure 59.

![Figure 59. Reduce Error When Driving ADCs](image)

The external capacitor absorbs the charge that flows when the ADC sampling capacitor is connected. The external capacitor should be much larger than the sample-and-hold capacitor at the input of the ADC, and the RC time constant of the external filter should be such that the speed of the system is not affected.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

8.1.1 Specifying Performance
To specify the high performance of the LMP860x and LMP860x-Q1, all minimum and maximum values shown in the parameter tables of this data sheet are 100% tested, and all over temperature limits are also 100% tested over temperature.

8.2 Typical Applications

8.2.1 High-Side, Current-Sensing Application
Figure 60 illustrates the application of the LMP860x and LMP860x-Q1 in a high-side sensing application. This application is similar to the low-side sensing discussed below, except in this application the common-mode voltage on the shunt drops below ground when the driver is switched off. Because the common-mode voltage range of the LMP860x and LMP860x-Q1 extends below the negative rail, the LMP860x and LMP860x-Q1 are also very well suited for this application.

NOTE: For this application example, K2 = 2.

Figure 60. High-Side, Current-Sensing Application
Typical Applications (continued)

8.2.1.1 Design Requirements

Using the circuit in Figure 60, the requirement is to measure coil current up to 10 A and drive the ADC input to a maximum of 3.3 V. The OFFSET pin is grounded, so zero current will result in a zero volt output.

8.2.1.2 Detailed Design Procedure

First, the value of $R_{\text{SENSE}}$ must be determined. $R_{\text{SENSE}}$ can be found by dividing the maximum desired output swing by the gain to determine the maximum input voltage. In this example, the LMP8601 is used, with a gain of 20 V/V, as shown in Equation 33:

$$V_{\text{INMAX}} = \frac{V_{\text{OUTMAX}}}{\text{Gain}} = \frac{3.3 \text{ V}}{20 \text{ V/V}} = 165 \text{ mV}$$

Knowing 165 mV must be generated, the ideal value of the sense resistor can be determined through simple ohms law:

$$R_{\text{SENSE}} = \frac{V_{\text{INMAX}}}{I_{\text{LOADMAX}}} = \frac{165 \text{ mV}}{10 \text{ A}} = 16.5 \text{ m}\Omega$$

The ideal sense resistor value is 16.5 mΩ. The closest standard value is 15 mΩ, but this value may cause the output to slightly overrange at 10 V. It is recommended to reduce the expected maximum output by a few percent to allow for overloads and component tolerances. The next most popular values would be 10 mΩ, 15 mΩ, and 20 mΩ. 10 mΩ allows for a maximum output of 2 V at 10 A, but may be too low and not use the full output range. 20 mΩ provides more sensitivity, but limits the maximum current to 8.25 A. 15 mΩ is a good compromise at 11 A maximum, and allows for some component tolerance variation.

If a suitable sense resistor value is not available, it is possible to adjust the gain as detailed in the Gain Adjustment section.

The sense resistor does dissipates power, so the maximum wattage rating and appropriate power deratings must be observed. In the example above, the sense resistor dissipates $0.165 \text{ V} \times 10 \text{ A} = 1.65 \text{ W}$, so a sense resistor of at least twice the maximum expected power should be used (greater than 4 W).

8.2.1.3 Application Curve

Below is the expected output value using a 15-mΩ sense resistor.

![Figure 61. Expected Output Voltage vs Load Current Using 15-mΩ Sense Resistor](image-url)
Typical Applications (continued)

8.2.2 Low-Side, Current-Sensing Application

Figure 62 illustrates a low-side, current-sensing application with a low-side driver. The power transistor is pulse width modulated to control the average current flowing through the inductive load which is connected to a relatively high battery voltage. The current through the load is measured across a shunt resistor $R_{\text{SENSE}}$ in series with the load. When the power transistor is on, current flows from the battery through the inductive load, the shunt resistor and the power transistor to ground. In this case, the common-mode voltage on the shunt is close to ground. When the power transistor is off, current flows through the inductive load, through the shunt resistor and through the freewheeling diode. In this case the common-mode voltage on the shunt is at least one diode voltage drop above the battery voltage. Therefore, in this application the common-mode voltage on the shunt is varying between a large positive voltage and a relatively low voltage. Because the large common-mode voltage range of the LMP860x and LMP860x-Q1 and because of the high ac common-mode rejection ratio, the LMP860x and LMP860x-Q1 are very well suited for this application.

For this application, the following example can be used for the calculation of the sense voltage ($V_{\text{SENSE}}$):

When using a sense resistor, $R_{\text{SENSE}}$, of 0.01 $\Omega$ and a current, $I_{\text{LOAD}}$, of 1 A, the sense voltage at the input pins of the LMP860x and LMP860x-Q1 is:

$$V_{\text{SENSE}} = R_{\text{SENSE}} \times I_{\text{LOAD}} = 0.01 \Omega \times 1 \text{ A} = 0.01 \text{ V}$$

With the gain of 20 for the LMP8601, the result is an output of 0.2 V. Or in other words, $V_{\text{OUT}} = 0.2 \text{ V/A}$. The result is the same for the LMP8601-Q1.

For the LMP8602 and LMP8602-Q1 with a gain of 50, the output is 0.5 V/A.

For the LMP8603 and LMP8603-Q1 with a gain of 100, the output is 1 V/A.
Typical Applications (continued)

8.2.3 Battery Current Monitor Application

This application example shows how the LMP860x and LMP860x-Q1 can be used to monitor the current flowing in and out of a battery pack. The fact that the LMP860x and LMP860x-Q1 can measure small voltages at a high offset voltage outside the parts own supply range makes this part a very good choice for such applications. If the load current of the battery is higher then the charging current, the output voltage of the LMP860x and LMP860x-Q1 will be above the half offset voltage for a net current flowing out of the battery. When the charging current is higher then the load current the output will be below this half offset voltage.

NOTE: K2 = 2 for LMP8601, LMP8601-Q1; 5 for LMP8602, LMP8602-Q1; or 10 for LMP8603, LMP8603-Q1.

Figure 63. Battery Current Monitor Application
Typical Applications (continued)

8.2.4 Advanced Battery Charger Application

Figure 63 can be used to realize an advanced battery charger that has the capability to monitor the exact net current that flows in and out the battery as shown in Figure 64. The output signal of the LMP860x and LMP860x-Q1 is digitized with the ADC and used as an input for the charge controller. The Charge controller can be used to regulate the charger circuit to deliver exactly the current that is required by the load, avoiding overcharging a fully loaded battery.

NOTE: $K_2 = 2$ for LMP8601, LMP8601-Q1; 5 for LMP8602, LMP8602-Q1; or 10 for LMP8603, LMP8603-Q1.

Figure 64. Advanced Battery Charger Application

8.2.5 Current Loop Receiver Application

Many industrial applications use 4-mA to 20-mA transmitters to send an analog value of a sensor to a central control room. The LMP860x and LMP860x-Q1 can be used as a current loop receiver as shown in Figure 65.

NOTE: $K_2 = 2$ for LMP8601, LMP8601-Q1; 5 for LMP8602, LMP8602-Q1; or 10 for LMP8603, LMP8603-Q1.

Figure 65. Current-Loop Receiver Application
9 Power Supply Recommendations

In order to decouple the LMP860x and LMP860x-Q1 from AC noise on the power supply, place a 0.1-μF bypass capacitor between the $V_S$ and GND pins. Place this capacitor as close as possible to the supply pins. In some cases, an additional 10-μF bypass capacitor may further reduce the supply noise.

10 Layout

10.1 Layout Guidelines

The traces leading to and from the sense resistor can be significant error sources. With small value sense resistors ($< 100 \, \text{mΩ}$), any trace resistance shared with the load current can cause significant errors.

The amplifier inputs should be directly connected to the sense resistor pads using Kelvin or 4-wire connection techniques. The traces should be one continuous piece of copper from the sense resistor pad to the amplifier input pin pad, and ideally on the same copper layer with minimal vias or connectors. This can be important around the sense resistor if it is generating any significant heat gradients.

To minimize noise pickup and thermal errors, the input traces should be treated as a differential signal pair and routed tightly together with a direct path to the input pins. The input traces should be run away from noise sources, such as digital lines, switching supplies or motor drive lines. Remember that these traces can contain high voltage, and should have the appropriate trace routing clearances.

Since the sense traces only carry the amplifier bias current, the connecting input traces can be thinner, signal level traces. Excessive Resistance in the trace should also be avoided.

The paths of the traces should be identical, including connectors and vias, so that any errors will be equal and cancel.

The sense resistor will heat up as the load increases. As the resistor heats up, the resistance generally goes up, which will cause a change in the readings. The sense resistor should have as much heatsinking as possible to remove this heat through the use of heatsinks or large copper areas coupled to the resistor pads. A reading drifting over time after turnon can usually be traced back to sense resistor heating.

10.2 Layout Example

![Figure 66. Kelvin or 4–wire Connection to the Sense Resistor](image-url)
11 Device and Documentation Support

11.1 Development Support

LMP8601 TINA SPICE Model, SNOM084

11.2 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>SAMPLE &amp; BUY</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMP8601</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LMP8601-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LMP8602</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LMP8602-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LMP8603</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LMP8603-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community Ti's Engineer-to-Engineer (E2E) Community.** Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support Ti's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

11.5 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

11.6 Glossary

**SLYZ022 — Ti Glossary.**
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
### PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMP8601EDRQ1</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 150</td>
<td></td>
<td>LMP8601EDQ1</td>
</tr>
<tr>
<td>LMP8601MA/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8601MA</td>
</tr>
<tr>
<td>LMP8601MAX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8601MA</td>
</tr>
<tr>
<td>LMP8601QMA/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8601QMA</td>
</tr>
<tr>
<td>LMP8601QMAX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8601QMA</td>
</tr>
<tr>
<td>LMP8602MA/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8602MA</td>
</tr>
<tr>
<td>LMP8602MAX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8602MA</td>
</tr>
<tr>
<td>LMP8602MM/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>AN3A</td>
</tr>
<tr>
<td>LMP8602MME/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>AN3A</td>
</tr>
<tr>
<td>LMP8602QMX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8602QMA</td>
</tr>
<tr>
<td>LMP8602QMAX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8602QMA</td>
</tr>
<tr>
<td>LMP8602QMM/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>AF7A</td>
</tr>
<tr>
<td>LMP8602QMM/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>AF7A</td>
</tr>
<tr>
<td>LMP8602QMM/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>AF7A</td>
</tr>
<tr>
<td>LMP8603MA/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8603MA</td>
</tr>
<tr>
<td>LMP8603MAX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td></td>
<td>LMP8603MA</td>
</tr>
<tr>
<td>Orderable Device</td>
<td>Status</td>
<td>Package Type</td>
<td>Package Drawing</td>
<td>Pins</td>
<td>Package Qty</td>
<td>Eco Plan</td>
<td>Lead/Ball Finish</td>
<td>MSL Peak Temp</td>
<td>Op Temp (°C)</td>
<td>Device Marking</td>
<td>Samples</td>
</tr>
<tr>
<td>-----------------------</td>
<td>----------</td>
<td>--------------</td>
<td>-----------------</td>
<td>------</td>
<td>-------------</td>
<td>---------------------------</td>
<td>-----------------</td>
<td>--------------------------</td>
<td>--------------</td>
<td>----------------</td>
<td>---------</td>
</tr>
<tr>
<td>LMP8603MM/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>AP3A</td>
<td></td>
</tr>
<tr>
<td>LMP8603MME/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>AP3A</td>
<td></td>
</tr>
<tr>
<td>LMP8603MMX/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>AP3A</td>
<td></td>
</tr>
<tr>
<td>LMP8603QMA/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LMP8603QMA</td>
<td></td>
</tr>
<tr>
<td>LMP8603QMAX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LMP8603QMA</td>
<td></td>
</tr>
<tr>
<td>LMP8603QMM/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>AH7A</td>
<td></td>
</tr>
<tr>
<td>LMP8603QMME/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>AH7A</td>
<td></td>
</tr>
<tr>
<td>LMP8603QMMX/NOPB</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>AH7A</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBsolete: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF LMP8601, LMP8601-Q1, LMP8602, LMP8602-Q1, LMP8603, LMP8603-Q1:

- Catalog: LMP8601, LMP8602, LMP8603
- Automotive: LMP8601-Q1, LMP8602-Q1, LMP8603-Q1

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

![Reel Dimensions Diagram]

#### TAPE DIMENSIONS

<table>
<thead>
<tr>
<th>A0</th>
<th>B0</th>
<th>K0</th>
<th>W1</th>
<th>P1</th>
<th>W</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension designed to accommodate the component width</td>
<td>Dimension designed to accommodate the component length</td>
<td>Dimension designed to accommodate the component thickness</td>
<td>Overall width of the carrier tape</td>
<td>Pitch between successive cavity centers</td>
<td></td>
</tr>
</tbody>
</table>

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

![Quadrant Assignments Diagram]

*All dimensions are nominal.*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMP8601EDRQ1</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8601MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8601QMAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8602MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8602MM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>178.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8602MME/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>178.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8602MMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8602QMAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8602QMM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>178.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8602QMMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>178.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8603MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8603MM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>178.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8603MME/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>178.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8603MMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8603QMAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8603QMM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>178.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMP8603QMMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPG</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMP8601EDRQ1</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8601MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8601QMAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8602MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8602MM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8602MMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8602QMM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8602QMMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8603MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8603MM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8603MMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8603QMM/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMP8603QMMX/NOPB</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>3500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

---

Pack Materials-Page 2
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT

LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE: 8X

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Publication IPC-7351 is recommended for alternate designs.  
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.  
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated